Searched +full:0 +full:x0c440000 (Results 1 – 23 of 23) sorted by relevance
/linux-6.14.4/Documentation/devicetree/bindings/power/reset/ |
D | qcom,pon.yaml | 123 reg = <0x0c440000 0x1100>; 125 #size-cells = <0>; 127 pmic@0 { 128 reg = <0x0 SPMI_USID>; 130 #size-cells = <0>; 134 reg = <0x800>; 138 interrupts = <0x0 0x8 0 IRQ_TYPE_EDGE_BOTH>; 146 interrupts = <0x0 0x8 1 IRQ_TYPE_EDGE_BOTH>;
|
/linux-6.14.4/Documentation/devicetree/bindings/spmi/ |
D | qcom,x1e80100-spmi-pmic-arb.yaml | 50 minimum: 0 57 minimum: 0 90 cell 1: slave ID for the requested interrupt (0-15) 91 cell 2: peripheral ID for requested interrupt (0-255) 92 cell 3: the requested peripheral interrupt (0-7) 114 reg = <0 0x0c400000 0 0x3000>, 115 <0 0x0c500000 0 0x4000000>, 116 <0 0x0c440000 0 0x80000>; 119 qcom,ee = <0>; 120 qcom,channel = <0>; [all …]
|
/linux-6.14.4/Documentation/devicetree/bindings/mfd/ |
D | qcom,spmi-pmic.yaml | 30 - pattern: '^pm(a|s)?[0-9]*@.*$' 112 const: 0 127 "^adc@[0-9a-f]+$": 134 "^adc-tm@[0-9a-f]+$": 138 "^audio-codec@[0-9a-f]+$": 142 "^battery@[0-9a-f]+$": 147 "^charger@[0-9a-f]+$": 155 "gpio@[0-9a-f]+$": 159 "^led-controller@[0-9a-f]+$": 163 "^nvram@[0-9a-f]+$": [all …]
|
/linux-6.14.4/arch/arm/boot/dts/qcom/ |
D | qcom-sdx55.dtsi | 20 qcom,msm-id = <357 0x10000>, <368 0x10000>, <418 0x10000>; 25 reg = <0 0>; 31 #clock-cells = <0>; 38 #clock-cells = <0>; 44 #clock-cells = <0>; 51 #size-cells = <0>; 53 cpu0: cpu@0 { 56 reg = <0x0>; 108 reg = <0x8fc00000 0x80000>; 113 reg = <0x8fc80000 0x40000>; [all …]
|
/linux-6.14.4/arch/arm64/boot/dts/qcom/ |
D | sdx75.dtsi | 32 #clock-cells = <0>; 38 #clock-cells = <0>; 44 #size-cells = <0>; 46 cpu0: cpu@0 { 49 reg = <0x0 0x0>; 50 clocks = <&cpufreq_hw 0>; 54 qcom,freq-domain = <&cpufreq_hw 0>; 75 reg = <0x0 0x100>; 76 clocks = <&cpufreq_hw 0>; 80 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sdm670.dtsi | 35 #clock-cells = <0>; 41 #clock-cells = <0>; 48 #size-cells = <0>; 50 cpu0: cpu@0 { 53 reg = <0x0 0x0>; 57 qcom,freq-domain = <&cpufreq_hw 0>; 80 reg = <0x0 0x100>; 84 qcom,freq-domain = <&cpufreq_hw 0>; 102 reg = <0x0 0x200>; 106 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sm8750.dtsi | 25 #size-cells = <0>; 27 cpu0: cpu@0 { 30 reg = <0x0 0x0>; 46 reg = <0x0 0x100>; 56 reg = <0x0 0x200>; 66 reg = <0x0 0x300>; 76 reg = <0x0 0x400>; 86 reg = <0x0 0x500>; 96 reg = <0x0 0x10000>; 112 reg = <0x0 0x10100>; [all …]
|
D | sar2130p.dtsi | 33 #clock-cells = <0>; 39 #clock-cells = <0>; 46 #size-cells = <0>; 48 cpu0: cpu@0 { 51 reg = <0x0 0x0>; 52 clocks = <&cpufreq_hw 0>; 55 qcom,freq-domain = <&cpufreq_hw 0>; 77 reg = <0x0 0x100>; 78 clocks = <&cpufreq_hw 0>; 81 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | qcs615.dtsi | 23 #size-cells = <0>; 25 cpu0: cpu@0 { 28 reg = <0x0 0x0>; 48 reg = <0x0 0x100>; 67 reg = <0x0 0x200>; 86 reg = <0x0 0x300>; 105 reg = <0x0 0x400>; 124 reg = <0x0 0x500>; 143 reg = <0x0 0x600>; 163 reg = <0x0 0x700>; [all …]
|
D | sm6350.dtsi | 32 #clock-cells = <0>; 40 #clock-cells = <0>; 46 #size-cells = <0>; 48 cpu0: cpu@0 { 51 reg = <0x0 0x0>; 52 clocks = <&cpufreq_hw 0>; 57 qcom,freq-domain = <&cpufreq_hw 0>; 81 reg = <0x0 0x100>; 82 clocks = <&cpufreq_hw 0>; 87 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sc8180x.dtsi | 29 #clock-cells = <0>; 35 #clock-cells = <0>; 43 #size-cells = <0>; 45 cpu0: cpu@0 { 48 reg = <0x0 0x0>; 52 qcom,freq-domain = <&cpufreq_hw 0>; 59 clocks = <&cpufreq_hw 0>; 77 reg = <0x0 0x100>; 81 qcom,freq-domain = <&cpufreq_hw 0>; 88 clocks = <&cpufreq_hw 0>; [all …]
|
D | sm8350.dtsi | 38 #clock-cells = <0>; 46 #clock-cells = <0>; 52 #size-cells = <0>; 54 cpu0: cpu@0 { 57 reg = <0x0 0x0>; 58 clocks = <&cpufreq_hw 0>; 61 qcom,freq-domain = <&cpufreq_hw 0>; 81 reg = <0x0 0x100>; 82 clocks = <&cpufreq_hw 0>; 85 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sc7180.dtsi | 66 #clock-cells = <0>; 72 #clock-cells = <0>; 78 #size-cells = <0>; 80 cpu0: cpu@0 { 83 reg = <0x0 0x0>; 84 clocks = <&cpufreq_hw 0>; 95 qcom,freq-domain = <&cpufreq_hw 0>; 112 reg = <0x0 0x100>; 113 clocks = <&cpufreq_hw 0>; 124 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sm8150.dtsi | 34 #clock-cells = <0>; 41 #clock-cells = <0>; 49 #size-cells = <0>; 51 cpu0: cpu@0 { 54 reg = <0x0 0x0>; 55 clocks = <&cpufreq_hw 0>; 60 qcom,freq-domain = <&cpufreq_hw 0>; 62 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 83 reg = <0x0 0x100>; 84 clocks = <&cpufreq_hw 0>; [all …]
|
D | sm8550.dtsi | 39 #clock-cells = <0>; 44 #clock-cells = <0>; 48 #clock-cells = <0>; 56 #clock-cells = <0>; 66 #size-cells = <0>; 68 cpu0: cpu@0 { 71 reg = <0 0>; 72 clocks = <&cpufreq_hw 0>; 77 qcom,freq-domain = <&cpufreq_hw 0>; 97 reg = <0 0x100>; [all …]
|
D | sm8450.dtsi | 39 #clock-cells = <0>; 45 #clock-cells = <0>; 52 #size-cells = <0>; 54 cpu0: cpu@0 { 57 reg = <0x0 0x0>; 62 qcom,freq-domain = <&cpufreq_hw 0>; 64 clocks = <&cpufreq_hw 0>; 81 reg = <0x0 0x100>; 86 qcom,freq-domain = <&cpufreq_hw 0>; 88 clocks = <&cpufreq_hw 0>; [all …]
|
D | sm8650.dtsi | 40 #clock-cells = <0>; 45 #clock-cells = <0>; 50 #clock-cells = <0>; 59 #clock-cells = <0>; 69 #size-cells = <0>; 71 cpu0: cpu@0 { 74 reg = <0 0>; 76 clocks = <&cpufreq_hw 0>; 86 qcom,freq-domain = <&cpufreq_hw 0>; 107 reg = <0 0x100>; [all …]
|
D | sdm845.dtsi | 78 #clock-cells = <0>; 85 #clock-cells = <0>; 92 #size-cells = <0>; 94 cpu0: cpu@0 { 97 reg = <0x0 0x0>; 98 clocks = <&cpufreq_hw 0>; 102 qcom,freq-domain = <&cpufreq_hw 0>; 126 reg = <0x0 0x100>; 127 clocks = <&cpufreq_hw 0>; 131 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sc8280xp.dtsi | 33 #clock-cells = <0>; 38 #clock-cells = <0>; 45 #size-cells = <0>; 47 cpu0: cpu@0 { 50 reg = <0x0 0x0>; 51 clocks = <&cpufreq_hw 0>; 58 qcom,freq-domain = <&cpufreq_hw 0>; 78 reg = <0x0 0x100>; 79 clocks = <&cpufreq_hw 0>; 86 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sa8775p.dtsi | 30 #clock-cells = <0>; 35 #clock-cells = <0>; 41 #size-cells = <0>; 43 cpu0: cpu@0 { 46 reg = <0x0 0x0>; 50 qcom,freq-domain = <&cpufreq_hw 0>; 70 reg = <0x0 0x100>; 74 qcom,freq-domain = <&cpufreq_hw 0>; 89 reg = <0x0 0x200>; 93 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sm8250.dtsi | 80 #clock-cells = <0>; 88 #clock-cells = <0>; 94 #size-cells = <0>; 96 cpu0: cpu@0 { 99 reg = <0x0 0x0>; 100 clocks = <&cpufreq_hw 0>; 107 qcom,freq-domain = <&cpufreq_hw 0>; 109 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 115 cache-size = <0x20000>; 121 cache-size = <0x400000>; [all …]
|
D | sc7280.dtsi | 81 #clock-cells = <0>; 87 #clock-cells = <0>; 98 reg = <0x0 0x004cd000 0x0 0x1000>; 102 reg = <0x0 0x80000000 0x0 0x600000>; 107 reg = <0x0 0x80600000 0x0 0x200000>; 112 reg = <0x0 0x80800000 0x0 0x60000>; 117 reg = <0x0 0x80860000 0x0 0x20000>; 123 reg = <0x0 0x80884000 0x0 0x10000>; 128 reg = <0x0 0x808ff000 0x0 0x1000>; 133 reg = <0x0 0x80900000 0x0 0x200000>; [all …]
|
D | x1e80100.dtsi | 36 #clock-cells = <0>; 42 #clock-cells = <0>; 47 #clock-cells = <0>; 56 #clock-cells = <0>; 66 #size-cells = <0>; 68 cpu0: cpu@0 { 71 reg = <0x0 0x0>; 88 reg = <0x0 0x100>; 99 reg = <0x0 0x200>; 110 reg = <0x0 0x300>; [all …]
|