Searched +full:0 +full:x01680000 (Results 1 – 12 of 12) sorted by relevance
/linux-6.14.4/Documentation/devicetree/bindings/interconnect/ |
D | qcom,sar2130p-rpmh.yaml | 105 clk_virt: interconnect-0 { 113 reg = <0x01680000 0x29080>;
|
/linux-6.14.4/arch/sparc/mm/ |
D | fault_64.c | 87 u32 insn = 0; in get_user_insn() 112 __asm__ __volatile__("lduwa [%1] %2, %0" in get_user_insn() 127 __asm__ __volatile__("lduwa [%1] %2, %0" in get_user_insn() 174 addr = compute_effective_address(regs, insn, 0); in do_fault_siginfo() 188 if (!regs->tpc || (regs->tpc & 0x3)) in get_fault_insn() 189 return 0; in get_fault_insn() 214 (insn & 0xc0800000) == 0xc0800000) { in do_kernel_fault() 215 if (insn & 0x2000) in do_kernel_fault() 219 if ((asi & 0xf2) == 0x82) { in do_kernel_fault() 220 if (insn & 0x1000000) { in do_kernel_fault() [all …]
|
/linux-6.14.4/arch/arm64/boot/dts/qcom/ |
D | sm8750.dtsi | 25 #size-cells = <0>; 27 cpu0: cpu@0 { 30 reg = <0x0 0x0>; 46 reg = <0x0 0x100>; 56 reg = <0x0 0x200>; 66 reg = <0x0 0x300>; 76 reg = <0x0 0x400>; 86 reg = <0x0 0x500>; 96 reg = <0x0 0x10000>; 112 reg = <0x0 0x10100>; [all …]
|
D | sar2130p.dtsi | 33 #clock-cells = <0>; 39 #clock-cells = <0>; 46 #size-cells = <0>; 48 cpu0: cpu@0 { 51 reg = <0x0 0x0>; 52 clocks = <&cpufreq_hw 0>; 55 qcom,freq-domain = <&cpufreq_hw 0>; 77 reg = <0x0 0x100>; 78 clocks = <&cpufreq_hw 0>; 81 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | qcs8300.dtsi | 29 #clock-cells = <0>; 35 #clock-cells = <0>; 42 #size-cells = <0>; 44 cpu0: cpu@0 { 47 reg = <0x0 0x0>; 66 reg = <0x0 0x100>; 85 reg = <0x0 0x200>; 104 reg = <0x0 0x300>; 123 reg = <0x0 0x10000>; 142 reg = <0x0 0x10100>; [all …]
|
D | msm8998.dtsi | 16 qcom,msm-id = <292 0x0>; 26 reg = <0x0 0x80000000 0x0 0x0>; 35 reg = <0x0 0x85800000 0x0 0x600000>; 40 reg = <0x0 0x85e00000 0x0 0x100000>; 45 reg = <0x0 0x86000000 0x0 0x200000>; 50 reg = <0x0 0x86200000 0x0 0x2d00000>; 56 reg = <0x0 0x88f00000 0x0 0x200000>; 64 reg = <0x0 0x8ab00000 0x0 0x700000>; 69 reg = <0x0 0x8b200000 0x0 0x1a00000>; 74 reg = <0x0 0x8cc00000 0x0 0x7000000>; [all …]
|
D | sm8350.dtsi | 38 #clock-cells = <0>; 46 #clock-cells = <0>; 52 #size-cells = <0>; 54 cpu0: cpu@0 { 57 reg = <0x0 0x0>; 58 clocks = <&cpufreq_hw 0>; 61 qcom,freq-domain = <&cpufreq_hw 0>; 81 reg = <0x0 0x100>; 82 clocks = <&cpufreq_hw 0>; 85 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sm8550.dtsi | 39 #clock-cells = <0>; 44 #clock-cells = <0>; 48 #clock-cells = <0>; 56 #clock-cells = <0>; 66 #size-cells = <0>; 68 cpu0: cpu@0 { 71 reg = <0 0>; 72 clocks = <&cpufreq_hw 0>; 77 qcom,freq-domain = <&cpufreq_hw 0>; 97 reg = <0 0x100>; [all …]
|
D | sm8450.dtsi | 39 #clock-cells = <0>; 45 #clock-cells = <0>; 52 #size-cells = <0>; 54 cpu0: cpu@0 { 57 reg = <0x0 0x0>; 62 qcom,freq-domain = <&cpufreq_hw 0>; 64 clocks = <&cpufreq_hw 0>; 81 reg = <0x0 0x100>; 86 qcom,freq-domain = <&cpufreq_hw 0>; 88 clocks = <&cpufreq_hw 0>; [all …]
|
D | sm8650.dtsi | 40 #clock-cells = <0>; 45 #clock-cells = <0>; 50 #clock-cells = <0>; 59 #clock-cells = <0>; 69 #size-cells = <0>; 71 cpu0: cpu@0 { 74 reg = <0 0>; 76 clocks = <&cpufreq_hw 0>; 86 qcom,freq-domain = <&cpufreq_hw 0>; 107 reg = <0 0x100>; [all …]
|
D | sc7280.dtsi | 81 #clock-cells = <0>; 87 #clock-cells = <0>; 98 reg = <0x0 0x004cd000 0x0 0x1000>; 102 reg = <0x0 0x80000000 0x0 0x600000>; 107 reg = <0x0 0x80600000 0x0 0x200000>; 112 reg = <0x0 0x80800000 0x0 0x60000>; 117 reg = <0x0 0x80860000 0x0 0x20000>; 123 reg = <0x0 0x80884000 0x0 0x10000>; 128 reg = <0x0 0x808ff000 0x0 0x1000>; 133 reg = <0x0 0x80900000 0x0 0x200000>; [all …]
|
D | x1e80100.dtsi | 36 #clock-cells = <0>; 42 #clock-cells = <0>; 47 #clock-cells = <0>; 56 #clock-cells = <0>; 66 #size-cells = <0>; 68 cpu0: cpu@0 { 71 reg = <0x0 0x0>; 88 reg = <0x0 0x100>; 99 reg = <0x0 0x200>; 110 reg = <0x0 0x300>; [all …]
|