16d5ddbceSLemover/*************************************************************************************** 26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 46d5ddbceSLemover* 56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 86d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 9f1fe8698SLemover 106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 136d5ddbceSLemover* 146d5ddbceSLemover* See the Mulan PSL v2 for more details. 156d5ddbceSLemover***************************************************************************************/ 166d5ddbceSLemover 176d5ddbceSLemoverpackage xiangshan.cache.mmu 186d5ddbceSLemover 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 206d5ddbceSLemoverimport chisel3._ 216d5ddbceSLemoverimport chisel3.util._ 225ab1b84dSHaoyuan Fengimport difftest._ 23a0301c0dSLemoverimport freechips.rocketchip.util.SRAMAnnotation 246d5ddbceSLemoverimport xiangshan._ 256d5ddbceSLemoverimport utils._ 263c02ee8fSwakafaimport utility._ 27f1fe8698SLemoverimport xiangshan.backend.fu.{PMPChecker, PMPReqBundle, PMPConfig => XSPMPConfig} 289aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr 296d5ddbceSLemoverimport xiangshan.backend.fu.util.HasCSRConst 30f1fe8698SLemoverimport freechips.rocketchip.rocket.PMPConfig 316d5ddbceSLemover 32f1fe8698SLemover/** TLB module 33f1fe8698SLemover * support block request and non-block request io at the same time 34f1fe8698SLemover * return paddr at next cycle, then go for pmp/pma check 35f1fe8698SLemover * @param Width: The number of requestors 36f1fe8698SLemover * @param Block: Blocked or not for each requestor ports 37f1fe8698SLemover * @param q: TLB Parameters, like entry number, each TLB has its own parameters 38f1fe8698SLemover * @param p: XiangShan Paramemters, like XLEN 39f1fe8698SLemover */ 40a0301c0dSLemover 4103efd994Shappy-lxclass TLB(Width: Int, nRespDups: Int = 1, Block: Seq[Boolean], q: TLBParameters)(implicit p: Parameters) extends TlbModule 42f1fe8698SLemover with HasCSRConst 43f1fe8698SLemover with HasPerfEvents 44f1fe8698SLemover{ 4503efd994Shappy-lx val io = IO(new TlbIO(Width, nRespDups, q)) 46a0301c0dSLemover 476d5ddbceSLemover val req = io.requestor.map(_.req) 486d5ddbceSLemover val resp = io.requestor.map(_.resp) 496d5ddbceSLemover val ptw = io.ptw 50b6982e83SLemover val pmp = io.pmp 518744445eSMaxpicca-Li val refill_to_mem = io.refill_to_mem 526d5ddbceSLemover 53f1fe8698SLemover /** Sfence.vma & Svinval 54f1fe8698SLemover * Sfence.vma will 1. flush old entries 2. flush inflight 3. flush pipe 55f1fe8698SLemover * Svinval will 1. flush old entries 2. flush inflight 56f1fe8698SLemover * So, Svinval will not flush pipe, which means 57f1fe8698SLemover * it should not drop reqs from pipe and should return right resp 58f1fe8698SLemover */ 59f1fe8698SLemover val sfence = DelayN(io.sfence, q.fenceDelay) 606d5ddbceSLemover val csr = io.csr 61f1fe8698SLemover val satp = DelayN(io.csr.satp, q.fenceDelay) 62*d0de7e4aSpeixiaokun val vsatp = DelayN(io.csr.vsatp, q.fenceDelay) 63*d0de7e4aSpeixiaokun val hgatp = DelayN(io.csr.hgatp, q.fenceDelay) 64*d0de7e4aSpeixiaokun val isHyperInst = (0 until Width).map(i => ValidHold(req(i).fire && !req(i).bits.kill && req(i).bits.hyperinst, resp(i).fire, flush_pipe(i))) 65*d0de7e4aSpeixiaokun val isHlvx = (0 until Width).map(i => ValidHold(req(i).fire && !req(i).bits.kill && req(i).bits.hlvx, resp(i).fire, flush_pipe(i))) 66*d0de7e4aSpeixiaokun val onlyS2xlate = vsatp.mode === 0.U && hgatp.mode === 8.U 67*d0de7e4aSpeixiaokun 68*d0de7e4aSpeixiaokun val flush_mmu = DelayN(sfence.valid || csr.satp.changed || csr.vsatp.changed || csr.hgatp.changed, q.fenceDelay) 69f1fe8698SLemover val mmu_flush_pipe = DelayN(sfence.valid && sfence.bits.flushPipe, q.fenceDelay) // for svinval, won't flush pipe 70f1fe8698SLemover val flush_pipe = io.flushPipe 71f1fe8698SLemover 72f1fe8698SLemover // ATTENTION: csr and flush from backend are delayed. csr should not be later than flush. 73f1fe8698SLemover // because, csr will influence tlb behavior. 74a0301c0dSLemover val ifecth = if (q.fetchi) true.B else false.B 75*d0de7e4aSpeixiaokun val mode_tmp = if (q.useDmode) csr.priv.dmode else csr.priv.imode 76*d0de7e4aSpeixiaokun val mode = (0 until Width).map(i => Mux(isHyperInst(i), csr.priv.spvp, mode_tmp)) 77*d0de7e4aSpeixiaokun val virt = csr.priv.virt 78*d0de7e4aSpeixiaokun val sum = (0 until Width).map(i => Mux(virt || isHyperInst(i), io.csr.priv.vsum, io.csr.priv.sum)) 79*d0de7e4aSpeixiaokun val mxr = (0 until Width).map(i => Mux(virt || isHyperInst(i), io.csr.priv.vmxr || io.csr.priv.mxr, io.csr.priv.mxr)) 80*d0de7e4aSpeixiaokun 816d5ddbceSLemover // val vmEnable = satp.mode === 8.U // && (mode < ModeM) // FIXME: fix me when boot xv6/linux... 82*d0de7e4aSpeixiaokun val vmEnable = (0 until Width).map(i => if (EnbaleTlbDebug) (satp.mode === 8.U) 83*d0de7e4aSpeixiaokun else (satp.mode === 8.U) && (mode(i) < ModeM)) 84*d0de7e4aSpeixiaokun val s2xlateEnable = (0 until Width).map(i => (isHyperInst(i) || virt) && (vsatp.mode === 8.U || hgatp.mode === 8.U) && (mode(i) < ModeM)) 85*d0de7e4aSpeixiaokun val portTranslateEnable = (0 until Width).map(i => (vmEnable(i) || s2xlateEnable(i)) && RegNext(!req(i).bits.no_translate)) 866d5ddbceSLemover 87f1fe8698SLemover val req_in = req 88935edac4STang Haojin val req_out = req.map(a => RegEnable(a.bits, a.fire)) 89f1fe8698SLemover val req_out_v = (0 until Width).map(i => ValidHold(req_in(i).fire && !req_in(i).bits.kill, resp(i).fire, flush_pipe(i))) 906d5ddbceSLemover 91*d0de7e4aSpeixiaokun val refill = (0 until Width).map(i => ptw.resp.fire && !flush_mmu && (vmEnable(i) || ptw.resp.bits.s2xlate(0)) 928744445eSMaxpicca-Li 9303efd994Shappy-lx val entries = Module(new TlbStorageWrapper(Width, q, nRespDups)) 94f1fe8698SLemover entries.io.base_connect(sfence, csr, satp) 95f1fe8698SLemover if (q.outReplace) { io.replace <> entries.io.replace } 966d5ddbceSLemover for (i <- 0 until Width) { 97*d0de7e4aSpeixiaokun val s2xlate = Wire(UInt(2.W)) 98*d0de7e4aSpeixiaokun s2xlate(0) := virt || req_in(i).bits.hyperinst 99*d0de7e4aSpeixiaokun s2xlate(1) := s2xlate(0) && vsatp.mode === 0.U && hgatp.mode === 8.U 100*d0de7e4aSpeixiaokun entries.io.r_req_apply(io.requestor(i).req.valid, get_pn(req_in(i).bits.vaddr), i, s2xlate) 101f9ac118cSHaoyuan Feng entries.io.w_apply(refill, ptw.resp.bits) 1028744445eSMaxpicca-Li resp(i).bits.debug.isFirstIssue := RegNext(req(i).bits.debug.isFirstIssue) 1038744445eSMaxpicca-Li resp(i).bits.debug.robIdx := RegNext(req(i).bits.debug.robIdx) 104a0301c0dSLemover } 1056d5ddbceSLemover 106f1fe8698SLemover // read TLB, get hit/miss, paddr, perm bits 107f1fe8698SLemover val readResult = (0 until Width).map(TLBRead(_)) 108f1fe8698SLemover val hitVec = readResult.map(_._1) 109f1fe8698SLemover val missVec = readResult.map(_._2) 110f1fe8698SLemover val pmp_addr = readResult.map(_._3) 111f9ac118cSHaoyuan Feng val perm = readResult.map(_._4) 112*d0de7e4aSpeixiaokun val g_perm = readResult.map(_._7) 113*d0de7e4aSpeixiaokun val s2xlate = readResult.map(_._8) 114f1fe8698SLemover // check pmp use paddr (for timing optization, use pmp_addr here) 115f1fe8698SLemover // check permisson 116f1fe8698SLemover (0 until Width).foreach{i => 117f1fe8698SLemover pmp_check(pmp_addr(i), req_out(i).size, req_out(i).cmd, i) 11803efd994Shappy-lx for (d <- 0 until nRespDups) { 119*d0de7e4aSpeixiaokun perm_check(perm(i)(d), req_out(i).cmd, i, d, g_perm(i)(d), req_out(i).hlvx, s2xlate(i)) 12003efd994Shappy-lx } 121f1fe8698SLemover } 1226d5ddbceSLemover 123f1fe8698SLemover // handle block or non-block io 124f1fe8698SLemover // for non-block io, just return the above result, send miss to ptw 125f1fe8698SLemover // for block io, hold the request, send miss to ptw, 126f1fe8698SLemover // when ptw back, return the result 127f1fe8698SLemover (0 until Width) foreach {i => 128f1fe8698SLemover if (Block(i)) handle_block(i) 129f1fe8698SLemover else handle_nonblock(i) 130f1fe8698SLemover } 131f1fe8698SLemover io.ptw.resp.ready := true.B 132a0301c0dSLemover 133f1fe8698SLemover /************************ main body above | method/log/perf below ****************************/ 134f1fe8698SLemover def TLBRead(i: Int) = { 135*d0de7e4aSpeixiaokun val s2xlate = Wire(UInt(2.W)) 136*d0de7e4aSpeixiaokun s2xlate(0) := virt || req_in(i).bits.hyperinst 137*d0de7e4aSpeixiaokun s2xlate(1) := s2xlate(0) && vsatp.mode === 0.U && hgatp.mode === 8.U 138*d0de7e4aSpeixiaokun val (e_hit, e_ppn, e_perm, e_gvpn, e_g_perm, e_s2xlate) = entries.io.r_resp_apply(i) 139*d0de7e4aSpeixiaokun val (p_hit, p_ppn, p_perm, p_gvpn, p_g_perm, p_s2xlate) = ptw_resp_bypass(get_pn(req_in(i).bits.vaddr), s2xlate) 140292bea3fSWilliam Wang val enable = portTranslateEnable(i) 141cb8f2f2aSLemover 142cb8f2f2aSLemover val hit = e_hit || p_hit 143292bea3fSWilliam Wang val miss = !hit && enable 144f1fe8698SLemover hit.suggestName(s"hit_read_${i}") 145f1fe8698SLemover miss.suggestName(s"miss_read_${i}") 1466d5ddbceSLemover 147f1fe8698SLemover val vaddr = SignExt(req_out(i).vaddr, PAddrBits) 148f1fe8698SLemover resp(i).bits.miss := miss 149935edac4STang Haojin resp(i).bits.ptwBack := ptw.resp.fire 1508744445eSMaxpicca-Li resp(i).bits.memidx := RegNext(req_in(i).bits.memidx) 1516d5ddbceSLemover 15203efd994Shappy-lx val ppn = WireInit(VecInit(Seq.fill(nRespDups)(0.U(ppnLen.W)))) 15303efd994Shappy-lx val perm = WireInit(VecInit(Seq.fill(nRespDups)(0.U.asTypeOf(new TlbPermBundle)))) 154*d0de7e4aSpeixiaokun val gvpn = WireInit(VecInit(Seq.fill(nRespDups)(0.U(gvpnLen.W)))) 155*d0de7e4aSpeixiaokun val g_perm = WireInit(VecInit(Seq.fill(nRespDups)(0.U.asTypeOf(new TlbPermBundle)))) 15603efd994Shappy-lx for (d <- 0 until nRespDups) { 15703efd994Shappy-lx ppn(d) := Mux(p_hit, p_ppn, e_ppn(d)) 15803efd994Shappy-lx perm(d) := Mux(p_hit, p_perm, e_perm(d)) 159*d0de7e4aSpeixiaokun gvpn(d) := Mux(p_hit, p_gvpn, e_gvpn(d)) 160*d0de7e4aSpeixiaokun g_perm(d) := Mux(p_hit, p_g_perm, e_g_perm(d)) 161*d0de7e4aSpeixiaokun s2xlate(d) := Mux(p_hit, p_s2xlate, e_s2xlate(d)) 16203efd994Shappy-lx val paddr = Cat(ppn(d), get_off(req_out(i).vaddr)) 163*d0de7e4aSpeixiaokun val gpaddr = Cat(gvpn(d), get_off(req_out(i).vaddr)) 164292bea3fSWilliam Wang resp(i).bits.paddr(d) := Mux(enable, paddr, vaddr) 165*d0de7e4aSpeixiaokun resp(i).bits.gpaddr(d) := gpaddr 16603efd994Shappy-lx } 16703efd994Shappy-lx 16803efd994Shappy-lx XSDebug(req_out_v(i), p"(${i.U}) hit:${hit} miss:${miss} ppn:${Hexadecimal(ppn(0))} perm:${perm(0)}\n") 16903efd994Shappy-lx 170f9ac118cSHaoyuan Feng val pmp_paddr = resp(i).bits.paddr(0) 171f1fe8698SLemover 172*d0de7e4aSpeixiaokun (hit, miss, pmp_paddr, perm, g_perm, s2xlate) 173f1fe8698SLemover } 174f1fe8698SLemover 175f1fe8698SLemover def pmp_check(addr: UInt, size: UInt, cmd: UInt, idx: Int): Unit = { 176f1fe8698SLemover pmp(idx).valid := resp(idx).valid 177f1fe8698SLemover pmp(idx).bits.addr := addr 178f1fe8698SLemover pmp(idx).bits.size := size 179f1fe8698SLemover pmp(idx).bits.cmd := cmd 180f1fe8698SLemover } 181f1fe8698SLemover 182*d0de7e4aSpeixiaokun def perm_check(perm: TlbPermBundle, cmd: UInt, idx: Int, nDups: Int, g_perm: TlbPermBundle, hlvx: Bool, s2xlate: UInt) = { 1835b7ef044SLemover // for timing optimization, pmp check is divided into dynamic and static 1845b7ef044SLemover // dynamic: superpage (or full-connected reg entries) -> check pmp when translation done 1855b7ef044SLemover // static: 4K pages (or sram entries) -> check pmp with pre-checked results 186*d0de7e4aSpeixiaokun val hasS2xlate = s2xlate(0) === 1.U 187*d0de7e4aSpeixiaokun val onlyS2 = s2xlate === 11.U 188*d0de7e4aSpeixiaokun val af = perm.af || (hasS2xlate && g_perm.af) 189*d0de7e4aSpeixiaokun 190*d0de7e4aSpeixiaokun // Stage 1 perm check 191f1fe8698SLemover val pf = perm.pf 192f1fe8698SLemover val ldUpdate = !perm.a && TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd) // update A/D through exception 193f1fe8698SLemover val stUpdate = (!perm.a || !perm.d) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) // update A/D through exception 194f1fe8698SLemover val instrUpdate = !perm.a && TlbCmd.isExec(cmd) // update A/D through exception 195*d0de7e4aSpeixiaokun val modeCheck = !(mode(idx) === ModeU && !perm.u || mode(idx) === ModeS && perm.u && (!sum(idx) || ifecth)) 196*d0de7e4aSpeixiaokun val ldPermFail = !(modeCheck && (perm.r || mxr(idx) && perm.x)) 197a79fef67Swakafa val stPermFail = !(modeCheck && perm.w) 198a79fef67Swakafa val instrPermFail = !(modeCheck && perm.x) 199f1fe8698SLemover val ldPf = (ldPermFail || pf) && (TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd)) 200f1fe8698SLemover val stPf = (stPermFail || pf) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) 201f1fe8698SLemover val instrPf = (instrPermFail || pf) && TlbCmd.isExec(cmd) 202*d0de7e4aSpeixiaokun val s1_valid = portTranslateEnable(idx) && !onlyS2 203*d0de7e4aSpeixiaokun 204*d0de7e4aSpeixiaokun // Stage 2 perm check 205*d0de7e4aSpeixiaokun val gpf = g_perm.pf 206*d0de7e4aSpeixiaokun val g_ldUpdate = !g_perm.a && TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd) 207*d0de7e4aSpeixiaokun val g_stUpdate = (!g_perm.a || !g_perm.d) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) 208*d0de7e4aSpeixiaokun val g_instrUpdate = !g_perm.a && TlbCmd.isExec(cmd) 209*d0de7e4aSpeixiaokun val g_ldPermFail = !(g_perm.r || io.csr.priv.mxr && g_perm.x) 210*d0de7e4aSpeixiaokun val g_stPermFail = !g_perm.w 211*d0de7e4aSpeixiaokun val g_instrPermFail = !g_perm.x 212*d0de7e4aSpeixiaokun val ldGpf = (g_ldPermFail || gpf) && (TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd)) 213*d0de7e4aSpeixiaokun val stGpf = (g_stPermFail || gpf) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) 214*d0de7e4aSpeixiaokun val instrGpf = (g_instrPermFail || gpf) && TlbCmd.isExec(cmd) 215*d0de7e4aSpeixiaokun val s2_valid = hasS2xlate 216*d0de7e4aSpeixiaokun 217*d0de7e4aSpeixiaokun val fault_valid = s1_valid || s2_valid 218*d0de7e4aSpeixiaokun 219*d0de7e4aSpeixiaokun resp(idx).bits.excp(nDups).pf.ld := (ldPf || ldUpdate) && s1_valid && !af 220*d0de7e4aSpeixiaokun resp(idx).bits.excp(nDups).pf.st := (stPf || stUpdate) && s1_valid && !af 221*d0de7e4aSpeixiaokun resp(idx).bits.excp(nDups).pf.instr := (instrPf || instrUpdate) && s1_valid && !af 222b6982e83SLemover // NOTE: pf need && with !af, page fault has higher priority than access fault 223b6982e83SLemover // but ptw may also have access fault, then af happens, the translation is wrong. 224b6982e83SLemover // In this case, pf has lower priority than af 2256d5ddbceSLemover 226*d0de7e4aSpeixiaokun resp(idx).bits.excp(nDups).gpf.ld := (ldGpf || g_ldUpdate) && s2_valid && !af 227*d0de7e4aSpeixiaokun resp(idx).bits.excp(nDups).gpf.st := (stGpf || g_stUpdate) && s2_valid && !af 228*d0de7e4aSpeixiaokun resp(idx).bits.excp(nDups).gpf.instr := (instrGpf || g_instrUpdate) && s2_valid && !af 229*d0de7e4aSpeixiaokun 230f9ac118cSHaoyuan Feng resp(idx).bits.excp(nDups).af.ld := af && TlbCmd.isRead(cmd) && fault_valid 231f9ac118cSHaoyuan Feng resp(idx).bits.excp(nDups).af.st := af && TlbCmd.isWrite(cmd) && fault_valid 232f9ac118cSHaoyuan Feng resp(idx).bits.excp(nDups).af.instr := af && TlbCmd.isExec(cmd) && fault_valid 233*d0de7e4aSpeixiaokun 234*d0de7e4aSpeixiaokun 2356d5ddbceSLemover } 2366d5ddbceSLemover 237f1fe8698SLemover def handle_nonblock(idx: Int): Unit = { 238f1fe8698SLemover io.requestor(idx).resp.valid := req_out_v(idx) 239f1fe8698SLemover io.requestor(idx).req.ready := io.requestor(idx).resp.ready // should always be true 2409930e66fSLemover XSError(!io.requestor(idx).resp.ready, s"${q.name} port ${idx} is non-block, resp.ready must be true.B") 241cb8f2f2aSLemover 242*d0de7e4aSpeixiaokun val req_s2xlate = Wire(UInt(2.W)) 243*d0de7e4aSpeixiaokun req_s2xlate(0) := virt || req_out(idx).hyperinst 244*d0de7e4aSpeixiaokun req_s2xlate(1) := req_s2xlate(0) && vsatp.mode === 0.U && hgatp.mode === 8.U 245*d0de7e4aSpeixiaokun val ptw_s2xlate = ptw.resp.bits.s2xlate 246*d0de7e4aSpeixiaokun val onlyS2 = ptw_s2xlate === 11.U 247*d0de7e4aSpeixiaokun val ptw_s1_hit = ptw.resp.bits.s1.hit(get_pn(req_out(idx).vaddr), Mux(ptw_s2xlate(0), io.csr.vsatp.asid, io.csr.satp.asid), io.csr.hgatp.asid, true, false, ptw_s2xlate(0)) 248*d0de7e4aSpeixiaokun val ptw_s2_hit = ptw.resp.bits.s2.hit(get_pn(req_out(idx).vaddr), io.csr.hgatp.asid) 249*d0de7e4aSpeixiaokun val ptw_just_back = ptw.resp.fire && req_s2xlate === ptw_s2xlate&& Mux(onlyS2, ptw_s2_hit, ptw_s1_hit) 250185e6164SHaoyuan Feng val ptw_already_back = RegNext(ptw.resp.fire) && RegNext(ptw.resp.bits).hit(get_pn(req_out(idx).vaddr), asid = io.csr.satp.asid, allType = true) 251185e6164SHaoyuan Feng io.ptw.req(idx).valid := req_out_v(idx) && missVec(idx) && !(ptw_just_back || ptw_already_back) // TODO: remove the regnext, timing 252185e6164SHaoyuan Feng io.tlbreplay(idx) := req_out_v(idx) && missVec(idx) && (ptw_just_back || ptw_already_back) 253185e6164SHaoyuan Feng when (io.requestor(idx).req_kill && RegNext(io.requestor(idx).req.fire)) { 254c3b763d0SYinan Xu io.ptw.req(idx).valid := false.B 255185e6164SHaoyuan Feng io.tlbreplay(idx) := true.B 256c3b763d0SYinan Xu } 257185e6164SHaoyuan Feng io.ptw.req(idx).bits.vpn := get_pn(req_out(idx).vaddr) 258*d0de7e4aSpeixiaokun io.ptw.req(idx).bits.gvpn := RegNext(get_pn(req_out(idx).vaddr)) // for only stage two translation, longer than vpn 259*d0de7e4aSpeixiaokun io.ptw.req(idx).bits.s2xlate := RegNext(req_s2xlate) 260185e6164SHaoyuan Feng io.ptw.req(idx).bits.memidx := req_out(idx).memidx 261149086eaSLemover } 262a0301c0dSLemover 263f1fe8698SLemover def handle_block(idx: Int): Unit = { 264f1fe8698SLemover // three valid: 1.if exist a entry; 2.if sent to ptw; 3.unset resp.valid 265935edac4STang Haojin io.requestor(idx).req.ready := !req_out_v(idx) || io.requestor(idx).resp.fire 266f1fe8698SLemover // req_out_v for if there is a request, may long latency, fixme 267f1fe8698SLemover 268f1fe8698SLemover // miss request entries 269f1fe8698SLemover val miss_req_vpn = get_pn(req_out(idx).vaddr) 270*d0de7e4aSpeixiaokun val miss_req_gvpn = get_pn(req_out(idx).vaddr) 2718744445eSMaxpicca-Li val miss_req_memidx = req_out(idx).memidx 272*d0de7e4aSpeixiaokun val miss_req_s2xlate = Wire(UInt(2.W)) 273*d0de7e4aSpeixiaokun miss_req_s2xlate(0) := virt || req_out(idx).hyperinst 274*d0de7e4aSpeixiaokun miss_req_s2xlate(1) := miss_req_s2xlate(0) && vsatp.mode === 0.U && hgatp.mode === 8.U 275*d0de7e4aSpeixiaokun val onlyS2 = miss_req_s2xlate === 11.U 276*d0de7e4aSpeixiaokun val hit_s1 = io.ptw.resp.bits.s1.hit(miss_req_vpn, Mux(miss_req_s2xlate(0), io.csr.vsatp.asid, io.csr.satp.asid), io.csr.hgatp.asid, allType = true, false, miss_req_s2xlate(0)) 277*d0de7e4aSpeixiaokun val hit_s2 = io.ptw.resp.bits.s2.hit(miss_req_vpn, io.csr.hgatp.asid) 278*d0de7e4aSpeixiaokun val hit = Mux(onlyS2, hit_s2, hit_s1) && io.ptw.resp.valid && miss_req_s2xlate === io.ptw.resp.bits.s2xlate 279f1fe8698SLemover 280f1fe8698SLemover val new_coming = RegNext(req_in(idx).fire && !req_in(idx).bits.kill && !flush_pipe(idx), false.B) 281f1fe8698SLemover val miss_wire = new_coming && missVec(idx) 282935edac4STang Haojin val miss_v = ValidHoldBypass(miss_wire, resp(idx).fire, flush_pipe(idx)) 283f1fe8698SLemover val miss_req_v = ValidHoldBypass(miss_wire || (miss_v && flush_mmu && !mmu_flush_pipe), 284935edac4STang Haojin io.ptw.req(idx).fire || resp(idx).fire, flush_pipe(idx)) 285f1fe8698SLemover 286f1fe8698SLemover // when ptw resp, check if hit, reset miss_v, resp to lsu/ifu 287292bea3fSWilliam Wang resp(idx).valid := req_out_v(idx) && !(miss_v && portTranslateEnable(idx)) 288935edac4STang Haojin when (io.ptw.resp.fire && hit && req_out_v(idx) && portTranslateEnable(idx)) { 289*d0de7e4aSpeixiaokun val stage1 = io.ptw.resp.bits.s1 290*d0de7e4aSpeixiaokun val stage2 = io.ptw.resp.bits.s2 291*d0de7e4aSpeixiaokun val s2xlate = io.ptw.resp.bits.s2xlate 292f1fe8698SLemover resp(idx).valid := true.B 293f1fe8698SLemover resp(idx).bits.miss := false.B // for blocked tlb, this is useless 294*d0de7e4aSpeixiaokun val s1_paddr = Cat(stage1.genPPN(get_pn(req_out(idx).vaddr)), get_off(req_out(idx).vaddr)) 295*d0de7e4aSpeixiaokun val s2_paddr = Cat(stage2.genPPNS2() 29603efd994Shappy-lx for (d <- 0 until nRespDups) { 297*d0de7e4aSpeixiaokun resp(idx).bits.paddr(d) := Mux(s2xlate(0), s2_paddr, s1_paddr) 298*d0de7e4aSpeixiaokun resp(idx).bits.gpaddr(d) := s1_paddr 299*d0de7e4aSpeixiaokun perm_check(stage1.entry.perm.get(), req_out(idx).cmd, idx, d, stage2.entry.perm, req_out(idx).hlvx, s2xlate(0)) 30003efd994Shappy-lx } 30103efd994Shappy-lx pmp_check(resp(idx).bits.paddr(0), req_out(idx).size, req_out(idx).cmd, idx) 302f1fe8698SLemover 303f1fe8698SLemover // NOTE: the unfiltered req would be handled by Repeater 304f1fe8698SLemover } 305f1fe8698SLemover assert(RegNext(!resp(idx).valid || resp(idx).ready, true.B), "when tlb resp valid, ready should be true, must") 306f1fe8698SLemover assert(RegNext(req_out_v(idx) || !(miss_v || miss_req_v), true.B), "when not req_out_v, should not set miss_v/miss_req_v") 307f1fe8698SLemover 308f1fe8698SLemover val ptw_req = io.ptw.req(idx) 309f1fe8698SLemover ptw_req.valid := miss_req_v 310f1fe8698SLemover ptw_req.bits.vpn := miss_req_vpn 311*d0de7e4aSpeixiaokun ptw_req.bits.gvpn := miss_req_gvpn 312*d0de7e4aSpeixiaokun ptw_req.bits.s2xlate := miss_req_s2xlate 3138744445eSMaxpicca-Li ptw_req.bits.memidx := miss_req_memidx 314f1fe8698SLemover 315185e6164SHaoyuan Feng io.tlbreplay(idx) := false.B 316185e6164SHaoyuan Feng 317f1fe8698SLemover // NOTE: when flush pipe, tlb should abandon last req 318f1fe8698SLemover // however, some outside modules like icache, dont care flushPipe, and still waiting for tlb resp 319f1fe8698SLemover // just resp valid and raise page fault to go through. The pipe(ifu) will abandon it. 320f1fe8698SLemover if (!q.outsideRecvFlush) { 321292bea3fSWilliam Wang when (req_out_v(idx) && flush_pipe(idx) && portTranslateEnable(idx)) { 322f1fe8698SLemover resp(idx).valid := true.B 32303efd994Shappy-lx for (d <- 0 until nRespDups) { 32403efd994Shappy-lx resp(idx).bits.excp(d).pf.ld := true.B // sfence happened, pf for not to use this addr 32503efd994Shappy-lx resp(idx).bits.excp(d).pf.st := true.B 32603efd994Shappy-lx resp(idx).bits.excp(d).pf.instr := true.B 32703efd994Shappy-lx } 328f1fe8698SLemover } 329f1fe8698SLemover } 330f1fe8698SLemover } 331cb8f2f2aSLemover 332cb8f2f2aSLemover // when ptw resp, tlb at refill_idx maybe set to miss by force. 333cb8f2f2aSLemover // Bypass ptw resp to check. 334*d0de7e4aSpeixiaokun def ptw_resp_bypass(vpn: UInt, s2xlate: UInt) = { 335*d0de7e4aSpeixiaokun val hasS2xlate = s2xlate(0) === 1.U 336*d0de7e4aSpeixiaokun val onlyS2 = s2xlate(1) === 1.U && hasS2xlate 337*d0de7e4aSpeixiaokun val s2xlate_hit = s2xlate === ptw.resp.bits.s2xlate 338*d0de7e4aSpeixiaokun val normal_hit = ptw.resp.bits.s1.hit(vpn, Mux(hasS2xlate, io.csr.vsatp.asid, io.csr.satp.asid), io.csr.hgatp.asid, true, false, hasS2xlate) 339*d0de7e4aSpeixiaokun val onlyS2_hit = ptw.resp.bits.s2.hit(vpn, io.csr.hgatp.asid) 340*d0de7e4aSpeixiaokun val p_hit = RegNext(Mux(onlyS2, onlyS2_hit, normal_hit) && io.ptw.resp.fire && s2xlate_hit) 341*d0de7e4aSpeixiaokun val ppn_s1 = ptw.resp.bits.s1.genPPN(vpn) 342*d0de7e4aSpeixiaokun val ppn_s2 = ptw.resp.bits.s2.genPPNS2() 343*d0de7e4aSpeixiaokun val p_ppn = RegEnable(Mux(hasS2xlate, ppn_s2, ppn_s1), io.ptw.resp.fire) 344*d0de7e4aSpeixiaokun val p_perm = RegEnable(ptwresp_to_tlbperm(ptw.resp.bits.s1), io.ptw.resp.fire) 345*d0de7e4aSpeixiaokun val p_gvpn = RegEnable(ptw.resp.bits.s2.entry.tag, io.ptw.resp.fire) 346*d0de7e4aSpeixiaokun val p_g_perm = RegEnable(hptwresp_to_tlbperm(ptw.resp.bits.s2), io.ptw.resp.fire) 347*d0de7e4aSpeixiaokun val p_s2xlate = RegEnable(ptw.resp.bits.s2xlate, io.ptw.resp.fire) 348*d0de7e4aSpeixiaokun (p_hit, p_ppn, p_perm, p_gvpn, p_g_perm, p_s2xlate) 349cb8f2f2aSLemover } 350cb8f2f2aSLemover 351f1fe8698SLemover // assert 352f1fe8698SLemover for(i <- 0 until Width) { 353f1fe8698SLemover TimeOutAssert(req_out_v(i) && !resp(i).valid, timeOutThreshold, s"{q.name} port{i} long time no resp valid.") 354149086eaSLemover } 355a0301c0dSLemover 356f1fe8698SLemover // perf event 357935edac4STang Haojin val result_ok = req_in.map(a => RegNext(a.fire)) 358f1fe8698SLemover val perfEvents = 359f1fe8698SLemover Seq( 360935edac4STang Haojin ("access", PopCount((0 until Width).map{i => if (Block(i)) io.requestor(i).req.fire else portTranslateEnable(i) && result_ok(i) })), 361935edac4STang Haojin ("miss ", PopCount((0 until Width).map{i => if (Block(i)) portTranslateEnable(i) && result_ok(i) && missVec(i) else ptw.req(i).fire })), 362a0301c0dSLemover ) 363f1fe8698SLemover generatePerfEvent() 364a0301c0dSLemover 365f1fe8698SLemover // perf log 3666d5ddbceSLemover for (i <- 0 until Width) { 367f1fe8698SLemover if (Block(i)) { 368292bea3fSWilliam Wang XSPerfAccumulate(s"access${i}",result_ok(i) && portTranslateEnable(i)) 369f1fe8698SLemover XSPerfAccumulate(s"miss${i}", result_ok(i) && missVec(i)) 3706d5ddbceSLemover } else { 371292bea3fSWilliam Wang XSPerfAccumulate("first_access" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && RegNext(req(i).bits.debug.isFirstIssue)) 372292bea3fSWilliam Wang XSPerfAccumulate("access" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i)) 373292bea3fSWilliam Wang XSPerfAccumulate("first_miss" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && missVec(i) && RegNext(req(i).bits.debug.isFirstIssue)) 374292bea3fSWilliam Wang XSPerfAccumulate("miss" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && missVec(i)) 375a0301c0dSLemover } 3766d5ddbceSLemover } 377935edac4STang Haojin XSPerfAccumulate("ptw_resp_count", ptw.resp.fire) 378935edac4STang Haojin XSPerfAccumulate("ptw_resp_pf_count", ptw.resp.fire && ptw.resp.bits.pf) 3796d5ddbceSLemover 3806d5ddbceSLemover // Log 3816d5ddbceSLemover for(i <- 0 until Width) { 3826d5ddbceSLemover XSDebug(req(i).valid, p"req(${i.U}): (${req(i).valid} ${req(i).ready}) ${req(i).bits}\n") 3836d5ddbceSLemover XSDebug(resp(i).valid, p"resp(${i.U}): (${resp(i).valid} ${resp(i).ready}) ${resp(i).bits}\n") 3846d5ddbceSLemover } 3856d5ddbceSLemover 386f1fe8698SLemover XSDebug(io.sfence.valid, p"Sfence: ${io.sfence}\n") 387f1fe8698SLemover XSDebug(ParallelOR(req_out_v) || ptw.resp.valid, p"vmEnable:${vmEnable} hit:${Binary(VecInit(hitVec).asUInt)} miss:${Binary(VecInit(missVec).asUInt)}\n") 3886d5ddbceSLemover for (i <- ptw.req.indices) { 389935edac4STang Haojin XSDebug(ptw.req(i).fire, p"L2TLB req:${ptw.req(i).bits}\n") 3906d5ddbceSLemover } 39192e3bfefSLemover XSDebug(ptw.resp.valid, p"L2TLB resp:${ptw.resp.bits} (v:${ptw.resp.valid}r:${ptw.resp.ready}) \n") 3926d5ddbceSLemover 393f9ac118cSHaoyuan Feng println(s"${q.name}: page: ${q.NWays} ${q.Associative} ${q.Replacer.get}") 394a0301c0dSLemover 3955ab1b84dSHaoyuan Feng if (env.EnableDifftest) { 3965ab1b84dSHaoyuan Feng for (i <- 0 until Width) { 3975ab1b84dSHaoyuan Feng val pf = io.requestor(i).resp.bits.excp(0).pf.instr || io.requestor(i).resp.bits.excp(0).pf.st || io.requestor(i).resp.bits.excp(0).pf.ld 398*d0de7e4aSpeixiaokun val gpf = io.requestor(i).resp.bits.excp(0).gpf.instr || io.requestor(i).resp.bits.excp(0).gpf.st || io.requestor(i).resp.bits.excp(0).gpf.ld 3995ab1b84dSHaoyuan Feng val af = io.requestor(i).resp.bits.excp(0).af.instr || io.requestor(i).resp.bits.excp(0).af.st || io.requestor(i).resp.bits.excp(0).af.ld 4007d45a146SYinan Xu val difftest = DifftestModule(new DiffL1TLBEvent) 401254e4960SHaoyuan Feng difftest.coreid := io.hartId 402*d0de7e4aSpeixiaokun difftest.valid := RegNext(io.requestor(i).req.fire) && !io.requestor(i).req_kill && io.requestor(i).resp.fire && !io.requestor(i).resp.bits.miss && !pf && !af && !gpf && portTranslateEnable(i) 4037d45a146SYinan Xu if (!Seq("itlb", "ldtlb", "sttlb").contains(q.name)) { 4047d45a146SYinan Xu difftest.valid := false.B 4057d45a146SYinan Xu } 4067d45a146SYinan Xu difftest.index := TLBDiffId(p(XSCoreParamsKey).HartId).U 407*d0de7e4aSpeixiaokun difftest.satp := io.csr.satp 4087d45a146SYinan Xu difftest.vpn := RegNext(get_pn(req_in(i).bits.vaddr)) 4097d45a146SYinan Xu difftest.ppn := get_pn(io.requestor(i).resp.bits.paddr(0)) 410*d0de7e4aSpeixiaokun difftest.io.vsatp := io.csr.vsatp 411*d0de7e4aSpeixiaokun difftest.io.hgatp := io.csr.hgatp 412*d0de7e4aSpeixiaokun val s2xlate = Wire(UInt(2.W)) 413*d0de7e4aSpeixiaokun s2xlate(0) := virt || req_in(i).bits.hyperinst 414*d0de7e4aSpeixiaokun s2xlate(1) := s2xlate(0) && io.csr.vsatp.mode === 0.U && io.csr.hgatp.mode === 8.U 415*d0de7e4aSpeixiaokun difftest.io.s2xlate := s2xlate 4167d45a146SYinan Xu } 4175ab1b84dSHaoyuan Feng } 4185ab1b84dSHaoyuan Feng} 4195ab1b84dSHaoyuan Feng 4207d45a146SYinan Xuobject TLBDiffId { 4217d45a146SYinan Xu var i: Int = 0 4227d45a146SYinan Xu var lastHartId: Int = -1 4237d45a146SYinan Xu def apply(hartId: Int): Int = { 4247d45a146SYinan Xu if (lastHartId != hartId) { 4257d45a146SYinan Xu i = 0 4267d45a146SYinan Xu lastHartId = hartId 4277d45a146SYinan Xu } 4287d45a146SYinan Xu i += 1 4297d45a146SYinan Xu i - 1 4307d45a146SYinan Xu } 431f1fe8698SLemover} 4321ca0e4f3SYinan Xu 43303efd994Shappy-lxclass TLBNonBlock(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, nRespDups, Seq.fill(Width)(false), q) 43403efd994Shappy-lxclass TLBBLock(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, nRespDups, Seq.fill(Width)(true), q) 4356d5ddbceSLemover 436a0301c0dSLemoverclass TlbReplace(Width: Int, q: TLBParameters)(implicit p: Parameters) extends TlbModule { 437a0301c0dSLemover val io = IO(new TlbReplaceIO(Width, q)) 438a0301c0dSLemover 439f9ac118cSHaoyuan Feng if (q.Associative == "fa") { 440f9ac118cSHaoyuan Feng val re = ReplacementPolicy.fromString(q.Replacer, q.NWays) 441f9ac118cSHaoyuan Feng re.access(io.page.access.map(_.touch_ways)) 442f9ac118cSHaoyuan Feng io.page.refillIdx := re.way 443a0301c0dSLemover } else { // set-acco && plru 444f9ac118cSHaoyuan Feng val re = ReplacementPolicy.fromString(q.Replacer, q.NSets, q.NWays) 445f9ac118cSHaoyuan Feng re.access(io.page.access.map(_.sets), io.page.access.map(_.touch_ways)) 446f9ac118cSHaoyuan Feng io.page.refillIdx := { if (q.NWays == 1) 0.U else re.way(io.page.chosen_set) } 447a0301c0dSLemover } 448a0301c0dSLemover} 449