xref: /XiangShan/src/main/scala/xiangshan/backend/fu/Jump.scala (revision ccd5d3428002ca9da6c847aa79958701a135e053)
1cafb3558SLinJiaweipackage xiangshan.backend.fu
2cafb3558SLinJiawei
3cafb3558SLinJiaweiimport chisel3._
4cafb3558SLinJiaweiimport chisel3.util._
5cafb3558SLinJiaweiimport xiangshan._
6b9fd1892SLinJiaweiimport utils._
7cafb3558SLinJiaweiimport xiangshan.backend._
8cafb3558SLinJiaweiimport xiangshan.backend.fu.FunctionUnit._
9*ccd5d342SGouLingruiimport xiangshan.backend.decode.isa._
10cafb3558SLinJiawei
11cafb3558SLinJiaweiclass Jump extends FunctionUnit(jmpCfg){
12cafb3558SLinJiawei  val io = IO(new ExuIO)
13cafb3558SLinJiawei
14cafb3558SLinJiawei  val (iovalid, src1, offset, func, pc, uop) = (io.in.valid, io.in.bits.src1, io.in.bits.uop.ctrl.imm, io.in.bits.uop.ctrl.fuOpType, SignExt(io.in.bits.uop.cf.pc, AddrBits), io.in.bits.uop)
15cafb3558SLinJiawei
16cafb3558SLinJiawei  val redirectHit = uop.brTag.needFlush(io.redirect)
17cafb3558SLinJiawei  val valid = iovalid && !redirectHit
18cafb3558SLinJiawei
19cafb3558SLinJiawei  val isRVC = uop.cf.isRVC
20cafb3558SLinJiawei  val pcDelaySlot = Mux(isRVC, pc + 2.U, pc + 4.U)
21cafb3558SLinJiawei  val target = src1 + offset // NOTE: src1 is (pc/rf(rs1)), src2 is (offset)
22cafb3558SLinJiawei
2312ff7156SLinJiawei  io.out.bits.redirectValid := valid
24*ccd5d342SGouLingrui  io.out.bits.redirect.pc := uop.cf.pc
25cafb3558SLinJiawei  io.out.bits.redirect.target := target
26*ccd5d342SGouLingrui  io.out.bits.redirect.brTarget := target // DontCare
27cafb3558SLinJiawei  io.out.bits.redirect.brTag := uop.brTag
28*ccd5d342SGouLingrui  io.out.bits.redirect._type := LookupTree(func, RV32I_BRUInstr.bruFuncTobtbTypeTable)
29*ccd5d342SGouLingrui  io.out.bits.redirect.taken := true.B
30*ccd5d342SGouLingrui  io.out.bits.redirect.hist := uop.cf.hist
31*ccd5d342SGouLingrui  io.out.bits.redirect.tageMeta := uop.cf.tageMeta
32*ccd5d342SGouLingrui  io.out.bits.redirect.fetchIdx := uop.cf.fetchOffset >> 2.U  //TODO: consider RVC
33*ccd5d342SGouLingrui  io.out.bits.redirect.btbPredCtr := uop.cf.btbPredCtr
34*ccd5d342SGouLingrui  io.out.bits.redirect.btbHitWay := uop.cf.btbHitWay
35*ccd5d342SGouLingrui  io.out.bits.redirect.rasSp := uop.cf.rasSp
36*ccd5d342SGouLingrui  io.out.bits.redirect.rasTopCtr := uop.cf.rasTopCtr
37cafb3558SLinJiawei  io.out.bits.redirect.isException := false.B
38cafb3558SLinJiawei  io.out.bits.redirect.roqIdx := uop.roqIdx
39cafb3558SLinJiawei  io.out.bits.redirect.freelistAllocPtr := uop.freelistAllocPtr
40cafb3558SLinJiawei
41cafb3558SLinJiawei  // Output
4212ff7156SLinJiawei  val res = pcDelaySlot
43cafb3558SLinJiawei
44cafb3558SLinJiawei  io.in.ready := io.out.ready
45cafb3558SLinJiawei  io.out.valid := valid // TODO: CSR/MOU/FMV may need change it
46cafb3558SLinJiawei  io.out.bits.uop <> io.in.bits.uop
47cafb3558SLinJiawei  io.out.bits.data := res
48cafb3558SLinJiawei
4912ff7156SLinJiawei  io.dmem <> DontCare
5012ff7156SLinJiawei  io.out.bits.debug <> DontCare
5112ff7156SLinJiawei
52cafb3558SLinJiawei  // NOTE: the debug info is for one-cycle exec, if FMV needs multi-cycle, may needs change it
53cafb3558SLinJiawei  XSDebug(io.in.valid, "In(%d %d) Out(%d %d) Redirect:(%d %d %d) brTag:%x\n",
5412ff7156SLinJiawei    io.in.valid,
5512ff7156SLinJiawei    io.in.ready,
5612ff7156SLinJiawei    io.out.valid,
5712ff7156SLinJiawei    io.out.ready,
5812ff7156SLinJiawei    io.redirect.valid,
5912ff7156SLinJiawei    io.redirect.bits.isException,
6012ff7156SLinJiawei    redirectHit,
6112ff7156SLinJiawei    io.redirect.bits.brTag.value
6212ff7156SLinJiawei  )
6312ff7156SLinJiawei  XSDebug(io.in.valid, "src1:%x offset:%x func:%b type:JUMP pc:%x res:%x\n", src1, offset, func, pc, res)
64cafb3558SLinJiawei}
65