1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17cafb3558SLinJiaweipackage xiangshan.backend.fu 18cafb3558SLinJiawei 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 20cafb3558SLinJiaweiimport chisel3._ 21cafb3558SLinJiaweiimport chisel3.util._ 22cafb3558SLinJiaweiimport xiangshan._ 23b9fd1892SLinJiaweiimport utils._ 24cafb3558SLinJiaweiimport xiangshan.backend._ 25b0ae3ac4SLinJiaweiimport xiangshan.backend.decode.ImmUnion 26ccd5d342SGouLingruiimport xiangshan.backend.decode.isa._ 27cafb3558SLinJiawei 282225d46eSJiawei Lintrait HasRedirectOut { this: XSModule => 29e18c367fSLinJiawei val redirectOutValid = IO(Output(Bool())) 30e18c367fSLinJiawei val redirectOut = IO(Output(new Redirect)) 31b2e234ebSLinJiawei} 32cafb3558SLinJiawei 332225d46eSJiawei Linclass JumpDataModule(implicit p: Parameters) extends XSModule { 34e2203130SLinJiawei val io = IO(new Bundle() { 352bd5334dSYinan Xu val src = Input(UInt(XLEN.W)) 369ca85825SLinJiawei val pc = Input(UInt(XLEN.W)) // sign-ext to XLEN 37e2203130SLinJiawei val immMin = Input(UInt(ImmUnion.maxLen.W)) 38e2203130SLinJiawei val func = Input(FuOpType()) 39e2203130SLinJiawei val isRVC = Input(Bool()) 40e2203130SLinJiawei val result, target = Output(UInt(XLEN.W)) 41e2203130SLinJiawei val isAuipc = Output(Bool()) 42e2203130SLinJiawei }) 432bd5334dSYinan Xu val (src1, pc, immMin, func, isRVC) = (io.src, io.pc, io.immMin, io.func, io.isRVC) 44e2203130SLinJiawei 45e2203130SLinJiawei val isJalr = JumpOpType.jumpOpisJalr(func) 46e2203130SLinJiawei val isAuipc = JumpOpType.jumpOpisAuipc(func) 47e2203130SLinJiawei val offset = SignExt(ParallelMux(Seq( 48e2203130SLinJiawei isJalr -> ImmUnion.I.toImm32(immMin), 49e2203130SLinJiawei isAuipc -> ImmUnion.U.toImm32(immMin), 50e2203130SLinJiawei !(isJalr || isAuipc) -> ImmUnion.J.toImm32(immMin) 51e2203130SLinJiawei )), XLEN) 52e2203130SLinJiawei 53e2203130SLinJiawei val snpc = Mux(isRVC, pc + 2.U, pc + 4.U) 54e2203130SLinJiawei val target = src1 + offset // NOTE: src1 is (pc/rf(rs1)), src2 is (offset) 55e2203130SLinJiawei 56e2203130SLinJiawei io.target := target 57e2203130SLinJiawei io.result := Mux(JumpOpType.jumpOpisAuipc(func), target, snpc) 58e2203130SLinJiawei io.isAuipc := isAuipc 59e2203130SLinJiawei} 60e2203130SLinJiawei 61adb5df20SYinan Xuclass Jump(implicit p: Parameters) extends FUWithRedirect { 62cafb3558SLinJiawei 637aa94463SLinJiawei val (src1, jalr_target, pc, immMin, func, uop) = ( 64b2e234ebSLinJiawei io.in.bits.src(0), 657aa94463SLinJiawei io.in.bits.src(1)(VAddrBits - 1, 0), 664b8f6260SLinJiawei SignExt(io.in.bits.uop.cf.pc, XLEN), 67b2e234ebSLinJiawei io.in.bits.uop.ctrl.imm, 68b2e234ebSLinJiawei io.in.bits.uop.ctrl.fuOpType, 69b2e234ebSLinJiawei io.in.bits.uop 70b2e234ebSLinJiawei ) 71b2e234ebSLinJiawei 72*9aca92b9SYinan Xu val redirectHit = uop.robIdx.needFlush(io.redirectIn, io.flushIn) 73dfd9e0a8SLinJiawei val valid = io.in.valid 74cde9280dSLinJiawei val isRVC = uop.cf.pd.isRVC 75cafb3558SLinJiawei 76e2203130SLinJiawei val jumpDataModule = Module(new JumpDataModule) 772bd5334dSYinan Xu jumpDataModule.io.src := src1 78e2203130SLinJiawei jumpDataModule.io.pc := pc 79e2203130SLinJiawei jumpDataModule.io.immMin := immMin 80e2203130SLinJiawei jumpDataModule.io.func := func 81e2203130SLinJiawei jumpDataModule.io.isRVC := isRVC 82e2203130SLinJiawei 83e2203130SLinJiawei redirectOutValid := valid && !jumpDataModule.io.isAuipc 848926ac22SLinJiawei redirectOut := DontCare 85bfb958a3SYinan Xu redirectOut.level := RedirectLevel.flushAfter 86*9aca92b9SYinan Xu redirectOut.robIdx := uop.robIdx 87cde9280dSLinJiawei redirectOut.ftqIdx := uop.cf.ftqPtr 88cde9280dSLinJiawei redirectOut.ftqOffset := uop.cf.ftqOffset 89cde9280dSLinJiawei redirectOut.cfiUpdate.predTaken := true.B 90cde9280dSLinJiawei redirectOut.cfiUpdate.taken := true.B 91e2203130SLinJiawei redirectOut.cfiUpdate.target := jumpDataModule.io.target 925b914e39SYinan Xu redirectOut.cfiUpdate.isMisPred := jumpDataModule.io.target(VAddrBits - 1, 0) =/= jalr_target || !uop.cf.pred_taken 93cafb3558SLinJiawei 94cafb3558SLinJiawei io.in.ready := io.out.ready 95e18c367fSLinJiawei io.out.valid := valid 96cafb3558SLinJiawei io.out.bits.uop <> io.in.bits.uop 97e2203130SLinJiawei io.out.bits.data := jumpDataModule.io.result 98cafb3558SLinJiawei 99cafb3558SLinJiawei // NOTE: the debug info is for one-cycle exec, if FMV needs multi-cycle, may needs change it 100f606cf17SLinJiawei XSDebug(io.in.valid, "In(%d %d) Out(%d %d) Redirect:(%d %d %d)\n", 10112ff7156SLinJiawei io.in.valid, 10212ff7156SLinJiawei io.in.ready, 10312ff7156SLinJiawei io.out.valid, 10412ff7156SLinJiawei io.out.ready, 105b2e234ebSLinJiawei io.redirectIn.valid, 106bfb958a3SYinan Xu io.redirectIn.bits.level, 107f606cf17SLinJiawei redirectHit 10812ff7156SLinJiawei ) 109cafb3558SLinJiawei} 110