xref: /XiangShan/src/main/scala/xiangshan/backend/fu/Jump.scala (revision 2bd5334d599214aada6adb3b2be60148f5ec76cd)
1cafb3558SLinJiaweipackage xiangshan.backend.fu
2cafb3558SLinJiawei
32225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
4cafb3558SLinJiaweiimport chisel3._
5cafb3558SLinJiaweiimport chisel3.util._
6cafb3558SLinJiaweiimport xiangshan._
7b9fd1892SLinJiaweiimport utils._
8cafb3558SLinJiaweiimport xiangshan.backend._
9b0ae3ac4SLinJiaweiimport xiangshan.backend.decode.ImmUnion
10ccd5d342SGouLingruiimport xiangshan.backend.decode.isa._
11cafb3558SLinJiawei
122225d46eSJiawei Lintrait HasRedirectOut { this: XSModule =>
13e18c367fSLinJiawei  val redirectOutValid = IO(Output(Bool()))
14e18c367fSLinJiawei  val redirectOut = IO(Output(new Redirect))
15b2e234ebSLinJiawei}
16cafb3558SLinJiawei
172225d46eSJiawei Linclass JumpDataModule(implicit p: Parameters) extends XSModule {
18e2203130SLinJiawei  val io = IO(new Bundle() {
19*2bd5334dSYinan Xu    val src = Input(UInt(XLEN.W))
209ca85825SLinJiawei    val pc = Input(UInt(XLEN.W)) // sign-ext to XLEN
21e2203130SLinJiawei    val immMin = Input(UInt(ImmUnion.maxLen.W))
22e2203130SLinJiawei    val func = Input(FuOpType())
23e2203130SLinJiawei    val isRVC = Input(Bool())
24e2203130SLinJiawei    val result, target = Output(UInt(XLEN.W))
25e2203130SLinJiawei    val isAuipc = Output(Bool())
26e2203130SLinJiawei  })
27*2bd5334dSYinan Xu  val (src1, pc, immMin, func, isRVC) = (io.src, io.pc, io.immMin, io.func, io.isRVC)
28e2203130SLinJiawei
29e2203130SLinJiawei  val isJalr = JumpOpType.jumpOpisJalr(func)
30e2203130SLinJiawei  val isAuipc = JumpOpType.jumpOpisAuipc(func)
31e2203130SLinJiawei  val offset = SignExt(ParallelMux(Seq(
32e2203130SLinJiawei    isJalr -> ImmUnion.I.toImm32(immMin),
33e2203130SLinJiawei    isAuipc -> ImmUnion.U.toImm32(immMin),
34e2203130SLinJiawei    !(isJalr || isAuipc) -> ImmUnion.J.toImm32(immMin)
35e2203130SLinJiawei  )), XLEN)
36e2203130SLinJiawei
37e2203130SLinJiawei  val snpc = Mux(isRVC, pc + 2.U, pc + 4.U)
38e2203130SLinJiawei  val target = src1 + offset // NOTE: src1 is (pc/rf(rs1)), src2 is (offset)
39e2203130SLinJiawei
40e2203130SLinJiawei  io.target := target
41e2203130SLinJiawei  io.result := Mux(JumpOpType.jumpOpisAuipc(func), target, snpc)
42e2203130SLinJiawei  io.isAuipc := isAuipc
43e2203130SLinJiawei}
44e2203130SLinJiawei
452225d46eSJiawei Linclass Jump(implicit p: Parameters) extends FunctionUnit with HasRedirectOut {
46cafb3558SLinJiawei
477aa94463SLinJiawei  val (src1, jalr_target, pc, immMin, func, uop) = (
48b2e234ebSLinJiawei    io.in.bits.src(0),
497aa94463SLinJiawei    io.in.bits.src(1)(VAddrBits - 1, 0),
504b8f6260SLinJiawei    SignExt(io.in.bits.uop.cf.pc, XLEN),
51b2e234ebSLinJiawei    io.in.bits.uop.ctrl.imm,
52b2e234ebSLinJiawei    io.in.bits.uop.ctrl.fuOpType,
53b2e234ebSLinJiawei    io.in.bits.uop
54b2e234ebSLinJiawei  )
55b2e234ebSLinJiawei
562d7c7105SYinan Xu  val redirectHit = uop.roqIdx.needFlush(io.redirectIn, io.flushIn)
57dfd9e0a8SLinJiawei  val valid = io.in.valid
58cde9280dSLinJiawei  val isRVC = uop.cf.pd.isRVC
59cafb3558SLinJiawei
60e2203130SLinJiawei  val jumpDataModule = Module(new JumpDataModule)
61*2bd5334dSYinan Xu  jumpDataModule.io.src := src1
62e2203130SLinJiawei  jumpDataModule.io.pc := pc
63e2203130SLinJiawei  jumpDataModule.io.immMin := immMin
64e2203130SLinJiawei  jumpDataModule.io.func := func
65e2203130SLinJiawei  jumpDataModule.io.isRVC := isRVC
66e2203130SLinJiawei
67e2203130SLinJiawei  redirectOutValid := valid && !jumpDataModule.io.isAuipc
688926ac22SLinJiawei  redirectOut := DontCare
69bfb958a3SYinan Xu  redirectOut.level := RedirectLevel.flushAfter
70b2e234ebSLinJiawei  redirectOut.roqIdx := uop.roqIdx
71cde9280dSLinJiawei  redirectOut.ftqIdx := uop.cf.ftqPtr
72cde9280dSLinJiawei  redirectOut.ftqOffset := uop.cf.ftqOffset
73cde9280dSLinJiawei  redirectOut.cfiUpdate.predTaken := true.B
74cde9280dSLinJiawei  redirectOut.cfiUpdate.taken := true.B
75e2203130SLinJiawei  redirectOut.cfiUpdate.target := jumpDataModule.io.target
765b914e39SYinan Xu  redirectOut.cfiUpdate.isMisPred := jumpDataModule.io.target(VAddrBits - 1, 0) =/= jalr_target || !uop.cf.pred_taken
77cafb3558SLinJiawei
78cafb3558SLinJiawei  io.in.ready := io.out.ready
79e18c367fSLinJiawei  io.out.valid := valid
80cafb3558SLinJiawei  io.out.bits.uop <> io.in.bits.uop
81e2203130SLinJiawei  io.out.bits.data := jumpDataModule.io.result
82cafb3558SLinJiawei
83cafb3558SLinJiawei  // NOTE: the debug info is for one-cycle exec, if FMV needs multi-cycle, may needs change it
84f606cf17SLinJiawei  XSDebug(io.in.valid, "In(%d %d) Out(%d %d) Redirect:(%d %d %d)\n",
8512ff7156SLinJiawei    io.in.valid,
8612ff7156SLinJiawei    io.in.ready,
8712ff7156SLinJiawei    io.out.valid,
8812ff7156SLinJiawei    io.out.ready,
89b2e234ebSLinJiawei    io.redirectIn.valid,
90bfb958a3SYinan Xu    io.redirectIn.bits.level,
91f606cf17SLinJiawei    redirectHit
9212ff7156SLinJiawei  )
93cafb3558SLinJiawei}
94