xref: /XiangShan/src/main/scala/xiangshan/backend/BackendParams.scala (revision f7fe02a801cbb5cab6a7cbe4887f1f5bf2aec0ff)
1730cfbc0SXuan Hu/***************************************************************************************
2730cfbc0SXuan Hu * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3730cfbc0SXuan Hu * Copyright (c) 2020-2021 Peng Cheng Laboratory
4730cfbc0SXuan Hu *
5730cfbc0SXuan Hu * XiangShan is licensed under Mulan PSL v2.
6730cfbc0SXuan Hu * You can use this software according to the terms and conditions of the Mulan PSL v2.
7730cfbc0SXuan Hu * You may obtain a copy of Mulan PSL v2 at:
8730cfbc0SXuan Hu *          http://license.coscl.org.cn/MulanPSL2
9730cfbc0SXuan Hu *
10730cfbc0SXuan Hu * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11730cfbc0SXuan Hu * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12730cfbc0SXuan Hu * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13730cfbc0SXuan Hu *
14730cfbc0SXuan Hu * See the Mulan PSL v2 for more details.
15730cfbc0SXuan Hu ***************************************************************************************/
16730cfbc0SXuan Hu
17730cfbc0SXuan Hupackage xiangshan.backend
18730cfbc0SXuan Hu
1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
20730cfbc0SXuan Huimport chisel3._
21730cfbc0SXuan Huimport chisel3.util._
22730cfbc0SXuan Huimport xiangshan.backend.Bundles._
23730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._
244e9757ccSfdyimport xiangshan.backend.datapath.RdConfig._
25c34b4b06SXuan Huimport xiangshan.backend.datapath.WbConfig._
26c34b4b06SXuan Huimport xiangshan.backend.datapath.{WakeUpConfig, WbArbiterParams}
27730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams
28730cfbc0SXuan Huimport xiangshan.backend.issue._
29730cfbc0SXuan Huimport xiangshan.backend.regfile._
30d97a1af7SXuan Huimport xiangshan.{DebugOptionsKey, XSCoreParamsKey}
31730cfbc0SXuan Hu
320c7ebb58Sxiaofeibao-xjtuimport scala.collection.mutable
3339c59369SXuan Huimport scala.reflect.{ClassTag, classTag}
34c34b4b06SXuan Hu
35730cfbc0SXuan Hucase class BackendParams(
36730cfbc0SXuan Hu  schdParams : Map[SchedulerType, SchdBlockParams],
37730cfbc0SXuan Hu  pregParams : Seq[PregParams],
38bf35baadSXuan Hu  iqWakeUpParams : Seq[WakeUpConfig],
39730cfbc0SXuan Hu) {
404e9757ccSfdy
4163d67ef3STang Haojin  def debugEn(implicit p: Parameters): Boolean = p(DebugOptionsKey).EnableDifftest
4263d67ef3STang Haojin
4363d67ef3STang Haojin  def basicDebugEn(implicit p: Parameters): Boolean = p(DebugOptionsKey).AlwaysBasicDiff || debugEn
440c7ebb58Sxiaofeibao-xjtu
450c7ebb58Sxiaofeibao-xjtu  val copyPdestInfo = mutable.HashMap[Int, (Int, Int)]()
460c7ebb58Sxiaofeibao-xjtu
474c5a0d77Sxiaofeibao-xjtu  def updateCopyPdestInfo: Unit = allExuParams.filter(_.copyWakeupOut).map(x => getExuIdx(x.name) -> (x.copyDistance, -1)).foreach { x =>
480c7ebb58Sxiaofeibao-xjtu    copyPdestInfo.addOne(x)
490c7ebb58Sxiaofeibao-xjtu  }
500c7ebb58Sxiaofeibao-xjtu  def isCopyPdest(exuIdx: Int): Boolean = {
510c7ebb58Sxiaofeibao-xjtu    copyPdestInfo.contains(exuIdx)
520c7ebb58Sxiaofeibao-xjtu  }
530c7ebb58Sxiaofeibao-xjtu  def connectWakeup(exuIdx: Int): Unit = {
540c7ebb58Sxiaofeibao-xjtu    println(s"[Backend] copyPdestInfo ${copyPdestInfo}")
550c7ebb58Sxiaofeibao-xjtu    if (copyPdestInfo.contains(exuIdx)) {
560c7ebb58Sxiaofeibao-xjtu      println(s"[Backend] exuIdx ${exuIdx} be connected, old info ${copyPdestInfo(exuIdx)}")
570c7ebb58Sxiaofeibao-xjtu      val newInfo = exuIdx -> (copyPdestInfo(exuIdx)._1, copyPdestInfo(exuIdx)._2 + 1)
580c7ebb58Sxiaofeibao-xjtu      copyPdestInfo.remove(exuIdx)
590c7ebb58Sxiaofeibao-xjtu      copyPdestInfo += newInfo
600c7ebb58Sxiaofeibao-xjtu      println(s"[Backend] exuIdx ${exuIdx} be connected, new info ${copyPdestInfo(exuIdx)}")
610c7ebb58Sxiaofeibao-xjtu    }
620c7ebb58Sxiaofeibao-xjtu  }
630c7ebb58Sxiaofeibao-xjtu  def getCopyPdestIndex(exuIdx: Int): Int = {
640c7ebb58Sxiaofeibao-xjtu    copyPdestInfo(exuIdx)._2 / copyPdestInfo(exuIdx)._1
650c7ebb58Sxiaofeibao-xjtu  }
66730cfbc0SXuan Hu  def intSchdParams = schdParams.get(IntScheduler())
6760f0c5aeSxiaofeibao  def fpSchdParams = schdParams.get(FpScheduler())
68730cfbc0SXuan Hu  def vfSchdParams = schdParams.get(VfScheduler())
69730cfbc0SXuan Hu  def memSchdParams = schdParams.get(MemScheduler())
70730cfbc0SXuan Hu  def allSchdParams: Seq[SchdBlockParams] =
7160f0c5aeSxiaofeibao    (Seq(intSchdParams) :+ fpSchdParams :+ vfSchdParams :+ memSchdParams)
72730cfbc0SXuan Hu    .filter(_.nonEmpty)
73730cfbc0SXuan Hu    .map(_.get)
74730cfbc0SXuan Hu  def allIssueParams: Seq[IssueBlockParams] =
75730cfbc0SXuan Hu    allSchdParams.map(_.issueBlockParams).flatten
76730cfbc0SXuan Hu  def allExuParams: Seq[ExeUnitParams] =
77730cfbc0SXuan Hu    allIssueParams.map(_.exuBlockParams).flatten
78730cfbc0SXuan Hu
79670870b3SXuan Hu  // filter not fake exu unit
80670870b3SXuan Hu  def allRealExuParams =
81670870b3SXuan Hu    allExuParams.filterNot(_.fakeUnit)
82670870b3SXuan Hu
83730cfbc0SXuan Hu  def intPregParams: IntPregParams = pregParams.collectFirst { case x: IntPregParams => x }.get
8460f0c5aeSxiaofeibao  def fpPregParams: FpPregParams = pregParams.collectFirst { case x: FpPregParams => x }.get
85730cfbc0SXuan Hu  def vfPregParams: VfPregParams = pregParams.collectFirst { case x: VfPregParams => x }.get
862aa3a761Ssinsanction  def v0PregParams: V0PregParams = pregParams.collectFirst { case x: V0PregParams => x }.get
872aa3a761Ssinsanction  def vlPregParams: VlPregParams = pregParams.collectFirst { case x: VlPregParams => x }.get
8839c59369SXuan Hu  def getPregParams: Map[DataConfig, PregParams] = {
8939c59369SXuan Hu    pregParams.map(x => (x.dataCfg, x)).toMap
9039c59369SXuan Hu  }
9139c59369SXuan Hu
92c0be7f33SXuan Hu  def pregIdxWidth = pregParams.map(_.addrWidth).max
93730cfbc0SXuan Hu
9498639abbSXuan Hu  def numSrc      : Int = allSchdParams.map(_.issueBlockParams.map(_.numSrc).max).max
9598639abbSXuan Hu  def numRegSrc   : Int = allSchdParams.map(_.issueBlockParams.map(_.numRegSrc).max).max
96955b4beaSsinsanction  def numIntRegSrc: Int = allSchdParams.map(_.issueBlockParams.map(_.numIntSrc).max).max
97*f7fe02a8Sjunxiong-ji  def numFpRegSrc: Int = allSchdParams.map(_.issueBlockParams.map(_.numFpSrc).max).max
98d6f9198fSXuan Hu  def numVecRegSrc: Int = allSchdParams.map(_.issueBlockParams.map(_.numVecSrc).max).max
99d6f9198fSXuan Hu
10098639abbSXuan Hu
101730cfbc0SXuan Hu  def AluCnt = allSchdParams.map(_.AluCnt).sum
102730cfbc0SXuan Hu  def StaCnt = allSchdParams.map(_.StaCnt).sum
103730cfbc0SXuan Hu  def StdCnt = allSchdParams.map(_.StdCnt).sum
104730cfbc0SXuan Hu  def LduCnt = allSchdParams.map(_.LduCnt).sum
105b133b458SXuan Hu  def HyuCnt = allSchdParams.map(_.HyuCnt).sum
1064ee69032SzhanglyGit  def VlduCnt = allSchdParams.map(_.VlduCnt).sum
107f9f1abd7SXuan Hu  def VstuCnt = allSchdParams.map(_.VstuCnt).sum
108b133b458SXuan Hu  def LsExuCnt = StaCnt + LduCnt + HyuCnt
109d7739d95Ssfencevma  val LdExuCnt = LduCnt + HyuCnt
11005cd9e72SHaojin Tang  val StaExuCnt = StaCnt + HyuCnt
111730cfbc0SXuan Hu  def JmpCnt = allSchdParams.map(_.JmpCnt).sum
112730cfbc0SXuan Hu  def BrhCnt = allSchdParams.map(_.BrhCnt).sum
113d8a24b06SzhanglyGit  def CsrCnt = allSchdParams.map(_.CsrCnt).sum
114730cfbc0SXuan Hu  def IqCnt = allSchdParams.map(_.issueBlockParams.length).sum
115730cfbc0SXuan Hu
116730cfbc0SXuan Hu  def numPcReadPort = allSchdParams.map(_.numPcReadPort).sum
1175f80df32Sxiaofeibao-xjtu  def numPcMemReadPort = allExuParams.filter(_.needPc).size
118670870b3SXuan Hu  def numTargetReadPort = allRealExuParams.count(x => x.needTarget)
119730cfbc0SXuan Hu
12039c59369SXuan Hu  def numPregRd(dataCfg: DataConfig) = this.getRfReadSize(dataCfg)
12139c59369SXuan Hu  def numPregWb(dataCfg: DataConfig) = this.getRfWriteSize(dataCfg)
12239c59369SXuan Hu
123730cfbc0SXuan Hu  def numNoDataWB = allSchdParams.map(_.numNoDataWB).sum
124730cfbc0SXuan Hu  def numExu = allSchdParams.map(_.numExu).sum
125730cfbc0SXuan Hu
126670870b3SXuan Hu  def numException = allRealExuParams.count(_.exceptionOut.nonEmpty)
127730cfbc0SXuan Hu
12854c6d89dSxiaofeibao-xjtu  def numRedirect = 1 // only for ahead info to frontend
129730cfbc0SXuan Hu
130d97a1af7SXuan Hu  def numLoadDp = memSchdParams.get.issueBlockParams.filter(x => x.isLdAddrIQ || x.isHyAddrIQ).map(_.numEnq).sum
131d97a1af7SXuan Hu
132d97a1af7SXuan Hu  def numStoreDp = memSchdParams.get.issueBlockParams.filter(x => x.isStAddrIQ || x.isHyAddrIQ).map(_.numEnq).sum
133d97a1af7SXuan Hu
13482674533Sxiaofeibao  def genIntIQValidNumBundle(implicit p: Parameters) = {
1356ccce570SzhanglyGit    this.intSchdParams.get.issueBlockParams.map(x => Vec(x.numDeq, UInt((x.numEntries).U.getWidth.W)))
136c1e19666Sxiaofeibao-xjtu  }
137c1e19666Sxiaofeibao-xjtu
13882674533Sxiaofeibao  def genFpIQValidNumBundle(implicit p: Parameters) = {
13982674533Sxiaofeibao    this.fpSchdParams.get.issueBlockParams.map(x => Vec(x.numDeq, UInt((x.numEntries).U.getWidth.W)))
14082674533Sxiaofeibao  }
14182674533Sxiaofeibao
142730cfbc0SXuan Hu  def genIntWriteBackBundle(implicit p: Parameters) = {
14339c59369SXuan Hu    Seq.fill(this.getIntRfWriteSize)(new RfWritePortWithConfig(IntData(), intPregParams.addrWidth))
144730cfbc0SXuan Hu  }
145730cfbc0SXuan Hu
14660f0c5aeSxiaofeibao  def genFpWriteBackBundle(implicit p: Parameters) = {
14760f0c5aeSxiaofeibao    Seq.fill(this.getFpRfWriteSize)(new RfWritePortWithConfig(FpData(), fpPregParams.addrWidth))
14860f0c5aeSxiaofeibao  }
14960f0c5aeSxiaofeibao
150730cfbc0SXuan Hu  def genVfWriteBackBundle(implicit p: Parameters) = {
15139c59369SXuan Hu    Seq.fill(this.getVfRfWriteSize)(new RfWritePortWithConfig(VecData(), vfPregParams.addrWidth))
152730cfbc0SXuan Hu  }
153730cfbc0SXuan Hu
154e4e52e7dSsinsanction  def genV0WriteBackBundle(implicit p: Parameters) = {
155e4e52e7dSsinsanction    Seq.fill(this.getV0RfWriteSize)(new RfWritePortWithConfig(V0Data(), v0PregParams.addrWidth))
156e4e52e7dSsinsanction  }
157e4e52e7dSsinsanction
158e4e52e7dSsinsanction  def genVlWriteBackBundle(implicit p: Parameters) = {
159e4e52e7dSsinsanction    Seq.fill(this.getVlRfWriteSize)(new RfWritePortWithConfig(VlData(), vlPregParams.addrWidth))
160e4e52e7dSsinsanction  }
161e4e52e7dSsinsanction
162730cfbc0SXuan Hu  def genWriteBackBundles(implicit p: Parameters): Seq[RfWritePortWithConfig] = {
163730cfbc0SXuan Hu    genIntWriteBackBundle ++ genVfWriteBackBundle
164730cfbc0SXuan Hu  }
165730cfbc0SXuan Hu
166730cfbc0SXuan Hu  def genWrite2CtrlBundles(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = {
16799bd2aafSHaojin Tang    MixedVec(allSchdParams.map(_.genExuOutputValidBundle.flatten).flatten)
168730cfbc0SXuan Hu  }
169730cfbc0SXuan Hu
170730cfbc0SXuan Hu  def getIntWbArbiterParams: WbArbiterParams = {
17139c59369SXuan Hu    val intWbCfgs: Seq[IntWB] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(_.writeInt)).map(_.asInstanceOf[IntWB])
17239c59369SXuan Hu    datapath.WbArbiterParams(intWbCfgs, intPregParams, this)
173730cfbc0SXuan Hu  }
174730cfbc0SXuan Hu
175730cfbc0SXuan Hu  def getVfWbArbiterParams: WbArbiterParams = {
17660f0c5aeSxiaofeibao    val vfWbCfgs: Seq[VfWB] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(x => x.writeVec)).map(_.asInstanceOf[VfWB])
17739c59369SXuan Hu    datapath.WbArbiterParams(vfWbCfgs, vfPregParams, this)
178730cfbc0SXuan Hu  }
1798d29ec32Sczw
18060f0c5aeSxiaofeibao  def getFpWbArbiterParams: WbArbiterParams = {
18160f0c5aeSxiaofeibao    val fpWbCfgs: Seq[FpWB] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(x => x.writeFp)).map(_.asInstanceOf[FpWB])
18260f0c5aeSxiaofeibao    datapath.WbArbiterParams(fpWbCfgs, vfPregParams, this)
18360f0c5aeSxiaofeibao  }
18460f0c5aeSxiaofeibao
18545d40ce7Ssinsanction  def getV0WbArbiterParams: WbArbiterParams = {
18645d40ce7Ssinsanction    val v0WbCfgs: Seq[V0WB] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(x => x.writeV0)).map(_.asInstanceOf[V0WB])
18745d40ce7Ssinsanction    datapath.WbArbiterParams(v0WbCfgs, v0PregParams, this)
18845d40ce7Ssinsanction  }
18945d40ce7Ssinsanction
19045d40ce7Ssinsanction  def getVlWbArbiterParams: WbArbiterParams = {
19145d40ce7Ssinsanction    val vlWbCfgs: Seq[VlWB] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(x => x.writeVl)).map(_.asInstanceOf[VlWB])
19245d40ce7Ssinsanction    datapath.WbArbiterParams(vlWbCfgs, vlPregParams, this)
19345d40ce7Ssinsanction  }
19445d40ce7Ssinsanction
195c34b4b06SXuan Hu  /**
196c34b4b06SXuan Hu    * Get regfile read port params
19739c59369SXuan Hu    *
19839c59369SXuan Hu    * @param dataCfg [[IntData]] or [[VecData]]
199c34b4b06SXuan Hu    * @return Seq[port->Seq[(exuIdx, priority)]
200c34b4b06SXuan Hu    */
20139c59369SXuan Hu  def getRdPortParams(dataCfg: DataConfig) = {
202c34b4b06SXuan Hu    // port -> Seq[exuIdx, priority]
203670870b3SXuan Hu    val cfgs: Seq[(Int, Seq[(Int, Int)])] = allRealExuParams
204c34b4b06SXuan Hu      .flatMap(x => x.rfrPortConfigs.flatten.map(xx => (xx, x.exuIdx)))
20539c59369SXuan Hu      .filter { x => x._1.getDataConfig == dataCfg }
206c34b4b06SXuan Hu      .map(x => (x._1.port, (x._2, x._1.priority)))
207c34b4b06SXuan Hu      .groupBy(_._1)
208c34b4b06SXuan Hu      .map(x => (x._1, x._2.map(_._2).sortBy({ case (priority, _) => priority })))
209c34b4b06SXuan Hu      .toSeq
210c34b4b06SXuan Hu      .sortBy(_._1)
211c34b4b06SXuan Hu    cfgs
212c34b4b06SXuan Hu  }
213c34b4b06SXuan Hu
214c34b4b06SXuan Hu  /**
215c34b4b06SXuan Hu    * Get regfile write back port params
216c34b4b06SXuan Hu    *
21739c59369SXuan Hu    * @param dataCfg [[IntData]] or [[VecData]]
218c34b4b06SXuan Hu    * @return Seq[port->Seq[(exuIdx, priority)]
219c34b4b06SXuan Hu    */
22039c59369SXuan Hu  def getWbPortParams(dataCfg: DataConfig) = {
221670870b3SXuan Hu    val cfgs: Seq[(Int, Seq[(Int, Int)])] = allRealExuParams
22239c59369SXuan Hu      .flatMap(x => x.wbPortConfigs.map(xx => (xx, x.exuIdx)))
22339c59369SXuan Hu      .filter { x => x._1.dataCfg == dataCfg }
224c34b4b06SXuan Hu      .map(x => (x._1.port, (x._2, x._1.priority)))
225c34b4b06SXuan Hu      .groupBy(_._1)
226c34b4b06SXuan Hu      .map(x => (x._1, x._2.map(_._2)))
227c34b4b06SXuan Hu      .toSeq
228c34b4b06SXuan Hu      .sortBy(_._1)
229c34b4b06SXuan Hu    cfgs
230c34b4b06SXuan Hu  }
231c34b4b06SXuan Hu
23239c59369SXuan Hu  def getRdPortIndices(dataCfg: DataConfig) = {
23339c59369SXuan Hu    this.getRdPortParams(dataCfg).map(_._1)
23439c59369SXuan Hu  }
23539c59369SXuan Hu
23639c59369SXuan Hu  def getWbPortIndices(dataCfg: DataConfig) = {
23739c59369SXuan Hu    this.getWbPortParams(dataCfg).map(_._1)
23839c59369SXuan Hu  }
23939c59369SXuan Hu
24039c59369SXuan Hu  def getRdCfgs[T <: RdConfig](implicit tag: ClassTag[T]): Seq[Seq[Seq[RdConfig]]] = {
24139c59369SXuan Hu    val rdCfgs: Seq[Seq[Seq[RdConfig]]] = allIssueParams.map(
24239c59369SXuan Hu      _.exuBlockParams.map(
24339c59369SXuan Hu        _.rfrPortConfigs.map(
24439c59369SXuan Hu          _.collectFirst{ case x: T => x }
24539c59369SXuan Hu            .getOrElse(NoRD())
24639c59369SXuan Hu        )
24739c59369SXuan Hu      )
24839c59369SXuan Hu    )
24939c59369SXuan Hu    rdCfgs
25039c59369SXuan Hu  }
25139c59369SXuan Hu
25239c59369SXuan Hu  def getAllWbCfgs: Seq[Seq[Set[PregWB]]] = {
25339c59369SXuan Hu    allIssueParams.map(_.exuBlockParams.map(_.wbPortConfigs.toSet))
25439c59369SXuan Hu  }
25539c59369SXuan Hu
25639c59369SXuan Hu  def getWbCfgs[T <: PregWB](implicit tag: ClassTag[T]): Seq[Seq[PregWB]] = {
25739c59369SXuan Hu    val wbCfgs: Seq[Seq[PregWB]] = allIssueParams.map(_.exuBlockParams.map(_.wbPortConfigs.collectFirst{ case x: T => x }.getOrElse(NoWB())))
25839c59369SXuan Hu    wbCfgs
25939c59369SXuan Hu  }
26039c59369SXuan Hu
26139c59369SXuan Hu  /**
26239c59369SXuan Hu    * Get size of read ports of int regfile
26339c59369SXuan Hu    *
26439c59369SXuan Hu    * @return if [[IntPregParams.numRead]] is [[None]], get size of ports in [[IntRD]]
26539c59369SXuan Hu    */
26639c59369SXuan Hu  def getIntRfReadSize = {
26739c59369SXuan Hu    this.intPregParams.numRead.getOrElse(this.getRdPortIndices(IntData()).size)
26839c59369SXuan Hu  }
26939c59369SXuan Hu
27039c59369SXuan Hu  /**
271e4e52e7dSsinsanction    * Get size of write ports of int regfile
27239c59369SXuan Hu    *
27339c59369SXuan Hu    * @return if [[IntPregParams.numWrite]] is [[None]], get size of ports in [[IntWB]]
27439c59369SXuan Hu    */
27539c59369SXuan Hu  def getIntRfWriteSize = {
27639c59369SXuan Hu    this.intPregParams.numWrite.getOrElse(this.getWbPortIndices(IntData()).size)
27739c59369SXuan Hu  }
27839c59369SXuan Hu
27939c59369SXuan Hu  /**
28060f0c5aeSxiaofeibao   * Get size of write ports of fp regfile
28160f0c5aeSxiaofeibao   *
28260f0c5aeSxiaofeibao   * @return if [[FpPregParams.numWrite]] is [[None]], get size of ports in [[FpWB]]
28360f0c5aeSxiaofeibao   */
28460f0c5aeSxiaofeibao  def getFpRfWriteSize = {
28560f0c5aeSxiaofeibao    this.fpPregParams.numWrite.getOrElse(this.getWbPortIndices(FpData()).size)
28660f0c5aeSxiaofeibao  }
28760f0c5aeSxiaofeibao
28860f0c5aeSxiaofeibao  /**
289e4e52e7dSsinsanction    * Get size of read ports of vec regfile
29039c59369SXuan Hu    *
29139c59369SXuan Hu    * @return if [[VfPregParams.numRead]] is [[None]], get size of ports in [[VfRD]]
29239c59369SXuan Hu    */
29339c59369SXuan Hu  def getVfRfReadSize = {
29439c59369SXuan Hu    this.vfPregParams.numRead.getOrElse(this.getRdPortIndices(VecData()).size)
29539c59369SXuan Hu  }
29639c59369SXuan Hu
29739c59369SXuan Hu  /**
298e4e52e7dSsinsanction    * Get size of write ports of vec regfile
29939c59369SXuan Hu    *
30039c59369SXuan Hu    * @return if [[VfPregParams.numWrite]] is [[None]], get size of ports in [[VfWB]]
30139c59369SXuan Hu    */
30239c59369SXuan Hu  def getVfRfWriteSize = {
30339c59369SXuan Hu    this.vfPregParams.numWrite.getOrElse(this.getWbPortIndices(VecData()).size)
30439c59369SXuan Hu  }
30539c59369SXuan Hu
306e4e52e7dSsinsanction  def getV0RfWriteSize = {
307e4e52e7dSsinsanction    this.v0PregParams.numWrite.getOrElse(this.getWbPortIndices(V0Data()).size)
308e4e52e7dSsinsanction  }
309e4e52e7dSsinsanction
310e4e52e7dSsinsanction  def getVlRfWriteSize = {
311e4e52e7dSsinsanction    this.vlPregParams.numWrite.getOrElse(this.getWbPortIndices(VlData()).size)
312e4e52e7dSsinsanction  }
313e4e52e7dSsinsanction
31439c59369SXuan Hu  def getRfReadSize(dataCfg: DataConfig) = {
315e703da02SzhanglyGit    dataCfg match{
316e703da02SzhanglyGit      case IntData() => this.getPregParams(dataCfg).numRead.getOrElse(this.getRdPortIndices(dataCfg).size)
31760f0c5aeSxiaofeibao      case FpData()  => this.getPregParams(dataCfg).numRead.getOrElse(this.getRdPortIndices(dataCfg).size)
318f4b98c41Ssinsanction      case VecData() => this.getPregParams(dataCfg).numRead.getOrElse(this.getRdPortIndices(dataCfg).size)
31907b5cc60Sxiaofeibao      case V0Data() => this.getPregParams(dataCfg).numRead.getOrElse(this.getRdPortIndices(dataCfg).size)
32007b5cc60Sxiaofeibao      case VlData() => this.getPregParams(dataCfg).numRead.getOrElse(this.getRdPortIndices(dataCfg).size)
321de8bd1d0Ssinsanction      case _ => throw new IllegalArgumentException(s"DataConfig ${dataCfg} can not get RfReadSize")
322e703da02SzhanglyGit    }
32339c59369SXuan Hu  }
32439c59369SXuan Hu
32539c59369SXuan Hu  def getRfWriteSize(dataCfg: DataConfig) = {
32639c59369SXuan Hu    this.getPregParams(dataCfg).numWrite.getOrElse(this.getWbPortIndices(dataCfg).size)
32739c59369SXuan Hu  }
32839c59369SXuan Hu
329ae4984bfSsinsanction
330ae4984bfSsinsanction  /**
331ae4984bfSsinsanction    * Get size of read ports of int regcache
332ae4984bfSsinsanction    */
333ae4984bfSsinsanction  def getIntExuRCReadSize = {
334ae4984bfSsinsanction    this.allExuParams.filter(x => x.isIntExeUnit).map(_.numIntSrc).reduce(_ + _)
335ae4984bfSsinsanction  }
336ae4984bfSsinsanction
337ae4984bfSsinsanction  def getMemExuRCReadSize = {
338ae4984bfSsinsanction    this.allExuParams.filter(x => x.isMemExeUnit && x.readIntRf).map(_.numIntSrc).reduce(_ + _)
339ae4984bfSsinsanction  }
340ae4984bfSsinsanction
341ae4984bfSsinsanction  /**
342ae4984bfSsinsanction    * Get size of write ports of int regcache
343ae4984bfSsinsanction    */
344ae4984bfSsinsanction  def getIntExuRCWriteSize = {
345ae4984bfSsinsanction    this.allExuParams.filter(x => x.isIntExeUnit && x.isIQWakeUpSource).size
346ae4984bfSsinsanction  }
347ae4984bfSsinsanction
348ae4984bfSsinsanction  def getMemExuRCWriteSize = {
349ae4984bfSsinsanction    this.allExuParams.filter(x => x.isMemExeUnit && x.isIQWakeUpSource && x.readIntRf).size
350ae4984bfSsinsanction  }
351ae4984bfSsinsanction
352cdac04a3SXuan Hu  def getExuIdx(name: String): Int = {
353670870b3SXuan Hu    val exuParams = allRealExuParams
354acb0b98eSXuan Hu    if (name != "WB") {
355acb0b98eSXuan Hu      val foundExu = exuParams.find(_.name == name)
356acb0b98eSXuan Hu      require(foundExu.nonEmpty, s"exu $name not find")
357acb0b98eSXuan Hu      foundExu.get.exuIdx
358acb0b98eSXuan Hu    } else
359cdac04a3SXuan Hu      -1
360cdac04a3SXuan Hu  }
361cdac04a3SXuan Hu
362c0be7f33SXuan Hu  def getExuName(idx: Int): String = {
363670870b3SXuan Hu    val exuParams = allRealExuParams
364c0be7f33SXuan Hu    exuParams(idx).name
365c0be7f33SXuan Hu  }
366c0be7f33SXuan Hu
36746908ecfSXuan Hu  def getExuParamByName(name: String): ExeUnitParams = {
36846908ecfSXuan Hu    val exuParams = allExuParams
36946908ecfSXuan Hu    exuParams.find(_.name == name).get
37046908ecfSXuan Hu  }
37146908ecfSXuan Hu
37204c99ecaSXuan Hu  def getLdExuIdx(exu: ExeUnitParams): Int = {
37304c99ecaSXuan Hu    val ldExuParams = allRealExuParams.filter(x => x.hasHyldaFu || x.hasLoadFu)
37404c99ecaSXuan Hu    ldExuParams.indexOf(exu)
37504c99ecaSXuan Hu  }
37604c99ecaSXuan Hu
377670870b3SXuan Hu  def getIntWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allRealExuParams.groupBy(x => x.getIntWBPort.getOrElse(IntWB(port = -1)).port).filter(_._1 != -1)
37860f0c5aeSxiaofeibao  def getFpWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allRealExuParams.groupBy(x => x.getFpWBPort.getOrElse(FpWB(port = -1)).port).filter(_._1 != -1)
379670870b3SXuan Hu  def getVfWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allRealExuParams.groupBy(x => x.getVfWBPort.getOrElse(VfWB(port = -1)).port).filter(_._1 != -1)
380de8bd1d0Ssinsanction  def getV0WBExeGroup: Map[Int, Seq[ExeUnitParams]] = allRealExuParams.groupBy(x => x.getV0WBPort.getOrElse(V0WB(port = -1)).port).filter(_._1 != -1)
381de8bd1d0Ssinsanction  def getVlWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allRealExuParams.groupBy(x => x.getVlWBPort.getOrElse(VlWB(port = -1)).port).filter(_._1 != -1)
3824e9757ccSfdy
38339c59369SXuan Hu  private def isContinuous(portIndices: Seq[Int]): Boolean = {
38439c59369SXuan Hu    val portIndicesSet = portIndices.toSet
38539c59369SXuan Hu    portIndicesSet.min == 0 && portIndicesSet.max == portIndicesSet.size - 1
38639c59369SXuan Hu  }
38739c59369SXuan Hu
3884e9757ccSfdy  def configChecks = {
38939c59369SXuan Hu    checkReadPortContinuous
39039c59369SXuan Hu    checkWritePortContinuous
39139c59369SXuan Hu    configCheck
39239c59369SXuan Hu  }
39339c59369SXuan Hu
39439c59369SXuan Hu  def checkReadPortContinuous = {
3955edcc45fSHaojin Tang    pregParams.filterNot(_.isFake).foreach { x =>
39639c59369SXuan Hu      if (x.numRead.isEmpty) {
39739c59369SXuan Hu        val portIndices: Seq[Int] = getRdPortIndices(x.dataCfg)
39839c59369SXuan Hu        require(isContinuous(portIndices),
39939c59369SXuan Hu          s"The read ports of ${x.getClass.getSimpleName} should be continuous, " +
40039c59369SXuan Hu            s"when numRead of ${x.getClass.getSimpleName} is None. The read port indices are $portIndices")
40139c59369SXuan Hu      }
40239c59369SXuan Hu    }
40339c59369SXuan Hu  }
40439c59369SXuan Hu
40539c59369SXuan Hu  def checkWritePortContinuous = {
4065edcc45fSHaojin Tang    pregParams.filterNot(_.isFake).foreach { x =>
40739c59369SXuan Hu      if (x.numWrite.isEmpty) {
40839c59369SXuan Hu        val portIndices: Seq[Int] = getWbPortIndices(x.dataCfg)
40939c59369SXuan Hu        require(
41039c59369SXuan Hu          isContinuous(portIndices),
41139c59369SXuan Hu          s"The write ports of ${x.getClass.getSimpleName} should be continuous, " +
41239c59369SXuan Hu            s"when numWrite of ${x.getClass.getSimpleName} is None. The write port indices are $portIndices"
41339c59369SXuan Hu        )
41439c59369SXuan Hu      }
41539c59369SXuan Hu    }
41639c59369SXuan Hu  }
41739c59369SXuan Hu
41839c59369SXuan Hu  def configCheck = {
4194e9757ccSfdy    // check 0
4207f8f47b4SXuan Hu    val maxPortSource = 4
4214e9757ccSfdy
422670870b3SXuan Hu    allRealExuParams.map {
4234e9757ccSfdy      case exuParam => exuParam.wbPortConfigs.collectFirst { case x: IntWB => x }
4244e9757ccSfdy    }.filter(_.isDefined).groupBy(_.get.port).foreach {
4254e9757ccSfdy      case (wbPort, priorities) => assert(priorities.size <= maxPortSource, "There has " + priorities.size + " exu's " + "Int WBport is " + wbPort + ", but the maximum is " + maxPortSource + ".")
4264e9757ccSfdy    }
427670870b3SXuan Hu    allRealExuParams.map {
4284e9757ccSfdy      case exuParam => exuParam.wbPortConfigs.collectFirst { case x: VfWB => x }
4294e9757ccSfdy    }.filter(_.isDefined).groupBy(_.get.port).foreach {
4304e9757ccSfdy      case (wbPort, priorities) => assert(priorities.size <= maxPortSource, "There has " + priorities.size + " exu's " + "Vf  WBport is " + wbPort + ", but the maximum is " + maxPortSource + ".")
4314e9757ccSfdy    }
4324e9757ccSfdy
4334e9757ccSfdy    // check 1
4348d035b8dSsinsanction    // if some exus share the same wb port and rd ports,
4358d035b8dSsinsanction    // the exu with high priority at wb must also have high priority at rd.
43660f0c5aeSxiaofeibao    val wbTypes = Seq(IntWB(), FpWB(), VfWB())
43760f0c5aeSxiaofeibao    val rdTypes = Seq(IntRD(), FpRD(), VfRD())
4384e9757ccSfdy    for(wbType <- wbTypes){
4394e9757ccSfdy      for(rdType <- rdTypes){
4408d035b8dSsinsanction        println(s"[BackendParams] wbType: ${wbType}, rdType: ${rdType}")
441670870b3SXuan Hu        allRealExuParams.map {
4424e9757ccSfdy          case exuParam =>
4434e9757ccSfdy            val wbPortConfigs = exuParam.wbPortConfigs
4444e9757ccSfdy            val wbConfigs = wbType match{
4454e9757ccSfdy              case _: IntWB => wbPortConfigs.collectFirst { case x: IntWB => x }
44660f0c5aeSxiaofeibao              case _: FpWB  => wbPortConfigs.collectFirst { case x: FpWB => x }
4474e9757ccSfdy              case _: VfWB  => wbPortConfigs.collectFirst { case x: VfWB => x }
4484e9757ccSfdy              case _        => None
4494e9757ccSfdy            }
4504e9757ccSfdy            val rfReadPortConfigs = exuParam.rfrPortConfigs
4514e9757ccSfdy            val rdConfigs = rdType match{
4524e9757ccSfdy              case _: IntRD => rfReadPortConfigs.flatten.filter(_.isInstanceOf[IntRD])
45360f0c5aeSxiaofeibao              case _: FpRD  => rfReadPortConfigs.flatten.filter(_.isInstanceOf[FpRD])
4544e9757ccSfdy              case _: VfRD  => rfReadPortConfigs.flatten.filter(_.isInstanceOf[VfRD])
4554e9757ccSfdy              case _        => Seq()
4564e9757ccSfdy            }
4574e9757ccSfdy            (wbConfigs, rdConfigs)
4584e9757ccSfdy        }.filter(_._1.isDefined)
4594e9757ccSfdy          .sortBy(_._1.get.priority)
4608d035b8dSsinsanction          .groupBy(_._1.get.port).map { case (wbPort, intWbRdPairs) =>
4618d035b8dSsinsanction            val rdCfgs = intWbRdPairs.map(_._2).flatten
4628d035b8dSsinsanction            println(s"[BackendParams] wb port ${wbPort} rdcfgs: ${rdCfgs}")
4638d035b8dSsinsanction            rdCfgs.groupBy(_.port).foreach { case (p, rdCfg) =>
4648d035b8dSsinsanction              //println(s"[BackendParams] rdport: ${p}, cfgs: ${rdCfg}")
4658d035b8dSsinsanction              rdCfg.zip(rdCfg.drop(1)).foreach { case (cfg0, cfg1) => assert(cfg0.priority <= cfg1.priority, s"an exu has high priority at ${wbType} wb port ${wbPort}, but has low priority at ${rdType} rd port ${p}") }
4668d035b8dSsinsanction            }
4678d035b8dSsinsanction        }
4684e9757ccSfdy      }
4694e9757ccSfdy    }
4704e9757ccSfdy  }
471730cfbc0SXuan Hu}
472