xref: /XiangShan/src/main/scala/xiangshan/backend/BackendParams.scala (revision e4e52e7d0a79872a08d291b5ff115fb3c2cbe7d2)
1730cfbc0SXuan Hu/***************************************************************************************
2730cfbc0SXuan Hu  * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3730cfbc0SXuan Hu  * Copyright (c) 2020-2021 Peng Cheng Laboratory
4730cfbc0SXuan Hu  *
5730cfbc0SXuan Hu  * XiangShan is licensed under Mulan PSL v2.
6730cfbc0SXuan Hu  * You can use this software according to the terms and conditions of the Mulan PSL v2.
7730cfbc0SXuan Hu  * You may obtain a copy of Mulan PSL v2 at:
8730cfbc0SXuan Hu  *          http://license.coscl.org.cn/MulanPSL2
9730cfbc0SXuan Hu  *
10730cfbc0SXuan Hu  * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11730cfbc0SXuan Hu  * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12730cfbc0SXuan Hu  * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13730cfbc0SXuan Hu  *
14730cfbc0SXuan Hu  * See the Mulan PSL v2 for more details.
15730cfbc0SXuan Hu  ***************************************************************************************/
16730cfbc0SXuan Hu
17730cfbc0SXuan Hupackage xiangshan.backend
18730cfbc0SXuan Hu
1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
20730cfbc0SXuan Huimport chisel3._
21730cfbc0SXuan Huimport chisel3.util._
22730cfbc0SXuan Huimport xiangshan.backend.Bundles._
23730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._
244e9757ccSfdyimport xiangshan.backend.datapath.RdConfig._
25c34b4b06SXuan Huimport xiangshan.backend.datapath.WbConfig._
26c34b4b06SXuan Huimport xiangshan.backend.datapath.{WakeUpConfig, WbArbiterParams}
27730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams
28730cfbc0SXuan Huimport xiangshan.backend.issue._
29730cfbc0SXuan Huimport xiangshan.backend.regfile._
30d97a1af7SXuan Huimport xiangshan.{DebugOptionsKey, XSCoreParamsKey}
31730cfbc0SXuan Hu
320c7ebb58Sxiaofeibao-xjtuimport scala.collection.mutable
3339c59369SXuan Huimport scala.reflect.{ClassTag, classTag}
34c34b4b06SXuan Hu
35730cfbc0SXuan Hucase class BackendParams(
36730cfbc0SXuan Hu  schdParams : Map[SchedulerType, SchdBlockParams],
37730cfbc0SXuan Hu  pregParams : Seq[PregParams],
38bf35baadSXuan Hu  iqWakeUpParams : Seq[WakeUpConfig],
39730cfbc0SXuan Hu) {
404e9757ccSfdy
41b7d9e8d5Sxiaofeibao-xjtu  def debugEn(implicit p: Parameters): Boolean = p(DebugOptionsKey).AlwaysBasicDiff || p(DebugOptionsKey).EnableDifftest
420c7ebb58Sxiaofeibao-xjtu
430c7ebb58Sxiaofeibao-xjtu  val copyPdestInfo = mutable.HashMap[Int, (Int, Int)]()
440c7ebb58Sxiaofeibao-xjtu
454c5a0d77Sxiaofeibao-xjtu  def updateCopyPdestInfo: Unit = allExuParams.filter(_.copyWakeupOut).map(x => getExuIdx(x.name) -> (x.copyDistance, -1)).foreach { x =>
460c7ebb58Sxiaofeibao-xjtu    copyPdestInfo.addOne(x)
470c7ebb58Sxiaofeibao-xjtu  }
480c7ebb58Sxiaofeibao-xjtu  def isCopyPdest(exuIdx: Int): Boolean = {
490c7ebb58Sxiaofeibao-xjtu    copyPdestInfo.contains(exuIdx)
500c7ebb58Sxiaofeibao-xjtu  }
510c7ebb58Sxiaofeibao-xjtu  def connectWakeup(exuIdx: Int): Unit = {
520c7ebb58Sxiaofeibao-xjtu    println(s"[Backend] copyPdestInfo ${copyPdestInfo}")
530c7ebb58Sxiaofeibao-xjtu    if (copyPdestInfo.contains(exuIdx)) {
540c7ebb58Sxiaofeibao-xjtu      println(s"[Backend] exuIdx ${exuIdx} be connected, old info ${copyPdestInfo(exuIdx)}")
550c7ebb58Sxiaofeibao-xjtu      val newInfo = exuIdx -> (copyPdestInfo(exuIdx)._1, copyPdestInfo(exuIdx)._2 + 1)
560c7ebb58Sxiaofeibao-xjtu      copyPdestInfo.remove(exuIdx)
570c7ebb58Sxiaofeibao-xjtu      copyPdestInfo += newInfo
580c7ebb58Sxiaofeibao-xjtu      println(s"[Backend] exuIdx ${exuIdx} be connected, new info ${copyPdestInfo(exuIdx)}")
590c7ebb58Sxiaofeibao-xjtu    }
600c7ebb58Sxiaofeibao-xjtu  }
610c7ebb58Sxiaofeibao-xjtu  def getCopyPdestIndex(exuIdx: Int): Int = {
620c7ebb58Sxiaofeibao-xjtu    copyPdestInfo(exuIdx)._2 / copyPdestInfo(exuIdx)._1
630c7ebb58Sxiaofeibao-xjtu  }
64730cfbc0SXuan Hu  def intSchdParams = schdParams.get(IntScheduler())
6560f0c5aeSxiaofeibao  def fpSchdParams = schdParams.get(FpScheduler())
66730cfbc0SXuan Hu  def vfSchdParams = schdParams.get(VfScheduler())
67730cfbc0SXuan Hu  def memSchdParams = schdParams.get(MemScheduler())
68730cfbc0SXuan Hu  def allSchdParams: Seq[SchdBlockParams] =
6960f0c5aeSxiaofeibao    (Seq(intSchdParams) :+ fpSchdParams :+ vfSchdParams :+ memSchdParams)
70730cfbc0SXuan Hu    .filter(_.nonEmpty)
71730cfbc0SXuan Hu    .map(_.get)
72730cfbc0SXuan Hu  def allIssueParams: Seq[IssueBlockParams] =
73730cfbc0SXuan Hu    allSchdParams.map(_.issueBlockParams).flatten
74730cfbc0SXuan Hu  def allExuParams: Seq[ExeUnitParams] =
75730cfbc0SXuan Hu    allIssueParams.map(_.exuBlockParams).flatten
76730cfbc0SXuan Hu
77670870b3SXuan Hu  // filter not fake exu unit
78670870b3SXuan Hu  def allRealExuParams =
79670870b3SXuan Hu    allExuParams.filterNot(_.fakeUnit)
80670870b3SXuan Hu
81730cfbc0SXuan Hu  def intPregParams: IntPregParams = pregParams.collectFirst { case x: IntPregParams => x }.get
8260f0c5aeSxiaofeibao  def fpPregParams: FpPregParams = pregParams.collectFirst { case x: FpPregParams => x }.get
83730cfbc0SXuan Hu  def vfPregParams: VfPregParams = pregParams.collectFirst { case x: VfPregParams => x }.get
842aa3a761Ssinsanction  def v0PregParams: V0PregParams = pregParams.collectFirst { case x: V0PregParams => x }.get
852aa3a761Ssinsanction  def vlPregParams: VlPregParams = pregParams.collectFirst { case x: VlPregParams => x }.get
8639c59369SXuan Hu  def getPregParams: Map[DataConfig, PregParams] = {
8739c59369SXuan Hu    pregParams.map(x => (x.dataCfg, x)).toMap
8839c59369SXuan Hu  }
8939c59369SXuan Hu
90c0be7f33SXuan Hu  def pregIdxWidth = pregParams.map(_.addrWidth).max
91730cfbc0SXuan Hu
9298639abbSXuan Hu  def numSrc      : Int = allSchdParams.map(_.issueBlockParams.map(_.numSrc).max).max
9398639abbSXuan Hu  def numRegSrc   : Int = allSchdParams.map(_.issueBlockParams.map(_.numRegSrc).max).max
94d6f9198fSXuan Hu  def numVecRegSrc: Int = allSchdParams.map(_.issueBlockParams.map(_.numVecSrc).max).max
95d6f9198fSXuan Hu
9698639abbSXuan Hu
97730cfbc0SXuan Hu  def AluCnt = allSchdParams.map(_.AluCnt).sum
98730cfbc0SXuan Hu  def StaCnt = allSchdParams.map(_.StaCnt).sum
99730cfbc0SXuan Hu  def StdCnt = allSchdParams.map(_.StdCnt).sum
100730cfbc0SXuan Hu  def LduCnt = allSchdParams.map(_.LduCnt).sum
101b133b458SXuan Hu  def HyuCnt = allSchdParams.map(_.HyuCnt).sum
1024ee69032SzhanglyGit  def VlduCnt = allSchdParams.map(_.VlduCnt).sum
103f9f1abd7SXuan Hu  def VstuCnt = allSchdParams.map(_.VstuCnt).sum
104b133b458SXuan Hu  def LsExuCnt = StaCnt + LduCnt + HyuCnt
105d7739d95Ssfencevma  val LdExuCnt = LduCnt + HyuCnt
10605cd9e72SHaojin Tang  val StaExuCnt = StaCnt + HyuCnt
107730cfbc0SXuan Hu  def JmpCnt = allSchdParams.map(_.JmpCnt).sum
108730cfbc0SXuan Hu  def BrhCnt = allSchdParams.map(_.BrhCnt).sum
109d8a24b06SzhanglyGit  def CsrCnt = allSchdParams.map(_.CsrCnt).sum
110730cfbc0SXuan Hu  def IqCnt = allSchdParams.map(_.issueBlockParams.length).sum
111730cfbc0SXuan Hu
112730cfbc0SXuan Hu  def numPcReadPort = allSchdParams.map(_.numPcReadPort).sum
1135f80df32Sxiaofeibao-xjtu  def numPcMemReadPort = allExuParams.filter(_.needPc).size
114670870b3SXuan Hu  def numTargetReadPort = allRealExuParams.count(x => x.needTarget)
115730cfbc0SXuan Hu
11639c59369SXuan Hu  def numPregRd(dataCfg: DataConfig) = this.getRfReadSize(dataCfg)
11739c59369SXuan Hu  def numPregWb(dataCfg: DataConfig) = this.getRfWriteSize(dataCfg)
11839c59369SXuan Hu
119730cfbc0SXuan Hu  def numNoDataWB = allSchdParams.map(_.numNoDataWB).sum
120730cfbc0SXuan Hu  def numExu = allSchdParams.map(_.numExu).sum
121730cfbc0SXuan Hu
122670870b3SXuan Hu  def numException = allRealExuParams.count(_.exceptionOut.nonEmpty)
123730cfbc0SXuan Hu
124730cfbc0SXuan Hu  def numRedirect = allSchdParams.map(_.numRedirect).sum
125730cfbc0SXuan Hu
126d97a1af7SXuan Hu  def numLoadDp = memSchdParams.get.issueBlockParams.filter(x => x.isLdAddrIQ || x.isHyAddrIQ).map(_.numEnq).sum
127d97a1af7SXuan Hu
128d97a1af7SXuan Hu  def numStoreDp = memSchdParams.get.issueBlockParams.filter(x => x.isStAddrIQ || x.isHyAddrIQ).map(_.numEnq).sum
129d97a1af7SXuan Hu
13082674533Sxiaofeibao  def genIntIQValidNumBundle(implicit p: Parameters) = {
1316ccce570SzhanglyGit    this.intSchdParams.get.issueBlockParams.map(x => Vec(x.numDeq, UInt((x.numEntries).U.getWidth.W)))
132c1e19666Sxiaofeibao-xjtu  }
133c1e19666Sxiaofeibao-xjtu
13482674533Sxiaofeibao  def genFpIQValidNumBundle(implicit p: Parameters) = {
13582674533Sxiaofeibao    this.fpSchdParams.get.issueBlockParams.map(x => Vec(x.numDeq, UInt((x.numEntries).U.getWidth.W)))
13682674533Sxiaofeibao  }
13782674533Sxiaofeibao
138730cfbc0SXuan Hu  def genIntWriteBackBundle(implicit p: Parameters) = {
13939c59369SXuan Hu    Seq.fill(this.getIntRfWriteSize)(new RfWritePortWithConfig(IntData(), intPregParams.addrWidth))
140730cfbc0SXuan Hu  }
141730cfbc0SXuan Hu
14260f0c5aeSxiaofeibao  def genFpWriteBackBundle(implicit p: Parameters) = {
14360f0c5aeSxiaofeibao    Seq.fill(this.getFpRfWriteSize)(new RfWritePortWithConfig(FpData(), fpPregParams.addrWidth))
14460f0c5aeSxiaofeibao  }
14560f0c5aeSxiaofeibao
146730cfbc0SXuan Hu  def genVfWriteBackBundle(implicit p: Parameters) = {
14739c59369SXuan Hu    Seq.fill(this.getVfRfWriteSize)(new RfWritePortWithConfig(VecData(), vfPregParams.addrWidth))
148730cfbc0SXuan Hu  }
149730cfbc0SXuan Hu
150*e4e52e7dSsinsanction  def genV0WriteBackBundle(implicit p: Parameters) = {
151*e4e52e7dSsinsanction    Seq.fill(this.getV0RfWriteSize)(new RfWritePortWithConfig(V0Data(), v0PregParams.addrWidth))
152*e4e52e7dSsinsanction  }
153*e4e52e7dSsinsanction
154*e4e52e7dSsinsanction  def genVlWriteBackBundle(implicit p: Parameters) = {
155*e4e52e7dSsinsanction    Seq.fill(this.getVlRfWriteSize)(new RfWritePortWithConfig(VlData(), vlPregParams.addrWidth))
156*e4e52e7dSsinsanction  }
157*e4e52e7dSsinsanction
158730cfbc0SXuan Hu  def genWriteBackBundles(implicit p: Parameters): Seq[RfWritePortWithConfig] = {
159730cfbc0SXuan Hu    genIntWriteBackBundle ++ genVfWriteBackBundle
160730cfbc0SXuan Hu  }
161730cfbc0SXuan Hu
162730cfbc0SXuan Hu  def genWrite2CtrlBundles(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = {
16399bd2aafSHaojin Tang    MixedVec(allSchdParams.map(_.genExuOutputValidBundle.flatten).flatten)
164730cfbc0SXuan Hu  }
165730cfbc0SXuan Hu
166730cfbc0SXuan Hu  def getIntWbArbiterParams: WbArbiterParams = {
16739c59369SXuan Hu    val intWbCfgs: Seq[IntWB] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(_.writeInt)).map(_.asInstanceOf[IntWB])
16839c59369SXuan Hu    datapath.WbArbiterParams(intWbCfgs, intPregParams, this)
169730cfbc0SXuan Hu  }
170730cfbc0SXuan Hu
171730cfbc0SXuan Hu  def getVfWbArbiterParams: WbArbiterParams = {
17260f0c5aeSxiaofeibao    val vfWbCfgs: Seq[VfWB] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(x => x.writeVec)).map(_.asInstanceOf[VfWB])
17339c59369SXuan Hu    datapath.WbArbiterParams(vfWbCfgs, vfPregParams, this)
174730cfbc0SXuan Hu  }
1758d29ec32Sczw
17660f0c5aeSxiaofeibao  def getFpWbArbiterParams: WbArbiterParams = {
17760f0c5aeSxiaofeibao    val fpWbCfgs: Seq[FpWB] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(x => x.writeFp)).map(_.asInstanceOf[FpWB])
17860f0c5aeSxiaofeibao    datapath.WbArbiterParams(fpWbCfgs, vfPregParams, this)
17960f0c5aeSxiaofeibao  }
18060f0c5aeSxiaofeibao
181c34b4b06SXuan Hu  /**
182c34b4b06SXuan Hu    * Get regfile read port params
18339c59369SXuan Hu    *
18439c59369SXuan Hu    * @param dataCfg [[IntData]] or [[VecData]]
185c34b4b06SXuan Hu    * @return Seq[port->Seq[(exuIdx, priority)]
186c34b4b06SXuan Hu    */
18739c59369SXuan Hu  def getRdPortParams(dataCfg: DataConfig) = {
188c34b4b06SXuan Hu    // port -> Seq[exuIdx, priority]
189670870b3SXuan Hu    val cfgs: Seq[(Int, Seq[(Int, Int)])] = allRealExuParams
190c34b4b06SXuan Hu      .flatMap(x => x.rfrPortConfigs.flatten.map(xx => (xx, x.exuIdx)))
19139c59369SXuan Hu      .filter { x => x._1.getDataConfig == dataCfg }
192c34b4b06SXuan Hu      .map(x => (x._1.port, (x._2, x._1.priority)))
193c34b4b06SXuan Hu      .groupBy(_._1)
194c34b4b06SXuan Hu      .map(x => (x._1, x._2.map(_._2).sortBy({ case (priority, _) => priority })))
195c34b4b06SXuan Hu      .toSeq
196c34b4b06SXuan Hu      .sortBy(_._1)
197c34b4b06SXuan Hu    cfgs
198c34b4b06SXuan Hu  }
199c34b4b06SXuan Hu
200c34b4b06SXuan Hu  /**
201c34b4b06SXuan Hu    * Get regfile write back port params
202c34b4b06SXuan Hu    *
20339c59369SXuan Hu    * @param dataCfg [[IntData]] or [[VecData]]
204c34b4b06SXuan Hu    * @return Seq[port->Seq[(exuIdx, priority)]
205c34b4b06SXuan Hu    */
20639c59369SXuan Hu  def getWbPortParams(dataCfg: DataConfig) = {
207670870b3SXuan Hu    val cfgs: Seq[(Int, Seq[(Int, Int)])] = allRealExuParams
20839c59369SXuan Hu      .flatMap(x => x.wbPortConfigs.map(xx => (xx, x.exuIdx)))
20939c59369SXuan Hu      .filter { x => x._1.dataCfg == dataCfg }
210c34b4b06SXuan Hu      .map(x => (x._1.port, (x._2, x._1.priority)))
211c34b4b06SXuan Hu      .groupBy(_._1)
212c34b4b06SXuan Hu      .map(x => (x._1, x._2.map(_._2)))
213c34b4b06SXuan Hu      .toSeq
214c34b4b06SXuan Hu      .sortBy(_._1)
215c34b4b06SXuan Hu    cfgs
216c34b4b06SXuan Hu  }
217c34b4b06SXuan Hu
21839c59369SXuan Hu  def getRdPortIndices(dataCfg: DataConfig) = {
21939c59369SXuan Hu    this.getRdPortParams(dataCfg).map(_._1)
22039c59369SXuan Hu  }
22139c59369SXuan Hu
22239c59369SXuan Hu  def getWbPortIndices(dataCfg: DataConfig) = {
22339c59369SXuan Hu    this.getWbPortParams(dataCfg).map(_._1)
22439c59369SXuan Hu  }
22539c59369SXuan Hu
22639c59369SXuan Hu  def getRdCfgs[T <: RdConfig](implicit tag: ClassTag[T]): Seq[Seq[Seq[RdConfig]]] = {
22739c59369SXuan Hu    val rdCfgs: Seq[Seq[Seq[RdConfig]]] = allIssueParams.map(
22839c59369SXuan Hu      _.exuBlockParams.map(
22939c59369SXuan Hu        _.rfrPortConfigs.map(
23039c59369SXuan Hu          _.collectFirst{ case x: T => x }
23139c59369SXuan Hu            .getOrElse(NoRD())
23239c59369SXuan Hu        )
23339c59369SXuan Hu      )
23439c59369SXuan Hu    )
23539c59369SXuan Hu    rdCfgs
23639c59369SXuan Hu  }
23739c59369SXuan Hu
23839c59369SXuan Hu  def getAllWbCfgs: Seq[Seq[Set[PregWB]]] = {
23939c59369SXuan Hu    allIssueParams.map(_.exuBlockParams.map(_.wbPortConfigs.toSet))
24039c59369SXuan Hu  }
24139c59369SXuan Hu
24239c59369SXuan Hu  def getWbCfgs[T <: PregWB](implicit tag: ClassTag[T]): Seq[Seq[PregWB]] = {
24339c59369SXuan Hu    val wbCfgs: Seq[Seq[PregWB]] = allIssueParams.map(_.exuBlockParams.map(_.wbPortConfigs.collectFirst{ case x: T => x }.getOrElse(NoWB())))
24439c59369SXuan Hu    wbCfgs
24539c59369SXuan Hu  }
24639c59369SXuan Hu
24739c59369SXuan Hu  /**
24839c59369SXuan Hu    * Get size of read ports of int regfile
24939c59369SXuan Hu    *
25039c59369SXuan Hu    * @return if [[IntPregParams.numRead]] is [[None]], get size of ports in [[IntRD]]
25139c59369SXuan Hu    */
25239c59369SXuan Hu  def getIntRfReadSize = {
25339c59369SXuan Hu    this.intPregParams.numRead.getOrElse(this.getRdPortIndices(IntData()).size)
25439c59369SXuan Hu  }
25539c59369SXuan Hu
25639c59369SXuan Hu  /**
257*e4e52e7dSsinsanction    * Get size of write ports of int regfile
25839c59369SXuan Hu    *
25939c59369SXuan Hu    * @return if [[IntPregParams.numWrite]] is [[None]], get size of ports in [[IntWB]]
26039c59369SXuan Hu    */
26139c59369SXuan Hu  def getIntRfWriteSize = {
26239c59369SXuan Hu    this.intPregParams.numWrite.getOrElse(this.getWbPortIndices(IntData()).size)
26339c59369SXuan Hu  }
26439c59369SXuan Hu
26539c59369SXuan Hu  /**
26660f0c5aeSxiaofeibao   * Get size of write ports of fp regfile
26760f0c5aeSxiaofeibao   *
26860f0c5aeSxiaofeibao   * @return if [[FpPregParams.numWrite]] is [[None]], get size of ports in [[FpWB]]
26960f0c5aeSxiaofeibao   */
27060f0c5aeSxiaofeibao  def getFpRfWriteSize = {
27160f0c5aeSxiaofeibao    this.fpPregParams.numWrite.getOrElse(this.getWbPortIndices(FpData()).size)
27260f0c5aeSxiaofeibao  }
27360f0c5aeSxiaofeibao
27460f0c5aeSxiaofeibao  /**
275*e4e52e7dSsinsanction    * Get size of read ports of vec regfile
27639c59369SXuan Hu    *
27739c59369SXuan Hu    * @return if [[VfPregParams.numRead]] is [[None]], get size of ports in [[VfRD]]
27839c59369SXuan Hu    */
27939c59369SXuan Hu  def getVfRfReadSize = {
28039c59369SXuan Hu    this.vfPregParams.numRead.getOrElse(this.getRdPortIndices(VecData()).size)
28139c59369SXuan Hu  }
28239c59369SXuan Hu
28339c59369SXuan Hu  /**
284*e4e52e7dSsinsanction    * Get size of write ports of vec regfile
28539c59369SXuan Hu    *
28639c59369SXuan Hu    * @return if [[VfPregParams.numWrite]] is [[None]], get size of ports in [[VfWB]]
28739c59369SXuan Hu    */
28839c59369SXuan Hu  def getVfRfWriteSize = {
28939c59369SXuan Hu    this.vfPregParams.numWrite.getOrElse(this.getWbPortIndices(VecData()).size)
29039c59369SXuan Hu  }
29139c59369SXuan Hu
292*e4e52e7dSsinsanction  def getV0RfWriteSize = {
293*e4e52e7dSsinsanction    this.v0PregParams.numWrite.getOrElse(this.getWbPortIndices(V0Data()).size)
294*e4e52e7dSsinsanction  }
295*e4e52e7dSsinsanction
296*e4e52e7dSsinsanction  def getVlRfWriteSize = {
297*e4e52e7dSsinsanction    this.vlPregParams.numWrite.getOrElse(this.getWbPortIndices(VlData()).size)
298*e4e52e7dSsinsanction  }
299*e4e52e7dSsinsanction
30039c59369SXuan Hu  def getRfReadSize(dataCfg: DataConfig) = {
301e703da02SzhanglyGit    dataCfg match{
302e703da02SzhanglyGit      case IntData() => this.getPregParams(dataCfg).numRead.getOrElse(this.getRdPortIndices(dataCfg).size)
30360f0c5aeSxiaofeibao      case FpData()  => this.getPregParams(dataCfg).numRead.getOrElse(this.getRdPortIndices(dataCfg).size)
304f4b98c41Ssinsanction      case VecData() => this.getPregParams(dataCfg).numRead.getOrElse(this.getRdPortIndices(dataCfg).size)
30507b5cc60Sxiaofeibao      case V0Data() => this.getPregParams(dataCfg).numRead.getOrElse(this.getRdPortIndices(dataCfg).size)
30607b5cc60Sxiaofeibao      case VlData() => this.getPregParams(dataCfg).numRead.getOrElse(this.getRdPortIndices(dataCfg).size)
307de8bd1d0Ssinsanction      case _ => throw new IllegalArgumentException(s"DataConfig ${dataCfg} can not get RfReadSize")
308e703da02SzhanglyGit    }
30939c59369SXuan Hu  }
31039c59369SXuan Hu
31139c59369SXuan Hu  def getRfWriteSize(dataCfg: DataConfig) = {
31239c59369SXuan Hu    this.getPregParams(dataCfg).numWrite.getOrElse(this.getWbPortIndices(dataCfg).size)
31339c59369SXuan Hu  }
31439c59369SXuan Hu
315cdac04a3SXuan Hu  def getExuIdx(name: String): Int = {
316670870b3SXuan Hu    val exuParams = allRealExuParams
317acb0b98eSXuan Hu    if (name != "WB") {
318acb0b98eSXuan Hu      val foundExu = exuParams.find(_.name == name)
319acb0b98eSXuan Hu      require(foundExu.nonEmpty, s"exu $name not find")
320acb0b98eSXuan Hu      foundExu.get.exuIdx
321acb0b98eSXuan Hu    } else
322cdac04a3SXuan Hu      -1
323cdac04a3SXuan Hu  }
324cdac04a3SXuan Hu
325c0be7f33SXuan Hu  def getExuName(idx: Int): String = {
326670870b3SXuan Hu    val exuParams = allRealExuParams
327c0be7f33SXuan Hu    exuParams(idx).name
328c0be7f33SXuan Hu  }
329c0be7f33SXuan Hu
33046908ecfSXuan Hu  def getExuParamByName(name: String): ExeUnitParams = {
33146908ecfSXuan Hu    val exuParams = allExuParams
33246908ecfSXuan Hu    exuParams.find(_.name == name).get
33346908ecfSXuan Hu  }
33446908ecfSXuan Hu
33504c99ecaSXuan Hu  def getLdExuIdx(exu: ExeUnitParams): Int = {
33604c99ecaSXuan Hu    val ldExuParams = allRealExuParams.filter(x => x.hasHyldaFu || x.hasLoadFu)
33704c99ecaSXuan Hu    ldExuParams.indexOf(exu)
33804c99ecaSXuan Hu  }
33904c99ecaSXuan Hu
340670870b3SXuan Hu  def getIntWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allRealExuParams.groupBy(x => x.getIntWBPort.getOrElse(IntWB(port = -1)).port).filter(_._1 != -1)
34160f0c5aeSxiaofeibao  def getFpWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allRealExuParams.groupBy(x => x.getFpWBPort.getOrElse(FpWB(port = -1)).port).filter(_._1 != -1)
342670870b3SXuan Hu  def getVfWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allRealExuParams.groupBy(x => x.getVfWBPort.getOrElse(VfWB(port = -1)).port).filter(_._1 != -1)
343de8bd1d0Ssinsanction  def getV0WBExeGroup: Map[Int, Seq[ExeUnitParams]] = allRealExuParams.groupBy(x => x.getV0WBPort.getOrElse(V0WB(port = -1)).port).filter(_._1 != -1)
344de8bd1d0Ssinsanction  def getVlWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allRealExuParams.groupBy(x => x.getVlWBPort.getOrElse(VlWB(port = -1)).port).filter(_._1 != -1)
3454e9757ccSfdy
34639c59369SXuan Hu  private def isContinuous(portIndices: Seq[Int]): Boolean = {
34739c59369SXuan Hu    val portIndicesSet = portIndices.toSet
34839c59369SXuan Hu    portIndicesSet.min == 0 && portIndicesSet.max == portIndicesSet.size - 1
34939c59369SXuan Hu  }
35039c59369SXuan Hu
3514e9757ccSfdy  def configChecks = {
35239c59369SXuan Hu    checkReadPortContinuous
35339c59369SXuan Hu    checkWritePortContinuous
35439c59369SXuan Hu    configCheck
35539c59369SXuan Hu  }
35639c59369SXuan Hu
35739c59369SXuan Hu  def checkReadPortContinuous = {
3585edcc45fSHaojin Tang    pregParams.filterNot(_.isFake).foreach { x =>
35939c59369SXuan Hu      if (x.numRead.isEmpty) {
36039c59369SXuan Hu        val portIndices: Seq[Int] = getRdPortIndices(x.dataCfg)
36139c59369SXuan Hu        require(isContinuous(portIndices),
36239c59369SXuan Hu          s"The read ports of ${x.getClass.getSimpleName} should be continuous, " +
36339c59369SXuan Hu            s"when numRead of ${x.getClass.getSimpleName} is None. The read port indices are $portIndices")
36439c59369SXuan Hu      }
36539c59369SXuan Hu    }
36639c59369SXuan Hu  }
36739c59369SXuan Hu
36839c59369SXuan Hu  def checkWritePortContinuous = {
3695edcc45fSHaojin Tang    pregParams.filterNot(_.isFake).foreach { x =>
37039c59369SXuan Hu      if (x.numWrite.isEmpty) {
37139c59369SXuan Hu        val portIndices: Seq[Int] = getWbPortIndices(x.dataCfg)
37239c59369SXuan Hu        require(
37339c59369SXuan Hu          isContinuous(portIndices),
37439c59369SXuan Hu          s"The write ports of ${x.getClass.getSimpleName} should be continuous, " +
37539c59369SXuan Hu            s"when numWrite of ${x.getClass.getSimpleName} is None. The write port indices are $portIndices"
37639c59369SXuan Hu        )
37739c59369SXuan Hu      }
37839c59369SXuan Hu    }
37939c59369SXuan Hu  }
38039c59369SXuan Hu
38139c59369SXuan Hu  def configCheck = {
3824e9757ccSfdy    // check 0
3837f8f47b4SXuan Hu    val maxPortSource = 4
3844e9757ccSfdy
385670870b3SXuan Hu    allRealExuParams.map {
3864e9757ccSfdy      case exuParam => exuParam.wbPortConfigs.collectFirst { case x: IntWB => x }
3874e9757ccSfdy    }.filter(_.isDefined).groupBy(_.get.port).foreach {
3884e9757ccSfdy      case (wbPort, priorities) => assert(priorities.size <= maxPortSource, "There has " + priorities.size + " exu's " + "Int WBport is " + wbPort + ", but the maximum is " + maxPortSource + ".")
3894e9757ccSfdy    }
390670870b3SXuan Hu    allRealExuParams.map {
3914e9757ccSfdy      case exuParam => exuParam.wbPortConfigs.collectFirst { case x: VfWB => x }
3924e9757ccSfdy    }.filter(_.isDefined).groupBy(_.get.port).foreach {
3934e9757ccSfdy      case (wbPort, priorities) => assert(priorities.size <= maxPortSource, "There has " + priorities.size + " exu's " + "Vf  WBport is " + wbPort + ", but the maximum is " + maxPortSource + ".")
3944e9757ccSfdy    }
3954e9757ccSfdy
3964e9757ccSfdy    // check 1
3978d035b8dSsinsanction    // if some exus share the same wb port and rd ports,
3988d035b8dSsinsanction    // the exu with high priority at wb must also have high priority at rd.
39960f0c5aeSxiaofeibao    val wbTypes = Seq(IntWB(), FpWB(), VfWB())
40060f0c5aeSxiaofeibao    val rdTypes = Seq(IntRD(), FpRD(), VfRD())
4014e9757ccSfdy    for(wbType <- wbTypes){
4024e9757ccSfdy      for(rdType <- rdTypes){
4038d035b8dSsinsanction        println(s"[BackendParams] wbType: ${wbType}, rdType: ${rdType}")
404670870b3SXuan Hu        allRealExuParams.map {
4054e9757ccSfdy          case exuParam =>
4064e9757ccSfdy            val wbPortConfigs = exuParam.wbPortConfigs
4074e9757ccSfdy            val wbConfigs = wbType match{
4084e9757ccSfdy              case _: IntWB => wbPortConfigs.collectFirst { case x: IntWB => x }
40960f0c5aeSxiaofeibao              case _: FpWB  => wbPortConfigs.collectFirst { case x: FpWB => x }
4104e9757ccSfdy              case _: VfWB  => wbPortConfigs.collectFirst { case x: VfWB => x }
4114e9757ccSfdy              case _        => None
4124e9757ccSfdy            }
4134e9757ccSfdy            val rfReadPortConfigs = exuParam.rfrPortConfigs
4144e9757ccSfdy            val rdConfigs = rdType match{
4154e9757ccSfdy              case _: IntRD => rfReadPortConfigs.flatten.filter(_.isInstanceOf[IntRD])
41660f0c5aeSxiaofeibao              case _: FpRD  => rfReadPortConfigs.flatten.filter(_.isInstanceOf[FpRD])
4174e9757ccSfdy              case _: VfRD  => rfReadPortConfigs.flatten.filter(_.isInstanceOf[VfRD])
4184e9757ccSfdy              case _        => Seq()
4194e9757ccSfdy            }
4204e9757ccSfdy            (wbConfigs, rdConfigs)
4214e9757ccSfdy        }.filter(_._1.isDefined)
4224e9757ccSfdy          .sortBy(_._1.get.priority)
4238d035b8dSsinsanction          .groupBy(_._1.get.port).map { case (wbPort, intWbRdPairs) =>
4248d035b8dSsinsanction            val rdCfgs = intWbRdPairs.map(_._2).flatten
4258d035b8dSsinsanction            println(s"[BackendParams] wb port ${wbPort} rdcfgs: ${rdCfgs}")
4268d035b8dSsinsanction            rdCfgs.groupBy(_.port).foreach { case (p, rdCfg) =>
4278d035b8dSsinsanction              //println(s"[BackendParams] rdport: ${p}, cfgs: ${rdCfg}")
4288d035b8dSsinsanction              rdCfg.zip(rdCfg.drop(1)).foreach { case (cfg0, cfg1) => assert(cfg0.priority <= cfg1.priority, s"an exu has high priority at ${wbType} wb port ${wbPort}, but has low priority at ${rdType} rd port ${p}") }
4298d035b8dSsinsanction            }
4308d035b8dSsinsanction        }
4314e9757ccSfdy      }
4324e9757ccSfdy    }
4334e9757ccSfdy  }
434730cfbc0SXuan Hu}
435