1730cfbc0SXuan Hu/*************************************************************************************** 2730cfbc0SXuan Hu * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3730cfbc0SXuan Hu * Copyright (c) 2020-2021 Peng Cheng Laboratory 4730cfbc0SXuan Hu * 5730cfbc0SXuan Hu * XiangShan is licensed under Mulan PSL v2. 6730cfbc0SXuan Hu * You can use this software according to the terms and conditions of the Mulan PSL v2. 7730cfbc0SXuan Hu * You may obtain a copy of Mulan PSL v2 at: 8730cfbc0SXuan Hu * http://license.coscl.org.cn/MulanPSL2 9730cfbc0SXuan Hu * 10730cfbc0SXuan Hu * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11730cfbc0SXuan Hu * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12730cfbc0SXuan Hu * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13730cfbc0SXuan Hu * 14730cfbc0SXuan Hu * See the Mulan PSL v2 for more details. 15730cfbc0SXuan Hu ***************************************************************************************/ 16730cfbc0SXuan Hu 17730cfbc0SXuan Hupackage xiangshan.backend 18730cfbc0SXuan Hu 19730cfbc0SXuan Huimport chipsalliance.rocketchip.config.Parameters 20730cfbc0SXuan Huimport chisel3._ 21730cfbc0SXuan Huimport chisel3.util._ 22730cfbc0SXuan Huimport xiangshan.backend.Bundles._ 23730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._ 244e9757ccSfdyimport xiangshan.backend.datapath.RdConfig._ 25c34b4b06SXuan Huimport xiangshan.backend.datapath.WbConfig._ 26c34b4b06SXuan Huimport xiangshan.backend.datapath.{WakeUpConfig, WbArbiterParams} 27730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams 28730cfbc0SXuan Huimport xiangshan.backend.issue._ 29730cfbc0SXuan Huimport xiangshan.backend.regfile._ 30730cfbc0SXuan Hu 3139c59369SXuan Huimport scala.reflect.{ClassTag, classTag} 32c34b4b06SXuan Hu 33730cfbc0SXuan Hucase class BackendParams( 34730cfbc0SXuan Hu schdParams : Map[SchedulerType, SchdBlockParams], 35730cfbc0SXuan Hu pregParams : Seq[PregParams], 36bf35baadSXuan Hu iqWakeUpParams : Seq[WakeUpConfig], 37730cfbc0SXuan Hu) { 384e9757ccSfdy 394e9757ccSfdy configChecks 404e9757ccSfdy 41730cfbc0SXuan Hu def intSchdParams = schdParams.get(IntScheduler()) 42730cfbc0SXuan Hu def vfSchdParams = schdParams.get(VfScheduler()) 43730cfbc0SXuan Hu def memSchdParams = schdParams.get(MemScheduler()) 44730cfbc0SXuan Hu def allSchdParams: Seq[SchdBlockParams] = 45730cfbc0SXuan Hu (Seq(intSchdParams) :+ vfSchdParams :+ memSchdParams) 46730cfbc0SXuan Hu .filter(_.nonEmpty) 47730cfbc0SXuan Hu .map(_.get) 48730cfbc0SXuan Hu def allIssueParams: Seq[IssueBlockParams] = 49730cfbc0SXuan Hu allSchdParams.map(_.issueBlockParams).flatten 50730cfbc0SXuan Hu def allExuParams: Seq[ExeUnitParams] = 51730cfbc0SXuan Hu allIssueParams.map(_.exuBlockParams).flatten 52730cfbc0SXuan Hu 53730cfbc0SXuan Hu def intPregParams: IntPregParams = pregParams.collectFirst { case x: IntPregParams => x }.get 54730cfbc0SXuan Hu def vfPregParams: VfPregParams = pregParams.collectFirst { case x: VfPregParams => x }.get 5539c59369SXuan Hu def getPregParams: Map[DataConfig, PregParams] = { 5639c59369SXuan Hu pregParams.map(x => (x.dataCfg, x)).toMap 5739c59369SXuan Hu } 5839c59369SXuan Hu 59c0be7f33SXuan Hu def pregIdxWidth = pregParams.map(_.addrWidth).max 60730cfbc0SXuan Hu 6198639abbSXuan Hu def numSrc : Int = allSchdParams.map(_.issueBlockParams.map(_.numSrc).max).max 6298639abbSXuan Hu def numRegSrc : Int = allSchdParams.map(_.issueBlockParams.map(_.numRegSrc).max).max 63d6f9198fSXuan Hu def numVecRegSrc: Int = allSchdParams.map(_.issueBlockParams.map(_.numVecSrc).max).max 64d6f9198fSXuan Hu 6598639abbSXuan Hu 66730cfbc0SXuan Hu def AluCnt = allSchdParams.map(_.AluCnt).sum 67730cfbc0SXuan Hu def StaCnt = allSchdParams.map(_.StaCnt).sum 68730cfbc0SXuan Hu def StdCnt = allSchdParams.map(_.StdCnt).sum 69730cfbc0SXuan Hu def LduCnt = allSchdParams.map(_.LduCnt).sum 704ee69032SzhanglyGit def VlduCnt = allSchdParams.map(_.VlduCnt).sum 71730cfbc0SXuan Hu def LsExuCnt = StaCnt + LduCnt 72730cfbc0SXuan Hu def JmpCnt = allSchdParams.map(_.JmpCnt).sum 73730cfbc0SXuan Hu def BrhCnt = allSchdParams.map(_.BrhCnt).sum 74*d8a24b06SzhanglyGit def CsrCnt = allSchdParams.map(_.CsrCnt).sum 75730cfbc0SXuan Hu def IqCnt = allSchdParams.map(_.issueBlockParams.length).sum 76730cfbc0SXuan Hu 77730cfbc0SXuan Hu def numPcReadPort = allSchdParams.map(_.numPcReadPort).sum 78*d8a24b06SzhanglyGit def numTargetReadPort = allExuParams.count(x => x.needTarget) 79730cfbc0SXuan Hu 8039c59369SXuan Hu def numPregRd(dataCfg: DataConfig) = this.getRfReadSize(dataCfg) 8139c59369SXuan Hu def numPregWb(dataCfg: DataConfig) = this.getRfWriteSize(dataCfg) 8239c59369SXuan Hu 83730cfbc0SXuan Hu def numNoDataWB = allSchdParams.map(_.numNoDataWB).sum 84730cfbc0SXuan Hu def numExu = allSchdParams.map(_.numExu).sum 85e2e5f6b0SXuan Hu def vconfigPort = 0 // Todo: remove it 86730cfbc0SXuan Hu 87730cfbc0SXuan Hu def numException = allExuParams.count(_.exceptionOut.nonEmpty) 88730cfbc0SXuan Hu 89730cfbc0SXuan Hu def numRedirect = allSchdParams.map(_.numRedirect).sum 90730cfbc0SXuan Hu 91730cfbc0SXuan Hu def genIntWriteBackBundle(implicit p: Parameters) = { 9239c59369SXuan Hu Seq.fill(this.getIntRfWriteSize)(new RfWritePortWithConfig(IntData(), intPregParams.addrWidth)) 93730cfbc0SXuan Hu } 94730cfbc0SXuan Hu 95730cfbc0SXuan Hu def genVfWriteBackBundle(implicit p: Parameters) = { 9639c59369SXuan Hu Seq.fill(this.getVfRfWriteSize)(new RfWritePortWithConfig(VecData(), vfPregParams.addrWidth)) 97730cfbc0SXuan Hu } 98730cfbc0SXuan Hu 99730cfbc0SXuan Hu def genWriteBackBundles(implicit p: Parameters): Seq[RfWritePortWithConfig] = { 100730cfbc0SXuan Hu genIntWriteBackBundle ++ genVfWriteBackBundle 101730cfbc0SXuan Hu } 102730cfbc0SXuan Hu 103730cfbc0SXuan Hu def genWrite2CtrlBundles(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = { 10499bd2aafSHaojin Tang MixedVec(allSchdParams.map(_.genExuOutputValidBundle.flatten).flatten) 105730cfbc0SXuan Hu } 106730cfbc0SXuan Hu 107730cfbc0SXuan Hu def getIntWbArbiterParams: WbArbiterParams = { 10839c59369SXuan Hu val intWbCfgs: Seq[IntWB] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(_.writeInt)).map(_.asInstanceOf[IntWB]) 10939c59369SXuan Hu datapath.WbArbiterParams(intWbCfgs, intPregParams, this) 110730cfbc0SXuan Hu } 111730cfbc0SXuan Hu 112730cfbc0SXuan Hu def getVfWbArbiterParams: WbArbiterParams = { 11339c59369SXuan Hu val vfWbCfgs: Seq[VfWB] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(x => x.writeVec || x.writeFp)).map(_.asInstanceOf[VfWB]) 11439c59369SXuan Hu datapath.WbArbiterParams(vfWbCfgs, vfPregParams, this) 115730cfbc0SXuan Hu } 1168d29ec32Sczw 117c34b4b06SXuan Hu /** 118c34b4b06SXuan Hu * Get regfile read port params 11939c59369SXuan Hu * 12039c59369SXuan Hu * @param dataCfg [[IntData]] or [[VecData]] 121c34b4b06SXuan Hu * @return Seq[port->Seq[(exuIdx, priority)] 122c34b4b06SXuan Hu */ 12339c59369SXuan Hu def getRdPortParams(dataCfg: DataConfig) = { 124c34b4b06SXuan Hu // port -> Seq[exuIdx, priority] 125c34b4b06SXuan Hu val cfgs: Seq[(Int, Seq[(Int, Int)])] = allExuParams 126c34b4b06SXuan Hu .flatMap(x => x.rfrPortConfigs.flatten.map(xx => (xx, x.exuIdx))) 12739c59369SXuan Hu .filter { x => x._1.getDataConfig == dataCfg } 128c34b4b06SXuan Hu .map(x => (x._1.port, (x._2, x._1.priority))) 129c34b4b06SXuan Hu .groupBy(_._1) 130c34b4b06SXuan Hu .map(x => (x._1, x._2.map(_._2).sortBy({ case (priority, _) => priority }))) 131c34b4b06SXuan Hu .toSeq 132c34b4b06SXuan Hu .sortBy(_._1) 133c34b4b06SXuan Hu cfgs 134c34b4b06SXuan Hu } 135c34b4b06SXuan Hu 136c34b4b06SXuan Hu /** 137c34b4b06SXuan Hu * Get regfile write back port params 138c34b4b06SXuan Hu * 13939c59369SXuan Hu * @param dataCfg [[IntData]] or [[VecData]] 140c34b4b06SXuan Hu * @return Seq[port->Seq[(exuIdx, priority)] 141c34b4b06SXuan Hu */ 14239c59369SXuan Hu def getWbPortParams(dataCfg: DataConfig) = { 143c34b4b06SXuan Hu val cfgs: Seq[(Int, Seq[(Int, Int)])] = allExuParams 14439c59369SXuan Hu .flatMap(x => x.wbPortConfigs.map(xx => (xx, x.exuIdx))) 14539c59369SXuan Hu .filter { x => x._1.dataCfg == dataCfg } 146c34b4b06SXuan Hu .map(x => (x._1.port, (x._2, x._1.priority))) 147c34b4b06SXuan Hu .groupBy(_._1) 148c34b4b06SXuan Hu .map(x => (x._1, x._2.map(_._2))) 149c34b4b06SXuan Hu .toSeq 150c34b4b06SXuan Hu .sortBy(_._1) 151c34b4b06SXuan Hu cfgs 152c34b4b06SXuan Hu } 153c34b4b06SXuan Hu 15439c59369SXuan Hu def getRdPortIndices(dataCfg: DataConfig) = { 15539c59369SXuan Hu this.getRdPortParams(dataCfg).map(_._1) 15639c59369SXuan Hu } 15739c59369SXuan Hu 15839c59369SXuan Hu def getWbPortIndices(dataCfg: DataConfig) = { 15939c59369SXuan Hu this.getWbPortParams(dataCfg).map(_._1) 16039c59369SXuan Hu } 16139c59369SXuan Hu 16239c59369SXuan Hu def getRdCfgs[T <: RdConfig](implicit tag: ClassTag[T]): Seq[Seq[Seq[RdConfig]]] = { 16339c59369SXuan Hu val rdCfgs: Seq[Seq[Seq[RdConfig]]] = allIssueParams.map( 16439c59369SXuan Hu _.exuBlockParams.map( 16539c59369SXuan Hu _.rfrPortConfigs.map( 16639c59369SXuan Hu _.collectFirst{ case x: T => x } 16739c59369SXuan Hu .getOrElse(NoRD()) 16839c59369SXuan Hu ) 16939c59369SXuan Hu ) 17039c59369SXuan Hu ) 17139c59369SXuan Hu rdCfgs 17239c59369SXuan Hu } 17339c59369SXuan Hu 17439c59369SXuan Hu def getAllWbCfgs: Seq[Seq[Set[PregWB]]] = { 17539c59369SXuan Hu allIssueParams.map(_.exuBlockParams.map(_.wbPortConfigs.toSet)) 17639c59369SXuan Hu } 17739c59369SXuan Hu 17839c59369SXuan Hu def getWbCfgs[T <: PregWB](implicit tag: ClassTag[T]): Seq[Seq[PregWB]] = { 17939c59369SXuan Hu val wbCfgs: Seq[Seq[PregWB]] = allIssueParams.map(_.exuBlockParams.map(_.wbPortConfigs.collectFirst{ case x: T => x }.getOrElse(NoWB()))) 18039c59369SXuan Hu wbCfgs 18139c59369SXuan Hu } 18239c59369SXuan Hu 18339c59369SXuan Hu /** 18439c59369SXuan Hu * Get size of read ports of int regfile 18539c59369SXuan Hu * 18639c59369SXuan Hu * @return if [[IntPregParams.numRead]] is [[None]], get size of ports in [[IntRD]] 18739c59369SXuan Hu */ 18839c59369SXuan Hu def getIntRfReadSize = { 18939c59369SXuan Hu this.intPregParams.numRead.getOrElse(this.getRdPortIndices(IntData()).size) 19039c59369SXuan Hu } 19139c59369SXuan Hu 19239c59369SXuan Hu /** 19339c59369SXuan Hu * Get size of write ports of vf regfile 19439c59369SXuan Hu * 19539c59369SXuan Hu * @return if [[IntPregParams.numWrite]] is [[None]], get size of ports in [[IntWB]] 19639c59369SXuan Hu */ 19739c59369SXuan Hu def getIntRfWriteSize = { 19839c59369SXuan Hu this.intPregParams.numWrite.getOrElse(this.getWbPortIndices(IntData()).size) 19939c59369SXuan Hu } 20039c59369SXuan Hu 20139c59369SXuan Hu /** 20239c59369SXuan Hu * Get size of read ports of int regfile 20339c59369SXuan Hu * 20439c59369SXuan Hu * @return if [[VfPregParams.numRead]] is [[None]], get size of ports in [[VfRD]] 20539c59369SXuan Hu */ 20639c59369SXuan Hu def getVfRfReadSize = { 20739c59369SXuan Hu this.vfPregParams.numRead.getOrElse(this.getRdPortIndices(VecData()).size) 20839c59369SXuan Hu } 20939c59369SXuan Hu 21039c59369SXuan Hu /** 21139c59369SXuan Hu * Get size of write ports of vf regfile 21239c59369SXuan Hu * 21339c59369SXuan Hu * @return if [[VfPregParams.numWrite]] is [[None]], get size of ports in [[VfWB]] 21439c59369SXuan Hu */ 21539c59369SXuan Hu def getVfRfWriteSize = { 21639c59369SXuan Hu this.vfPregParams.numWrite.getOrElse(this.getWbPortIndices(VecData()).size) 21739c59369SXuan Hu } 21839c59369SXuan Hu 21939c59369SXuan Hu def getRfReadSize(dataCfg: DataConfig) = { 22039c59369SXuan Hu this.getPregParams(dataCfg).numRead.getOrElse(this.getRdPortIndices(dataCfg).size) 22139c59369SXuan Hu } 22239c59369SXuan Hu 22339c59369SXuan Hu def getRfWriteSize(dataCfg: DataConfig) = { 22439c59369SXuan Hu this.getPregParams(dataCfg).numWrite.getOrElse(this.getWbPortIndices(dataCfg).size) 22539c59369SXuan Hu } 22639c59369SXuan Hu 227cdac04a3SXuan Hu def getExuIdx(name: String): Int = { 228cdac04a3SXuan Hu val exuParams = allExuParams 229acb0b98eSXuan Hu if (name != "WB") { 230acb0b98eSXuan Hu val foundExu = exuParams.find(_.name == name) 231acb0b98eSXuan Hu require(foundExu.nonEmpty, s"exu $name not find") 232acb0b98eSXuan Hu foundExu.get.exuIdx 233acb0b98eSXuan Hu } else 234cdac04a3SXuan Hu -1 235cdac04a3SXuan Hu } 236cdac04a3SXuan Hu 237c0be7f33SXuan Hu def getExuName(idx: Int): String = { 238c0be7f33SXuan Hu val exuParams = allExuParams 239c0be7f33SXuan Hu exuParams(idx).name 240c0be7f33SXuan Hu } 241c0be7f33SXuan Hu 2428d29ec32Sczw def getIntWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allExuParams.groupBy(x => x.getIntWBPort.getOrElse(IntWB(port = -1)).port).filter(_._1 != -1) 2438d29ec32Sczw def getVfWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allExuParams.groupBy(x => x.getVfWBPort.getOrElse(VfWB(port = -1)).port).filter(_._1 != -1) 2444e9757ccSfdy 24539c59369SXuan Hu private def isContinuous(portIndices: Seq[Int]): Boolean = { 24639c59369SXuan Hu val portIndicesSet = portIndices.toSet 24739c59369SXuan Hu portIndicesSet.min == 0 && portIndicesSet.max == portIndicesSet.size - 1 24839c59369SXuan Hu } 24939c59369SXuan Hu 2504e9757ccSfdy def configChecks = { 25139c59369SXuan Hu checkReadPortContinuous 25239c59369SXuan Hu checkWritePortContinuous 25339c59369SXuan Hu configCheck 25439c59369SXuan Hu } 25539c59369SXuan Hu 25639c59369SXuan Hu def checkReadPortContinuous = { 25739c59369SXuan Hu pregParams.foreach { x => 25839c59369SXuan Hu if (x.numRead.isEmpty) { 25939c59369SXuan Hu val portIndices: Seq[Int] = getRdPortIndices(x.dataCfg) 26039c59369SXuan Hu require(isContinuous(portIndices), 26139c59369SXuan Hu s"The read ports of ${x.getClass.getSimpleName} should be continuous, " + 26239c59369SXuan Hu s"when numRead of ${x.getClass.getSimpleName} is None. The read port indices are $portIndices") 26339c59369SXuan Hu } 26439c59369SXuan Hu } 26539c59369SXuan Hu } 26639c59369SXuan Hu 26739c59369SXuan Hu def checkWritePortContinuous = { 26839c59369SXuan Hu pregParams.foreach { x => 26939c59369SXuan Hu if (x.numWrite.isEmpty) { 27039c59369SXuan Hu val portIndices: Seq[Int] = getWbPortIndices(x.dataCfg) 27139c59369SXuan Hu require( 27239c59369SXuan Hu isContinuous(portIndices), 27339c59369SXuan Hu s"The write ports of ${x.getClass.getSimpleName} should be continuous, " + 27439c59369SXuan Hu s"when numWrite of ${x.getClass.getSimpleName} is None. The write port indices are $portIndices" 27539c59369SXuan Hu ) 27639c59369SXuan Hu } 27739c59369SXuan Hu } 27839c59369SXuan Hu } 27939c59369SXuan Hu 28039c59369SXuan Hu def configCheck = { 2814e9757ccSfdy // check 0 2827f8f47b4SXuan Hu val maxPortSource = 4 2834e9757ccSfdy 2844e9757ccSfdy allExuParams.map { 2854e9757ccSfdy case exuParam => exuParam.wbPortConfigs.collectFirst { case x: IntWB => x } 2864e9757ccSfdy }.filter(_.isDefined).groupBy(_.get.port).foreach { 2874e9757ccSfdy case (wbPort, priorities) => assert(priorities.size <= maxPortSource, "There has " + priorities.size + " exu's " + "Int WBport is " + wbPort + ", but the maximum is " + maxPortSource + ".") 2884e9757ccSfdy } 2894e9757ccSfdy allExuParams.map { 2904e9757ccSfdy case exuParam => exuParam.wbPortConfigs.collectFirst { case x: VfWB => x } 2914e9757ccSfdy }.filter(_.isDefined).groupBy(_.get.port).foreach { 2924e9757ccSfdy case (wbPort, priorities) => assert(priorities.size <= maxPortSource, "There has " + priorities.size + " exu's " + "Vf WBport is " + wbPort + ", but the maximum is " + maxPortSource + ".") 2934e9757ccSfdy } 2944e9757ccSfdy 2954e9757ccSfdy // check 1 2964e9757ccSfdy val wbTypes = Seq(IntWB(), VfWB()) 2974e9757ccSfdy val rdTypes = Seq(IntRD(), VfRD()) 2984e9757ccSfdy for(wbType <- wbTypes){ 2994e9757ccSfdy for(rdType <- rdTypes){ 3004e9757ccSfdy allExuParams.map { 3014e9757ccSfdy case exuParam => 3024e9757ccSfdy val wbPortConfigs = exuParam.wbPortConfigs 3034e9757ccSfdy val wbConfigs = wbType match{ 3044e9757ccSfdy case _: IntWB => wbPortConfigs.collectFirst { case x: IntWB => x } 3054e9757ccSfdy case _: VfWB => wbPortConfigs.collectFirst { case x: VfWB => x } 3064e9757ccSfdy case _ => None 3074e9757ccSfdy } 3084e9757ccSfdy val rfReadPortConfigs = exuParam.rfrPortConfigs 3094e9757ccSfdy val rdConfigs = rdType match{ 3104e9757ccSfdy case _: IntRD => rfReadPortConfigs.flatten.filter(_.isInstanceOf[IntRD]) 3114e9757ccSfdy case _: VfRD => rfReadPortConfigs.flatten.filter(_.isInstanceOf[VfRD]) 3124e9757ccSfdy case _ => Seq() 3134e9757ccSfdy } 3144e9757ccSfdy (wbConfigs, rdConfigs) 3154e9757ccSfdy }.filter(_._1.isDefined) 3164e9757ccSfdy .sortBy(_._1.get.priority) 3174e9757ccSfdy .groupBy(_._1.get.port).map { 3184e9757ccSfdy case (_, intWbRdPairs) => 3194e9757ccSfdy intWbRdPairs.map(_._2).flatten 3204e9757ccSfdy }.map(rdCfgs => rdCfgs.groupBy(_.port).foreach { 3214e9757ccSfdy case (_, rdCfgs) => 3224e9757ccSfdy rdCfgs.zip(rdCfgs.drop(1)).foreach { case (cfg0, cfg1) => assert(cfg0.priority <= cfg1.priority) } 3234e9757ccSfdy }) 3244e9757ccSfdy } 3254e9757ccSfdy } 3264e9757ccSfdy } 327730cfbc0SXuan Hu} 328730cfbc0SXuan Hu 329730cfbc0SXuan Hu 330730cfbc0SXuan Hu 331730cfbc0SXuan Hu 332