xref: /XiangShan/src/main/scala/xiangshan/backend/BackendParams.scala (revision c34b4b0621f9e4a0829bc07b96ac7a49153533b8)
1730cfbc0SXuan Hu/***************************************************************************************
2730cfbc0SXuan Hu  * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3730cfbc0SXuan Hu  * Copyright (c) 2020-2021 Peng Cheng Laboratory
4730cfbc0SXuan Hu  *
5730cfbc0SXuan Hu  * XiangShan is licensed under Mulan PSL v2.
6730cfbc0SXuan Hu  * You can use this software according to the terms and conditions of the Mulan PSL v2.
7730cfbc0SXuan Hu  * You may obtain a copy of Mulan PSL v2 at:
8730cfbc0SXuan Hu  *          http://license.coscl.org.cn/MulanPSL2
9730cfbc0SXuan Hu  *
10730cfbc0SXuan Hu  * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11730cfbc0SXuan Hu  * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12730cfbc0SXuan Hu  * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13730cfbc0SXuan Hu  *
14730cfbc0SXuan Hu  * See the Mulan PSL v2 for more details.
15730cfbc0SXuan Hu  ***************************************************************************************/
16730cfbc0SXuan Hu
17730cfbc0SXuan Hupackage xiangshan.backend
18730cfbc0SXuan Hu
19730cfbc0SXuan Huimport chipsalliance.rocketchip.config.Parameters
20730cfbc0SXuan Huimport chisel3._
21730cfbc0SXuan Huimport chisel3.util._
22730cfbc0SXuan Huimport xiangshan.backend.Bundles._
23730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._
244e9757ccSfdyimport xiangshan.backend.datapath.RdConfig._
25*c34b4b06SXuan Huimport xiangshan.backend.datapath.WbConfig._
26*c34b4b06SXuan Huimport xiangshan.backend.datapath.{WakeUpConfig, WbArbiterParams}
27730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams
28730cfbc0SXuan Huimport xiangshan.backend.issue._
29730cfbc0SXuan Huimport xiangshan.backend.regfile._
30730cfbc0SXuan Hu
31*c34b4b06SXuan Huimport scala.reflect.ClassTag
32*c34b4b06SXuan Hu
33730cfbc0SXuan Hucase class BackendParams(
34730cfbc0SXuan Hu  schdParams : Map[SchedulerType, SchdBlockParams],
35730cfbc0SXuan Hu  pregParams : Seq[PregParams],
36bf35baadSXuan Hu  iqWakeUpParams : Seq[WakeUpConfig],
37730cfbc0SXuan Hu) {
384e9757ccSfdy
394e9757ccSfdy  configChecks
404e9757ccSfdy
41730cfbc0SXuan Hu  def intSchdParams = schdParams.get(IntScheduler())
42730cfbc0SXuan Hu  def vfSchdParams = schdParams.get(VfScheduler())
43730cfbc0SXuan Hu  def memSchdParams = schdParams.get(MemScheduler())
44730cfbc0SXuan Hu  def allSchdParams: Seq[SchdBlockParams] =
45730cfbc0SXuan Hu    (Seq(intSchdParams) :+ vfSchdParams :+ memSchdParams)
46730cfbc0SXuan Hu    .filter(_.nonEmpty)
47730cfbc0SXuan Hu    .map(_.get)
48730cfbc0SXuan Hu  def allIssueParams: Seq[IssueBlockParams] =
49730cfbc0SXuan Hu    allSchdParams.map(_.issueBlockParams).flatten
50730cfbc0SXuan Hu  def allExuParams: Seq[ExeUnitParams] =
51730cfbc0SXuan Hu    allIssueParams.map(_.exuBlockParams).flatten
52730cfbc0SXuan Hu
53730cfbc0SXuan Hu  def intPregParams: IntPregParams = pregParams.collectFirst { case x: IntPregParams => x }.get
54730cfbc0SXuan Hu  def vfPregParams: VfPregParams = pregParams.collectFirst { case x: VfPregParams => x }.get
55c0be7f33SXuan Hu  def pregIdxWidth = pregParams.map(_.addrWidth).max
56730cfbc0SXuan Hu
5798639abbSXuan Hu  def numSrc      : Int = allSchdParams.map(_.issueBlockParams.map(_.numSrc).max).max
5898639abbSXuan Hu  def numRegSrc   : Int = allSchdParams.map(_.issueBlockParams.map(_.numRegSrc).max).max
59d6f9198fSXuan Hu  def numVecRegSrc: Int = allSchdParams.map(_.issueBlockParams.map(_.numVecSrc).max).max
60d6f9198fSXuan Hu
6198639abbSXuan Hu
62730cfbc0SXuan Hu  def AluCnt = allSchdParams.map(_.AluCnt).sum
63730cfbc0SXuan Hu  def StaCnt = allSchdParams.map(_.StaCnt).sum
64730cfbc0SXuan Hu  def StdCnt = allSchdParams.map(_.StdCnt).sum
65730cfbc0SXuan Hu  def LduCnt = allSchdParams.map(_.LduCnt).sum
664ee69032SzhanglyGit  def VlduCnt = allSchdParams.map(_.VlduCnt).sum
67730cfbc0SXuan Hu  def LsExuCnt = StaCnt + LduCnt
68730cfbc0SXuan Hu  def JmpCnt = allSchdParams.map(_.JmpCnt).sum
69730cfbc0SXuan Hu  def BrhCnt = allSchdParams.map(_.BrhCnt).sum
70730cfbc0SXuan Hu  def IqCnt = allSchdParams.map(_.issueBlockParams.length).sum
71730cfbc0SXuan Hu
72730cfbc0SXuan Hu  def numPcReadPort = allSchdParams.map(_.numPcReadPort).sum
73730cfbc0SXuan Hu
74730cfbc0SXuan Hu  def numIntWb = intPregParams.numWrite
75730cfbc0SXuan Hu  def numVfWb = vfPregParams.numWrite
76730cfbc0SXuan Hu  def numNoDataWB = allSchdParams.map(_.numNoDataWB).sum
77730cfbc0SXuan Hu  def numExu = allSchdParams.map(_.numExu).sum
78730cfbc0SXuan Hu  def numRfRead  = 14
79730cfbc0SXuan Hu  def numRfWrite = 8
80e2e5f6b0SXuan Hu  def vconfigPort = 0 // Todo: remove it
81730cfbc0SXuan Hu
82730cfbc0SXuan Hu  def numException = allExuParams.count(_.exceptionOut.nonEmpty)
83730cfbc0SXuan Hu
84730cfbc0SXuan Hu  def numRedirect = allSchdParams.map(_.numRedirect).sum
85730cfbc0SXuan Hu
86730cfbc0SXuan Hu  def genIntWriteBackBundle(implicit p: Parameters) = {
87730cfbc0SXuan Hu    // Todo: limit write port
88730cfbc0SXuan Hu    Seq.tabulate(numIntWb)(x => new RfWritePortWithConfig(IntData(), intPregParams.addrWidth))
89730cfbc0SXuan Hu  }
90730cfbc0SXuan Hu
91730cfbc0SXuan Hu  def genVfWriteBackBundle(implicit p: Parameters) = {
92730cfbc0SXuan Hu    // Todo: limit write port
93730cfbc0SXuan Hu    Seq.tabulate(numVfWb)(x => new RfWritePortWithConfig(VecData(), intPregParams.addrWidth))
94730cfbc0SXuan Hu  }
95730cfbc0SXuan Hu
96730cfbc0SXuan Hu  def genWriteBackBundles(implicit p: Parameters): Seq[RfWritePortWithConfig] = {
97730cfbc0SXuan Hu    genIntWriteBackBundle ++ genVfWriteBackBundle
98730cfbc0SXuan Hu  }
99730cfbc0SXuan Hu
100730cfbc0SXuan Hu  def genWrite2CtrlBundles(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = {
101730cfbc0SXuan Hu    MixedVec(allSchdParams.map(_.genExuOutputValidBundle.flatten).reduce(_ ++ _))
102730cfbc0SXuan Hu  }
103730cfbc0SXuan Hu
104730cfbc0SXuan Hu  def getIntWbArbiterParams: WbArbiterParams = {
105730cfbc0SXuan Hu    val intWbCfgs: Seq[WbConfig] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(_.writeInt))
106730cfbc0SXuan Hu    datapath.WbArbiterParams(intWbCfgs, intPregParams)
107730cfbc0SXuan Hu  }
108730cfbc0SXuan Hu
109730cfbc0SXuan Hu  def getVfWbArbiterParams: WbArbiterParams = {
110730cfbc0SXuan Hu    val vfWbCfgs = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(x => x.writeVec || x.writeFp))
111730cfbc0SXuan Hu    datapath.WbArbiterParams(vfWbCfgs, vfPregParams)
112730cfbc0SXuan Hu  }
1138d29ec32Sczw
114*c34b4b06SXuan Hu  /**
115*c34b4b06SXuan Hu    * Get regfile read port params
116*c34b4b06SXuan Hu    * @param tag ClassTag of T
117*c34b4b06SXuan Hu    * @tparam T [[IntRD]] or [[VfRD]]
118*c34b4b06SXuan Hu    * @return Seq[port->Seq[(exuIdx, priority)]
119*c34b4b06SXuan Hu    */
120*c34b4b06SXuan Hu  def getRdPortParams[T <: RdConfig](implicit tag: ClassTag[T]): Seq[(Int, Seq[(Int, Int)])] = {
121*c34b4b06SXuan Hu    // port -> Seq[exuIdx, priority]
122*c34b4b06SXuan Hu    val cfgs: Seq[(Int, Seq[(Int, Int)])] = allExuParams
123*c34b4b06SXuan Hu      .flatMap(x => x.rfrPortConfigs.flatten.map(xx => (xx, x.exuIdx)))
124*c34b4b06SXuan Hu      .filter { x => ClassTag(x._1.getClass) == tag }
125*c34b4b06SXuan Hu      .map(x => (x._1.port, (x._2, x._1.priority)))
126*c34b4b06SXuan Hu      .groupBy(_._1)
127*c34b4b06SXuan Hu      .map(x => (x._1, x._2.map(_._2).sortBy({ case (priority, _) => priority })))
128*c34b4b06SXuan Hu      .toSeq
129*c34b4b06SXuan Hu      .sortBy(_._1)
130*c34b4b06SXuan Hu    cfgs
131*c34b4b06SXuan Hu  }
132*c34b4b06SXuan Hu
133*c34b4b06SXuan Hu  /**
134*c34b4b06SXuan Hu    * Get regfile write back port params
135*c34b4b06SXuan Hu    *
136*c34b4b06SXuan Hu    * @param tag ClassTag of T
137*c34b4b06SXuan Hu    * @tparam T [[IntWB]] or [[VfWB]]
138*c34b4b06SXuan Hu    * @return Seq[port->Seq[(exuIdx, priority)]
139*c34b4b06SXuan Hu    */
140*c34b4b06SXuan Hu  def getWbPortParams[T <: PregWB](implicit tag: ClassTag[T]) = {
141*c34b4b06SXuan Hu    val cfgs: Seq[(Int, Seq[(Int, Int)])] = allExuParams
142*c34b4b06SXuan Hu      .flatMap(x => x.wbPortConfigs.map(xx => (xx.asInstanceOf[PregWB], x.exuIdx)))
143*c34b4b06SXuan Hu      .filter { x => ClassTag(x._1.getClass) == tag }
144*c34b4b06SXuan Hu      .map(x => (x._1.port, (x._2, x._1.priority)))
145*c34b4b06SXuan Hu      .groupBy(_._1)
146*c34b4b06SXuan Hu      .map(x => (x._1, x._2.map(_._2)))
147*c34b4b06SXuan Hu      .toSeq
148*c34b4b06SXuan Hu      .sortBy(_._1)
149*c34b4b06SXuan Hu    cfgs
150*c34b4b06SXuan Hu  }
151*c34b4b06SXuan Hu
152cdac04a3SXuan Hu  def getExuIdx(name: String): Int = {
153cdac04a3SXuan Hu    val exuParams = allExuParams
154cdac04a3SXuan Hu    if (name != "WB")
155cdac04a3SXuan Hu      exuParams.find(_.name == name).get.exuIdx
156cdac04a3SXuan Hu    else
157cdac04a3SXuan Hu      -1
158cdac04a3SXuan Hu  }
159cdac04a3SXuan Hu
160c0be7f33SXuan Hu  def getExuName(idx: Int): String = {
161c0be7f33SXuan Hu    val exuParams = allExuParams
162c0be7f33SXuan Hu    exuParams(idx).name
163c0be7f33SXuan Hu  }
164c0be7f33SXuan Hu
1658d29ec32Sczw  def getIntWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allExuParams.groupBy(x => x.getIntWBPort.getOrElse(IntWB(port = -1)).port).filter(_._1 != -1)
1668d29ec32Sczw  def getVfWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allExuParams.groupBy(x => x.getVfWBPort.getOrElse(VfWB(port = -1)).port).filter(_._1 != -1)
1674e9757ccSfdy
1684e9757ccSfdy  def configChecks = {
1694e9757ccSfdy    // check 0
1704e9757ccSfdy    val maxPortSource = 2
1714e9757ccSfdy
1724e9757ccSfdy    allExuParams.map {
1734e9757ccSfdy      case exuParam => exuParam.wbPortConfigs.collectFirst { case x: IntWB => x }
1744e9757ccSfdy    }.filter(_.isDefined).groupBy(_.get.port).foreach {
1754e9757ccSfdy      case (wbPort, priorities) => assert(priorities.size <= maxPortSource, "There has " + priorities.size + " exu's " + "Int WBport is " + wbPort + ", but the maximum is " + maxPortSource + ".")
1764e9757ccSfdy    }
1774e9757ccSfdy    allExuParams.map {
1784e9757ccSfdy      case exuParam => exuParam.wbPortConfigs.collectFirst { case x: VfWB => x }
1794e9757ccSfdy    }.filter(_.isDefined).groupBy(_.get.port).foreach {
1804e9757ccSfdy      case (wbPort, priorities) => assert(priorities.size <= maxPortSource, "There has " + priorities.size + " exu's " + "Vf  WBport is " + wbPort + ", but the maximum is " + maxPortSource + ".")
1814e9757ccSfdy    }
1824e9757ccSfdy
1834e9757ccSfdy    // check 1
1844e9757ccSfdy    val wbTypes = Seq(IntWB(), VfWB())
1854e9757ccSfdy    val rdTypes = Seq(IntRD(), VfRD())
1864e9757ccSfdy    for(wbType <- wbTypes){
1874e9757ccSfdy      for(rdType <- rdTypes){
1884e9757ccSfdy        allExuParams.map {
1894e9757ccSfdy          case exuParam =>
1904e9757ccSfdy            val wbPortConfigs = exuParam.wbPortConfigs
1914e9757ccSfdy            val wbConfigs = wbType match{
1924e9757ccSfdy              case _: IntWB => wbPortConfigs.collectFirst { case x: IntWB => x }
1934e9757ccSfdy              case _: VfWB  => wbPortConfigs.collectFirst { case x: VfWB => x }
1944e9757ccSfdy              case _        => None
1954e9757ccSfdy            }
1964e9757ccSfdy            val rfReadPortConfigs = exuParam.rfrPortConfigs
1974e9757ccSfdy            val rdConfigs = rdType match{
1984e9757ccSfdy              case _: IntRD => rfReadPortConfigs.flatten.filter(_.isInstanceOf[IntRD])
1994e9757ccSfdy              case _: VfRD  => rfReadPortConfigs.flatten.filter(_.isInstanceOf[VfRD])
2004e9757ccSfdy              case _        => Seq()
2014e9757ccSfdy            }
2024e9757ccSfdy            (wbConfigs, rdConfigs)
2034e9757ccSfdy        }.filter(_._1.isDefined)
2044e9757ccSfdy          .sortBy(_._1.get.priority)
2054e9757ccSfdy          .groupBy(_._1.get.port).map {
2064e9757ccSfdy            case (_, intWbRdPairs) =>
2074e9757ccSfdy              intWbRdPairs.map(_._2).flatten
2084e9757ccSfdy        }.map(rdCfgs => rdCfgs.groupBy(_.port).foreach {
2094e9757ccSfdy          case (_, rdCfgs) =>
2104e9757ccSfdy            rdCfgs.zip(rdCfgs.drop(1)).foreach { case (cfg0, cfg1) => assert(cfg0.priority <= cfg1.priority) }
2114e9757ccSfdy        })
2124e9757ccSfdy      }
2134e9757ccSfdy    }
2144e9757ccSfdy  }
215730cfbc0SXuan Hu}
216730cfbc0SXuan Hu
217730cfbc0SXuan Hu
218730cfbc0SXuan Hu
219730cfbc0SXuan Hu
220