1730cfbc0SXuan Hu/*************************************************************************************** 2730cfbc0SXuan Hu * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3730cfbc0SXuan Hu * Copyright (c) 2020-2021 Peng Cheng Laboratory 4730cfbc0SXuan Hu * 5730cfbc0SXuan Hu * XiangShan is licensed under Mulan PSL v2. 6730cfbc0SXuan Hu * You can use this software according to the terms and conditions of the Mulan PSL v2. 7730cfbc0SXuan Hu * You may obtain a copy of Mulan PSL v2 at: 8730cfbc0SXuan Hu * http://license.coscl.org.cn/MulanPSL2 9730cfbc0SXuan Hu * 10730cfbc0SXuan Hu * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11730cfbc0SXuan Hu * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12730cfbc0SXuan Hu * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13730cfbc0SXuan Hu * 14730cfbc0SXuan Hu * See the Mulan PSL v2 for more details. 15730cfbc0SXuan Hu ***************************************************************************************/ 16730cfbc0SXuan Hu 17730cfbc0SXuan Hupackage xiangshan.backend 18730cfbc0SXuan Hu 19730cfbc0SXuan Huimport chipsalliance.rocketchip.config.Parameters 20730cfbc0SXuan Huimport chisel3._ 21730cfbc0SXuan Huimport chisel3.util._ 22730cfbc0SXuan Huimport xiangshan.backend.Bundles._ 23730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._ 24*bf35baadSXuan Huimport xiangshan.backend.datapath.{WakeUpConfig, WbArbiterParams} 25730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig._ 264e9757ccSfdyimport xiangshan.backend.datapath.RdConfig._ 27730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams 28730cfbc0SXuan Huimport xiangshan.backend.fu.{FuConfig, FuType} 29730cfbc0SXuan Huimport xiangshan.backend.issue._ 30730cfbc0SXuan Huimport xiangshan.backend.regfile._ 31730cfbc0SXuan Hu 32730cfbc0SXuan Hucase class BackendParams( 33730cfbc0SXuan Hu schdParams : Map[SchedulerType, SchdBlockParams], 34730cfbc0SXuan Hu pregParams : Seq[PregParams], 35*bf35baadSXuan Hu iqWakeUpParams : Seq[WakeUpConfig], 36730cfbc0SXuan Hu) { 374e9757ccSfdy 384e9757ccSfdy configChecks 394e9757ccSfdy 40730cfbc0SXuan Hu def intSchdParams = schdParams.get(IntScheduler()) 41730cfbc0SXuan Hu def vfSchdParams = schdParams.get(VfScheduler()) 42730cfbc0SXuan Hu def memSchdParams = schdParams.get(MemScheduler()) 43730cfbc0SXuan Hu def allSchdParams: Seq[SchdBlockParams] = 44730cfbc0SXuan Hu (Seq(intSchdParams) :+ vfSchdParams :+ memSchdParams) 45730cfbc0SXuan Hu .filter(_.nonEmpty) 46730cfbc0SXuan Hu .map(_.get) 47730cfbc0SXuan Hu def allIssueParams: Seq[IssueBlockParams] = 48730cfbc0SXuan Hu allSchdParams.map(_.issueBlockParams).flatten 49730cfbc0SXuan Hu def allExuParams: Seq[ExeUnitParams] = 50730cfbc0SXuan Hu allIssueParams.map(_.exuBlockParams).flatten 51730cfbc0SXuan Hu 52730cfbc0SXuan Hu def intPregParams: IntPregParams = pregParams.collectFirst { case x: IntPregParams => x }.get 53730cfbc0SXuan Hu def vfPregParams: VfPregParams = pregParams.collectFirst { case x: VfPregParams => x }.get 54730cfbc0SXuan Hu 5598639abbSXuan Hu def numSrc : Int = allSchdParams.map(_.issueBlockParams.map(_.numSrc).max).max 5698639abbSXuan Hu def numRegSrc : Int = allSchdParams.map(_.issueBlockParams.map(_.numRegSrc).max).max 57d6f9198fSXuan Hu def numVecRegSrc: Int = allSchdParams.map(_.issueBlockParams.map(_.numVecSrc).max).max 58d6f9198fSXuan Hu 5998639abbSXuan Hu 60730cfbc0SXuan Hu def AluCnt = allSchdParams.map(_.AluCnt).sum 61730cfbc0SXuan Hu def StaCnt = allSchdParams.map(_.StaCnt).sum 62730cfbc0SXuan Hu def StdCnt = allSchdParams.map(_.StdCnt).sum 63730cfbc0SXuan Hu def LduCnt = allSchdParams.map(_.LduCnt).sum 644ee69032SzhanglyGit def VlduCnt = allSchdParams.map(_.VlduCnt).sum 65730cfbc0SXuan Hu def LsExuCnt = StaCnt + LduCnt 66730cfbc0SXuan Hu def JmpCnt = allSchdParams.map(_.JmpCnt).sum 67730cfbc0SXuan Hu def BrhCnt = allSchdParams.map(_.BrhCnt).sum 68730cfbc0SXuan Hu def IqCnt = allSchdParams.map(_.issueBlockParams.length).sum 69730cfbc0SXuan Hu 70730cfbc0SXuan Hu def numPcReadPort = allSchdParams.map(_.numPcReadPort).sum 71730cfbc0SXuan Hu 72730cfbc0SXuan Hu def numIntWb = intPregParams.numWrite 73730cfbc0SXuan Hu def numVfWb = vfPregParams.numWrite 74730cfbc0SXuan Hu def numNoDataWB = allSchdParams.map(_.numNoDataWB).sum 75730cfbc0SXuan Hu def numExu = allSchdParams.map(_.numExu).sum 76730cfbc0SXuan Hu def numRfRead = 14 77730cfbc0SXuan Hu def numRfWrite = 8 78e2e5f6b0SXuan Hu def vconfigPort = 0 // Todo: remove it 79730cfbc0SXuan Hu 80730cfbc0SXuan Hu def numException = allExuParams.count(_.exceptionOut.nonEmpty) 81730cfbc0SXuan Hu 82730cfbc0SXuan Hu def numRedirect = allSchdParams.map(_.numRedirect).sum 83730cfbc0SXuan Hu 84730cfbc0SXuan Hu def genIntWriteBackBundle(implicit p: Parameters) = { 85730cfbc0SXuan Hu // Todo: limit write port 86730cfbc0SXuan Hu Seq.tabulate(numIntWb)(x => new RfWritePortWithConfig(IntData(), intPregParams.addrWidth)) 87730cfbc0SXuan Hu } 88730cfbc0SXuan Hu 89730cfbc0SXuan Hu def genVfWriteBackBundle(implicit p: Parameters) = { 90730cfbc0SXuan Hu // Todo: limit write port 91730cfbc0SXuan Hu Seq.tabulate(numVfWb)(x => new RfWritePortWithConfig(VecData(), intPregParams.addrWidth)) 92730cfbc0SXuan Hu } 93730cfbc0SXuan Hu 94730cfbc0SXuan Hu def genWriteBackBundles(implicit p: Parameters): Seq[RfWritePortWithConfig] = { 95730cfbc0SXuan Hu genIntWriteBackBundle ++ genVfWriteBackBundle 96730cfbc0SXuan Hu } 97730cfbc0SXuan Hu 98730cfbc0SXuan Hu def genWrite2CtrlBundles(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = { 99730cfbc0SXuan Hu MixedVec(allSchdParams.map(_.genExuOutputValidBundle.flatten).reduce(_ ++ _)) 100730cfbc0SXuan Hu } 101730cfbc0SXuan Hu 102730cfbc0SXuan Hu def getIntWbArbiterParams: WbArbiterParams = { 103730cfbc0SXuan Hu val intWbCfgs: Seq[WbConfig] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(_.writeInt)) 104730cfbc0SXuan Hu datapath.WbArbiterParams(intWbCfgs, intPregParams) 105730cfbc0SXuan Hu } 106730cfbc0SXuan Hu 107730cfbc0SXuan Hu def getVfWbArbiterParams: WbArbiterParams = { 108730cfbc0SXuan Hu val vfWbCfgs = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(x => x.writeVec || x.writeFp)) 109730cfbc0SXuan Hu datapath.WbArbiterParams(vfWbCfgs, vfPregParams) 110730cfbc0SXuan Hu } 1118d29ec32Sczw 1128d29ec32Sczw def getIntWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allExuParams.groupBy(x => x.getIntWBPort.getOrElse(IntWB(port = -1)).port).filter(_._1 != -1) 1138d29ec32Sczw def getVfWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allExuParams.groupBy(x => x.getVfWBPort.getOrElse(VfWB(port = -1)).port).filter(_._1 != -1) 1144e9757ccSfdy 1154e9757ccSfdy def configChecks = { 1164e9757ccSfdy // check 0 1174e9757ccSfdy val maxPortSource = 2 1184e9757ccSfdy 1194e9757ccSfdy allExuParams.map { 1204e9757ccSfdy case exuParam => exuParam.wbPortConfigs.collectFirst { case x: IntWB => x } 1214e9757ccSfdy }.filter(_.isDefined).groupBy(_.get.port).foreach { 1224e9757ccSfdy case (wbPort, priorities) => assert(priorities.size <= maxPortSource, "There has " + priorities.size + " exu's " + "Int WBport is " + wbPort + ", but the maximum is " + maxPortSource + ".") 1234e9757ccSfdy } 1244e9757ccSfdy allExuParams.map { 1254e9757ccSfdy case exuParam => exuParam.wbPortConfigs.collectFirst { case x: VfWB => x } 1264e9757ccSfdy }.filter(_.isDefined).groupBy(_.get.port).foreach { 1274e9757ccSfdy case (wbPort, priorities) => assert(priorities.size <= maxPortSource, "There has " + priorities.size + " exu's " + "Vf WBport is " + wbPort + ", but the maximum is " + maxPortSource + ".") 1284e9757ccSfdy } 1294e9757ccSfdy 1304e9757ccSfdy // check 1 1314e9757ccSfdy val wbTypes = Seq(IntWB(), VfWB()) 1324e9757ccSfdy val rdTypes = Seq(IntRD(), VfRD()) 1334e9757ccSfdy for(wbType <- wbTypes){ 1344e9757ccSfdy for(rdType <- rdTypes){ 1354e9757ccSfdy allExuParams.map { 1364e9757ccSfdy case exuParam => 1374e9757ccSfdy val wbPortConfigs = exuParam.wbPortConfigs 1384e9757ccSfdy val wbConfigs = wbType match{ 1394e9757ccSfdy case _: IntWB => wbPortConfigs.collectFirst { case x: IntWB => x } 1404e9757ccSfdy case _: VfWB => wbPortConfigs.collectFirst { case x: VfWB => x } 1414e9757ccSfdy case _ => None 1424e9757ccSfdy } 1434e9757ccSfdy val rfReadPortConfigs = exuParam.rfrPortConfigs 1444e9757ccSfdy val rdConfigs = rdType match{ 1454e9757ccSfdy case _: IntRD => rfReadPortConfigs.flatten.filter(_.isInstanceOf[IntRD]) 1464e9757ccSfdy case _: VfRD => rfReadPortConfigs.flatten.filter(_.isInstanceOf[VfRD]) 1474e9757ccSfdy case _ => Seq() 1484e9757ccSfdy } 1494e9757ccSfdy (wbConfigs, rdConfigs) 1504e9757ccSfdy }.filter(_._1.isDefined) 1514e9757ccSfdy .sortBy(_._1.get.priority) 1524e9757ccSfdy .groupBy(_._1.get.port).map { 1534e9757ccSfdy case (_, intWbRdPairs) => 1544e9757ccSfdy intWbRdPairs.map(_._2).flatten 1554e9757ccSfdy }.map(rdCfgs => rdCfgs.groupBy(_.port).foreach { 1564e9757ccSfdy case (_, rdCfgs) => 1574e9757ccSfdy rdCfgs.zip(rdCfgs.drop(1)).foreach { case (cfg0, cfg1) => assert(cfg0.priority <= cfg1.priority) } 1584e9757ccSfdy }) 1594e9757ccSfdy } 1604e9757ccSfdy } 1614e9757ccSfdy } 162730cfbc0SXuan Hu} 163730cfbc0SXuan Hu 164730cfbc0SXuan Hu 165730cfbc0SXuan Hu 166730cfbc0SXuan Hu 167