1730cfbc0SXuan Hu/*************************************************************************************** 2730cfbc0SXuan Hu * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3730cfbc0SXuan Hu * Copyright (c) 2020-2021 Peng Cheng Laboratory 4730cfbc0SXuan Hu * 5730cfbc0SXuan Hu * XiangShan is licensed under Mulan PSL v2. 6730cfbc0SXuan Hu * You can use this software according to the terms and conditions of the Mulan PSL v2. 7730cfbc0SXuan Hu * You may obtain a copy of Mulan PSL v2 at: 8730cfbc0SXuan Hu * http://license.coscl.org.cn/MulanPSL2 9730cfbc0SXuan Hu * 10730cfbc0SXuan Hu * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11730cfbc0SXuan Hu * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12730cfbc0SXuan Hu * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13730cfbc0SXuan Hu * 14730cfbc0SXuan Hu * See the Mulan PSL v2 for more details. 15730cfbc0SXuan Hu ***************************************************************************************/ 16730cfbc0SXuan Hu 17730cfbc0SXuan Hupackage xiangshan.backend 18730cfbc0SXuan Hu 19730cfbc0SXuan Huimport chipsalliance.rocketchip.config.Parameters 20730cfbc0SXuan Huimport chisel3._ 21730cfbc0SXuan Huimport chisel3.util._ 22730cfbc0SXuan Huimport xiangshan.backend.Bundles._ 23730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._ 24730cfbc0SXuan Huimport xiangshan.backend.datapath.WbArbiterParams 25730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig._ 26730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams 27730cfbc0SXuan Huimport xiangshan.backend.fu.{FuConfig, FuType} 28730cfbc0SXuan Huimport xiangshan.backend.issue._ 29730cfbc0SXuan Huimport xiangshan.backend.regfile._ 30730cfbc0SXuan Hu 31730cfbc0SXuan Hucase class BackendParams( 32730cfbc0SXuan Hu schdParams : Map[SchedulerType, SchdBlockParams], 33730cfbc0SXuan Hu pregParams : Seq[PregParams], 34730cfbc0SXuan Hu) { 35730cfbc0SXuan Hu def intSchdParams = schdParams.get(IntScheduler()) 36730cfbc0SXuan Hu def vfSchdParams = schdParams.get(VfScheduler()) 37730cfbc0SXuan Hu def memSchdParams = schdParams.get(MemScheduler()) 38730cfbc0SXuan Hu def allSchdParams: Seq[SchdBlockParams] = 39730cfbc0SXuan Hu (Seq(intSchdParams) :+ vfSchdParams :+ memSchdParams) 40730cfbc0SXuan Hu .filter(_.nonEmpty) 41730cfbc0SXuan Hu .map(_.get) 42730cfbc0SXuan Hu def allIssueParams: Seq[IssueBlockParams] = 43730cfbc0SXuan Hu allSchdParams.map(_.issueBlockParams).flatten 44730cfbc0SXuan Hu def allExuParams: Seq[ExeUnitParams] = 45730cfbc0SXuan Hu allIssueParams.map(_.exuBlockParams).flatten 46730cfbc0SXuan Hu 47730cfbc0SXuan Hu def intPregParams: IntPregParams = pregParams.collectFirst { case x: IntPregParams => x }.get 48730cfbc0SXuan Hu def vfPregParams: VfPregParams = pregParams.collectFirst { case x: VfPregParams => x }.get 49730cfbc0SXuan Hu 50*98639abbSXuan Hu def numSrc : Int = allSchdParams.map(_.issueBlockParams.map(_.numSrc).max).max 51*98639abbSXuan Hu def numRegSrc : Int = allSchdParams.map(_.issueBlockParams.map(_.numRegSrc).max).max 52*98639abbSXuan Hu 53730cfbc0SXuan Hu def AluCnt = allSchdParams.map(_.AluCnt).sum 54730cfbc0SXuan Hu def StaCnt = allSchdParams.map(_.StaCnt).sum 55730cfbc0SXuan Hu def StdCnt = allSchdParams.map(_.StdCnt).sum 56730cfbc0SXuan Hu def LduCnt = allSchdParams.map(_.LduCnt).sum 57730cfbc0SXuan Hu def LsExuCnt = StaCnt + LduCnt 58730cfbc0SXuan Hu def JmpCnt = allSchdParams.map(_.JmpCnt).sum 59730cfbc0SXuan Hu def BrhCnt = allSchdParams.map(_.BrhCnt).sum 60730cfbc0SXuan Hu def IqCnt = allSchdParams.map(_.issueBlockParams.length).sum 61730cfbc0SXuan Hu 62730cfbc0SXuan Hu def numPcReadPort = allSchdParams.map(_.numPcReadPort).sum 63730cfbc0SXuan Hu 64730cfbc0SXuan Hu def numIntWb = intPregParams.numWrite 65730cfbc0SXuan Hu def numVfWb = vfPregParams.numWrite 66730cfbc0SXuan Hu def numNoDataWB = allSchdParams.map(_.numNoDataWB).sum 67730cfbc0SXuan Hu def numExu = allSchdParams.map(_.numExu).sum 68730cfbc0SXuan Hu def numRfRead = 14 69730cfbc0SXuan Hu def numRfWrite = 8 70d91483a6Sfdy def vconfigPort = 11 71730cfbc0SXuan Hu 72730cfbc0SXuan Hu def numException = allExuParams.count(_.exceptionOut.nonEmpty) 73730cfbc0SXuan Hu 74730cfbc0SXuan Hu def numRedirect = allSchdParams.map(_.numRedirect).sum 75730cfbc0SXuan Hu 76730cfbc0SXuan Hu def genIntWriteBackBundle(implicit p: Parameters) = { 77730cfbc0SXuan Hu // Todo: limit write port 78730cfbc0SXuan Hu Seq.tabulate(numIntWb)(x => new RfWritePortWithConfig(IntData(), intPregParams.addrWidth)) 79730cfbc0SXuan Hu } 80730cfbc0SXuan Hu 81730cfbc0SXuan Hu def genVfWriteBackBundle(implicit p: Parameters) = { 82730cfbc0SXuan Hu // Todo: limit write port 83730cfbc0SXuan Hu Seq.tabulate(numVfWb)(x => new RfWritePortWithConfig(VecData(), intPregParams.addrWidth)) 84730cfbc0SXuan Hu } 85730cfbc0SXuan Hu 86730cfbc0SXuan Hu def genWriteBackBundles(implicit p: Parameters): Seq[RfWritePortWithConfig] = { 87730cfbc0SXuan Hu genIntWriteBackBundle ++ genVfWriteBackBundle 88730cfbc0SXuan Hu } 89730cfbc0SXuan Hu 90730cfbc0SXuan Hu def genWrite2CtrlBundles(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = { 91730cfbc0SXuan Hu MixedVec(allSchdParams.map(_.genExuOutputValidBundle.flatten).reduce(_ ++ _)) 92730cfbc0SXuan Hu } 93730cfbc0SXuan Hu 94730cfbc0SXuan Hu def getIntWbArbiterParams: WbArbiterParams = { 95730cfbc0SXuan Hu val intWbCfgs: Seq[WbConfig] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(_.writeInt)) 96730cfbc0SXuan Hu datapath.WbArbiterParams(intWbCfgs, intPregParams) 97730cfbc0SXuan Hu } 98730cfbc0SXuan Hu 99730cfbc0SXuan Hu def getVfWbArbiterParams: WbArbiterParams = { 100730cfbc0SXuan Hu val vfWbCfgs = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(x => x.writeVec || x.writeFp)) 101730cfbc0SXuan Hu datapath.WbArbiterParams(vfWbCfgs, vfPregParams) 102730cfbc0SXuan Hu } 103730cfbc0SXuan Hu} 104730cfbc0SXuan Hu 105730cfbc0SXuan Hu 106730cfbc0SXuan Hu 107730cfbc0SXuan Hu 108