1730cfbc0SXuan Hu/*************************************************************************************** 2730cfbc0SXuan Hu * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3730cfbc0SXuan Hu * Copyright (c) 2020-2021 Peng Cheng Laboratory 4730cfbc0SXuan Hu * 5730cfbc0SXuan Hu * XiangShan is licensed under Mulan PSL v2. 6730cfbc0SXuan Hu * You can use this software according to the terms and conditions of the Mulan PSL v2. 7730cfbc0SXuan Hu * You may obtain a copy of Mulan PSL v2 at: 8730cfbc0SXuan Hu * http://license.coscl.org.cn/MulanPSL2 9730cfbc0SXuan Hu * 10730cfbc0SXuan Hu * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11730cfbc0SXuan Hu * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12730cfbc0SXuan Hu * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13730cfbc0SXuan Hu * 14730cfbc0SXuan Hu * See the Mulan PSL v2 for more details. 15730cfbc0SXuan Hu ***************************************************************************************/ 16730cfbc0SXuan Hu 17730cfbc0SXuan Hupackage xiangshan.backend 18730cfbc0SXuan Hu 1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 20730cfbc0SXuan Huimport chisel3._ 21730cfbc0SXuan Huimport chisel3.util._ 22730cfbc0SXuan Huimport xiangshan.backend.Bundles._ 23730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._ 244e9757ccSfdyimport xiangshan.backend.datapath.RdConfig._ 25c34b4b06SXuan Huimport xiangshan.backend.datapath.WbConfig._ 26c34b4b06SXuan Huimport xiangshan.backend.datapath.{WakeUpConfig, WbArbiterParams} 27730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams 28730cfbc0SXuan Huimport xiangshan.backend.issue._ 29730cfbc0SXuan Huimport xiangshan.backend.regfile._ 30d97a1af7SXuan Huimport xiangshan.{DebugOptionsKey, XSCoreParamsKey} 31730cfbc0SXuan Hu 320c7ebb58Sxiaofeibao-xjtuimport scala.collection.mutable 3339c59369SXuan Huimport scala.reflect.{ClassTag, classTag} 34c34b4b06SXuan Hu 35730cfbc0SXuan Hucase class BackendParams( 36730cfbc0SXuan Hu schdParams : Map[SchedulerType, SchdBlockParams], 37730cfbc0SXuan Hu pregParams : Seq[PregParams], 38bf35baadSXuan Hu iqWakeUpParams : Seq[WakeUpConfig], 39730cfbc0SXuan Hu) { 404e9757ccSfdy 41b7d9e8d5Sxiaofeibao-xjtu def debugEn(implicit p: Parameters): Boolean = p(DebugOptionsKey).AlwaysBasicDiff || p(DebugOptionsKey).EnableDifftest 420c7ebb58Sxiaofeibao-xjtu 430c7ebb58Sxiaofeibao-xjtu val copyPdestInfo = mutable.HashMap[Int, (Int, Int)]() 440c7ebb58Sxiaofeibao-xjtu 454c5a0d77Sxiaofeibao-xjtu def updateCopyPdestInfo: Unit = allExuParams.filter(_.copyWakeupOut).map(x => getExuIdx(x.name) -> (x.copyDistance, -1)).foreach { x => 460c7ebb58Sxiaofeibao-xjtu copyPdestInfo.addOne(x) 470c7ebb58Sxiaofeibao-xjtu } 480c7ebb58Sxiaofeibao-xjtu def isCopyPdest(exuIdx: Int): Boolean = { 490c7ebb58Sxiaofeibao-xjtu copyPdestInfo.contains(exuIdx) 500c7ebb58Sxiaofeibao-xjtu } 510c7ebb58Sxiaofeibao-xjtu def connectWakeup(exuIdx: Int): Unit = { 520c7ebb58Sxiaofeibao-xjtu println(s"[Backend] copyPdestInfo ${copyPdestInfo}") 530c7ebb58Sxiaofeibao-xjtu if (copyPdestInfo.contains(exuIdx)) { 540c7ebb58Sxiaofeibao-xjtu println(s"[Backend] exuIdx ${exuIdx} be connected, old info ${copyPdestInfo(exuIdx)}") 550c7ebb58Sxiaofeibao-xjtu val newInfo = exuIdx -> (copyPdestInfo(exuIdx)._1, copyPdestInfo(exuIdx)._2 + 1) 560c7ebb58Sxiaofeibao-xjtu copyPdestInfo.remove(exuIdx) 570c7ebb58Sxiaofeibao-xjtu copyPdestInfo += newInfo 580c7ebb58Sxiaofeibao-xjtu println(s"[Backend] exuIdx ${exuIdx} be connected, new info ${copyPdestInfo(exuIdx)}") 590c7ebb58Sxiaofeibao-xjtu } 600c7ebb58Sxiaofeibao-xjtu } 610c7ebb58Sxiaofeibao-xjtu def getCopyPdestIndex(exuIdx: Int): Int = { 620c7ebb58Sxiaofeibao-xjtu copyPdestInfo(exuIdx)._2 / copyPdestInfo(exuIdx)._1 630c7ebb58Sxiaofeibao-xjtu } 64730cfbc0SXuan Hu def intSchdParams = schdParams.get(IntScheduler()) 6560f0c5aeSxiaofeibao def fpSchdParams = schdParams.get(FpScheduler()) 66730cfbc0SXuan Hu def vfSchdParams = schdParams.get(VfScheduler()) 67730cfbc0SXuan Hu def memSchdParams = schdParams.get(MemScheduler()) 68730cfbc0SXuan Hu def allSchdParams: Seq[SchdBlockParams] = 6960f0c5aeSxiaofeibao (Seq(intSchdParams) :+ fpSchdParams :+ vfSchdParams :+ memSchdParams) 70730cfbc0SXuan Hu .filter(_.nonEmpty) 71730cfbc0SXuan Hu .map(_.get) 72730cfbc0SXuan Hu def allIssueParams: Seq[IssueBlockParams] = 73730cfbc0SXuan Hu allSchdParams.map(_.issueBlockParams).flatten 74730cfbc0SXuan Hu def allExuParams: Seq[ExeUnitParams] = 75730cfbc0SXuan Hu allIssueParams.map(_.exuBlockParams).flatten 76730cfbc0SXuan Hu 77670870b3SXuan Hu // filter not fake exu unit 78670870b3SXuan Hu def allRealExuParams = 79670870b3SXuan Hu allExuParams.filterNot(_.fakeUnit) 80670870b3SXuan Hu 81730cfbc0SXuan Hu def intPregParams: IntPregParams = pregParams.collectFirst { case x: IntPregParams => x }.get 8260f0c5aeSxiaofeibao def fpPregParams: FpPregParams = pregParams.collectFirst { case x: FpPregParams => x }.get 83730cfbc0SXuan Hu def vfPregParams: VfPregParams = pregParams.collectFirst { case x: VfPregParams => x }.get 8439c59369SXuan Hu def getPregParams: Map[DataConfig, PregParams] = { 8539c59369SXuan Hu pregParams.map(x => (x.dataCfg, x)).toMap 8639c59369SXuan Hu } 8739c59369SXuan Hu 88c0be7f33SXuan Hu def pregIdxWidth = pregParams.map(_.addrWidth).max 89730cfbc0SXuan Hu 9098639abbSXuan Hu def numSrc : Int = allSchdParams.map(_.issueBlockParams.map(_.numSrc).max).max 9198639abbSXuan Hu def numRegSrc : Int = allSchdParams.map(_.issueBlockParams.map(_.numRegSrc).max).max 92d6f9198fSXuan Hu def numVecRegSrc: Int = allSchdParams.map(_.issueBlockParams.map(_.numVecSrc).max).max 93d6f9198fSXuan Hu 9498639abbSXuan Hu 95730cfbc0SXuan Hu def AluCnt = allSchdParams.map(_.AluCnt).sum 96730cfbc0SXuan Hu def StaCnt = allSchdParams.map(_.StaCnt).sum 97730cfbc0SXuan Hu def StdCnt = allSchdParams.map(_.StdCnt).sum 98730cfbc0SXuan Hu def LduCnt = allSchdParams.map(_.LduCnt).sum 99b133b458SXuan Hu def HyuCnt = allSchdParams.map(_.HyuCnt).sum 1004ee69032SzhanglyGit def VlduCnt = allSchdParams.map(_.VlduCnt).sum 101f9f1abd7SXuan Hu def VstuCnt = allSchdParams.map(_.VstuCnt).sum 102b133b458SXuan Hu def LsExuCnt = StaCnt + LduCnt + HyuCnt 103d7739d95Ssfencevma val LdExuCnt = LduCnt + HyuCnt 10405cd9e72SHaojin Tang val StaExuCnt = StaCnt + HyuCnt 105730cfbc0SXuan Hu def JmpCnt = allSchdParams.map(_.JmpCnt).sum 106730cfbc0SXuan Hu def BrhCnt = allSchdParams.map(_.BrhCnt).sum 107d8a24b06SzhanglyGit def CsrCnt = allSchdParams.map(_.CsrCnt).sum 108730cfbc0SXuan Hu def IqCnt = allSchdParams.map(_.issueBlockParams.length).sum 109730cfbc0SXuan Hu 110730cfbc0SXuan Hu def numPcReadPort = allSchdParams.map(_.numPcReadPort).sum 1115f80df32Sxiaofeibao-xjtu def numPcMemReadPort = allExuParams.filter(_.needPc).size 112670870b3SXuan Hu def numTargetReadPort = allRealExuParams.count(x => x.needTarget) 113730cfbc0SXuan Hu 11439c59369SXuan Hu def numPregRd(dataCfg: DataConfig) = this.getRfReadSize(dataCfg) 11539c59369SXuan Hu def numPregWb(dataCfg: DataConfig) = this.getRfWriteSize(dataCfg) 11639c59369SXuan Hu 117730cfbc0SXuan Hu def numNoDataWB = allSchdParams.map(_.numNoDataWB).sum 118730cfbc0SXuan Hu def numExu = allSchdParams.map(_.numExu).sum 119730cfbc0SXuan Hu 120670870b3SXuan Hu def numException = allRealExuParams.count(_.exceptionOut.nonEmpty) 121730cfbc0SXuan Hu 122730cfbc0SXuan Hu def numRedirect = allSchdParams.map(_.numRedirect).sum 123730cfbc0SXuan Hu 124d97a1af7SXuan Hu def numLoadDp = memSchdParams.get.issueBlockParams.filter(x => x.isLdAddrIQ || x.isHyAddrIQ).map(_.numEnq).sum 125d97a1af7SXuan Hu 126d97a1af7SXuan Hu def numStoreDp = memSchdParams.get.issueBlockParams.filter(x => x.isStAddrIQ || x.isHyAddrIQ).map(_.numEnq).sum 127d97a1af7SXuan Hu 128*82674533Sxiaofeibao def genIntIQValidNumBundle(implicit p: Parameters) = { 1296ccce570SzhanglyGit this.intSchdParams.get.issueBlockParams.map(x => Vec(x.numDeq, UInt((x.numEntries).U.getWidth.W))) 130c1e19666Sxiaofeibao-xjtu } 131c1e19666Sxiaofeibao-xjtu 132*82674533Sxiaofeibao def genFpIQValidNumBundle(implicit p: Parameters) = { 133*82674533Sxiaofeibao this.fpSchdParams.get.issueBlockParams.map(x => Vec(x.numDeq, UInt((x.numEntries).U.getWidth.W))) 134*82674533Sxiaofeibao } 135*82674533Sxiaofeibao 136730cfbc0SXuan Hu def genIntWriteBackBundle(implicit p: Parameters) = { 13739c59369SXuan Hu Seq.fill(this.getIntRfWriteSize)(new RfWritePortWithConfig(IntData(), intPregParams.addrWidth)) 138730cfbc0SXuan Hu } 139730cfbc0SXuan Hu 14060f0c5aeSxiaofeibao def genFpWriteBackBundle(implicit p: Parameters) = { 14160f0c5aeSxiaofeibao Seq.fill(this.getFpRfWriteSize)(new RfWritePortWithConfig(FpData(), fpPregParams.addrWidth)) 14260f0c5aeSxiaofeibao } 14360f0c5aeSxiaofeibao 144730cfbc0SXuan Hu def genVfWriteBackBundle(implicit p: Parameters) = { 14539c59369SXuan Hu Seq.fill(this.getVfRfWriteSize)(new RfWritePortWithConfig(VecData(), vfPregParams.addrWidth)) 146730cfbc0SXuan Hu } 147730cfbc0SXuan Hu 148730cfbc0SXuan Hu def genWriteBackBundles(implicit p: Parameters): Seq[RfWritePortWithConfig] = { 149730cfbc0SXuan Hu genIntWriteBackBundle ++ genVfWriteBackBundle 150730cfbc0SXuan Hu } 151730cfbc0SXuan Hu 152730cfbc0SXuan Hu def genWrite2CtrlBundles(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = { 15399bd2aafSHaojin Tang MixedVec(allSchdParams.map(_.genExuOutputValidBundle.flatten).flatten) 154730cfbc0SXuan Hu } 155730cfbc0SXuan Hu 156730cfbc0SXuan Hu def getIntWbArbiterParams: WbArbiterParams = { 15739c59369SXuan Hu val intWbCfgs: Seq[IntWB] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(_.writeInt)).map(_.asInstanceOf[IntWB]) 15839c59369SXuan Hu datapath.WbArbiterParams(intWbCfgs, intPregParams, this) 159730cfbc0SXuan Hu } 160730cfbc0SXuan Hu 161730cfbc0SXuan Hu def getVfWbArbiterParams: WbArbiterParams = { 16260f0c5aeSxiaofeibao val vfWbCfgs: Seq[VfWB] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(x => x.writeVec)).map(_.asInstanceOf[VfWB]) 16339c59369SXuan Hu datapath.WbArbiterParams(vfWbCfgs, vfPregParams, this) 164730cfbc0SXuan Hu } 1658d29ec32Sczw 16660f0c5aeSxiaofeibao def getFpWbArbiterParams: WbArbiterParams = { 16760f0c5aeSxiaofeibao val fpWbCfgs: Seq[FpWB] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(x => x.writeFp)).map(_.asInstanceOf[FpWB]) 16860f0c5aeSxiaofeibao datapath.WbArbiterParams(fpWbCfgs, vfPregParams, this) 16960f0c5aeSxiaofeibao } 17060f0c5aeSxiaofeibao 171c34b4b06SXuan Hu /** 172c34b4b06SXuan Hu * Get regfile read port params 17339c59369SXuan Hu * 17439c59369SXuan Hu * @param dataCfg [[IntData]] or [[VecData]] 175c34b4b06SXuan Hu * @return Seq[port->Seq[(exuIdx, priority)] 176c34b4b06SXuan Hu */ 17739c59369SXuan Hu def getRdPortParams(dataCfg: DataConfig) = { 178c34b4b06SXuan Hu // port -> Seq[exuIdx, priority] 179670870b3SXuan Hu val cfgs: Seq[(Int, Seq[(Int, Int)])] = allRealExuParams 180c34b4b06SXuan Hu .flatMap(x => x.rfrPortConfigs.flatten.map(xx => (xx, x.exuIdx))) 18139c59369SXuan Hu .filter { x => x._1.getDataConfig == dataCfg } 182c34b4b06SXuan Hu .map(x => (x._1.port, (x._2, x._1.priority))) 183c34b4b06SXuan Hu .groupBy(_._1) 184c34b4b06SXuan Hu .map(x => (x._1, x._2.map(_._2).sortBy({ case (priority, _) => priority }))) 185c34b4b06SXuan Hu .toSeq 186c34b4b06SXuan Hu .sortBy(_._1) 187c34b4b06SXuan Hu cfgs 188c34b4b06SXuan Hu } 189c34b4b06SXuan Hu 190c34b4b06SXuan Hu /** 191c34b4b06SXuan Hu * Get regfile write back port params 192c34b4b06SXuan Hu * 19339c59369SXuan Hu * @param dataCfg [[IntData]] or [[VecData]] 194c34b4b06SXuan Hu * @return Seq[port->Seq[(exuIdx, priority)] 195c34b4b06SXuan Hu */ 19639c59369SXuan Hu def getWbPortParams(dataCfg: DataConfig) = { 197670870b3SXuan Hu val cfgs: Seq[(Int, Seq[(Int, Int)])] = allRealExuParams 19839c59369SXuan Hu .flatMap(x => x.wbPortConfigs.map(xx => (xx, x.exuIdx))) 19939c59369SXuan Hu .filter { x => x._1.dataCfg == dataCfg } 200c34b4b06SXuan Hu .map(x => (x._1.port, (x._2, x._1.priority))) 201c34b4b06SXuan Hu .groupBy(_._1) 202c34b4b06SXuan Hu .map(x => (x._1, x._2.map(_._2))) 203c34b4b06SXuan Hu .toSeq 204c34b4b06SXuan Hu .sortBy(_._1) 205c34b4b06SXuan Hu cfgs 206c34b4b06SXuan Hu } 207c34b4b06SXuan Hu 20839c59369SXuan Hu def getRdPortIndices(dataCfg: DataConfig) = { 20939c59369SXuan Hu this.getRdPortParams(dataCfg).map(_._1) 21039c59369SXuan Hu } 21139c59369SXuan Hu 21239c59369SXuan Hu def getWbPortIndices(dataCfg: DataConfig) = { 21339c59369SXuan Hu this.getWbPortParams(dataCfg).map(_._1) 21439c59369SXuan Hu } 21539c59369SXuan Hu 21639c59369SXuan Hu def getRdCfgs[T <: RdConfig](implicit tag: ClassTag[T]): Seq[Seq[Seq[RdConfig]]] = { 21739c59369SXuan Hu val rdCfgs: Seq[Seq[Seq[RdConfig]]] = allIssueParams.map( 21839c59369SXuan Hu _.exuBlockParams.map( 21939c59369SXuan Hu _.rfrPortConfigs.map( 22039c59369SXuan Hu _.collectFirst{ case x: T => x } 22139c59369SXuan Hu .getOrElse(NoRD()) 22239c59369SXuan Hu ) 22339c59369SXuan Hu ) 22439c59369SXuan Hu ) 22539c59369SXuan Hu rdCfgs 22639c59369SXuan Hu } 22739c59369SXuan Hu 22839c59369SXuan Hu def getAllWbCfgs: Seq[Seq[Set[PregWB]]] = { 22939c59369SXuan Hu allIssueParams.map(_.exuBlockParams.map(_.wbPortConfigs.toSet)) 23039c59369SXuan Hu } 23139c59369SXuan Hu 23239c59369SXuan Hu def getWbCfgs[T <: PregWB](implicit tag: ClassTag[T]): Seq[Seq[PregWB]] = { 23339c59369SXuan Hu val wbCfgs: Seq[Seq[PregWB]] = allIssueParams.map(_.exuBlockParams.map(_.wbPortConfigs.collectFirst{ case x: T => x }.getOrElse(NoWB()))) 23439c59369SXuan Hu wbCfgs 23539c59369SXuan Hu } 23639c59369SXuan Hu 23739c59369SXuan Hu /** 23839c59369SXuan Hu * Get size of read ports of int regfile 23939c59369SXuan Hu * 24039c59369SXuan Hu * @return if [[IntPregParams.numRead]] is [[None]], get size of ports in [[IntRD]] 24139c59369SXuan Hu */ 24239c59369SXuan Hu def getIntRfReadSize = { 24339c59369SXuan Hu this.intPregParams.numRead.getOrElse(this.getRdPortIndices(IntData()).size) 24439c59369SXuan Hu } 24539c59369SXuan Hu 24639c59369SXuan Hu /** 24739c59369SXuan Hu * Get size of write ports of vf regfile 24839c59369SXuan Hu * 24939c59369SXuan Hu * @return if [[IntPregParams.numWrite]] is [[None]], get size of ports in [[IntWB]] 25039c59369SXuan Hu */ 25139c59369SXuan Hu def getIntRfWriteSize = { 25239c59369SXuan Hu this.intPregParams.numWrite.getOrElse(this.getWbPortIndices(IntData()).size) 25339c59369SXuan Hu } 25439c59369SXuan Hu 25539c59369SXuan Hu /** 25660f0c5aeSxiaofeibao * Get size of write ports of fp regfile 25760f0c5aeSxiaofeibao * 25860f0c5aeSxiaofeibao * @return if [[FpPregParams.numWrite]] is [[None]], get size of ports in [[FpWB]] 25960f0c5aeSxiaofeibao */ 26060f0c5aeSxiaofeibao def getFpRfWriteSize = { 26160f0c5aeSxiaofeibao this.fpPregParams.numWrite.getOrElse(this.getWbPortIndices(FpData()).size) 26260f0c5aeSxiaofeibao } 26360f0c5aeSxiaofeibao 26460f0c5aeSxiaofeibao /** 26539c59369SXuan Hu * Get size of read ports of int regfile 26639c59369SXuan Hu * 26739c59369SXuan Hu * @return if [[VfPregParams.numRead]] is [[None]], get size of ports in [[VfRD]] 26839c59369SXuan Hu */ 26939c59369SXuan Hu def getVfRfReadSize = { 27039c59369SXuan Hu this.vfPregParams.numRead.getOrElse(this.getRdPortIndices(VecData()).size) 27139c59369SXuan Hu } 27239c59369SXuan Hu 27339c59369SXuan Hu /** 27439c59369SXuan Hu * Get size of write ports of vf regfile 27539c59369SXuan Hu * 27639c59369SXuan Hu * @return if [[VfPregParams.numWrite]] is [[None]], get size of ports in [[VfWB]] 27739c59369SXuan Hu */ 27839c59369SXuan Hu def getVfRfWriteSize = { 27939c59369SXuan Hu this.vfPregParams.numWrite.getOrElse(this.getWbPortIndices(VecData()).size) 28039c59369SXuan Hu } 28139c59369SXuan Hu 28239c59369SXuan Hu def getRfReadSize(dataCfg: DataConfig) = { 283e703da02SzhanglyGit dataCfg match{ 284e703da02SzhanglyGit case IntData() => this.getPregParams(dataCfg).numRead.getOrElse(this.getRdPortIndices(dataCfg).size) 28560f0c5aeSxiaofeibao case FpData() => this.getPregParams(dataCfg).numRead.getOrElse(this.getRdPortIndices(dataCfg).size) 286f4b98c41Ssinsanction case VecData() => this.getPregParams(dataCfg).numRead.getOrElse(this.getRdPortIndices(dataCfg).size) 287e703da02SzhanglyGit } 28839c59369SXuan Hu } 28939c59369SXuan Hu 29039c59369SXuan Hu def getRfWriteSize(dataCfg: DataConfig) = { 29139c59369SXuan Hu this.getPregParams(dataCfg).numWrite.getOrElse(this.getWbPortIndices(dataCfg).size) 29239c59369SXuan Hu } 29339c59369SXuan Hu 294cdac04a3SXuan Hu def getExuIdx(name: String): Int = { 295670870b3SXuan Hu val exuParams = allRealExuParams 296acb0b98eSXuan Hu if (name != "WB") { 297acb0b98eSXuan Hu val foundExu = exuParams.find(_.name == name) 298acb0b98eSXuan Hu require(foundExu.nonEmpty, s"exu $name not find") 299acb0b98eSXuan Hu foundExu.get.exuIdx 300acb0b98eSXuan Hu } else 301cdac04a3SXuan Hu -1 302cdac04a3SXuan Hu } 303cdac04a3SXuan Hu 304c0be7f33SXuan Hu def getExuName(idx: Int): String = { 305670870b3SXuan Hu val exuParams = allRealExuParams 306c0be7f33SXuan Hu exuParams(idx).name 307c0be7f33SXuan Hu } 308c0be7f33SXuan Hu 30946908ecfSXuan Hu def getExuParamByName(name: String): ExeUnitParams = { 31046908ecfSXuan Hu val exuParams = allExuParams 31146908ecfSXuan Hu exuParams.find(_.name == name).get 31246908ecfSXuan Hu } 31346908ecfSXuan Hu 31404c99ecaSXuan Hu def getLdExuIdx(exu: ExeUnitParams): Int = { 31504c99ecaSXuan Hu val ldExuParams = allRealExuParams.filter(x => x.hasHyldaFu || x.hasLoadFu) 31604c99ecaSXuan Hu ldExuParams.indexOf(exu) 31704c99ecaSXuan Hu } 31804c99ecaSXuan Hu 319670870b3SXuan Hu def getIntWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allRealExuParams.groupBy(x => x.getIntWBPort.getOrElse(IntWB(port = -1)).port).filter(_._1 != -1) 32060f0c5aeSxiaofeibao def getFpWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allRealExuParams.groupBy(x => x.getFpWBPort.getOrElse(FpWB(port = -1)).port).filter(_._1 != -1) 321670870b3SXuan Hu def getVfWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allRealExuParams.groupBy(x => x.getVfWBPort.getOrElse(VfWB(port = -1)).port).filter(_._1 != -1) 3224e9757ccSfdy 32339c59369SXuan Hu private def isContinuous(portIndices: Seq[Int]): Boolean = { 32439c59369SXuan Hu val portIndicesSet = portIndices.toSet 32539c59369SXuan Hu portIndicesSet.min == 0 && portIndicesSet.max == portIndicesSet.size - 1 32639c59369SXuan Hu } 32739c59369SXuan Hu 3284e9757ccSfdy def configChecks = { 32939c59369SXuan Hu checkReadPortContinuous 33039c59369SXuan Hu checkWritePortContinuous 33139c59369SXuan Hu configCheck 33239c59369SXuan Hu } 33339c59369SXuan Hu 33439c59369SXuan Hu def checkReadPortContinuous = { 3355edcc45fSHaojin Tang pregParams.filterNot(_.isFake).foreach { x => 33639c59369SXuan Hu if (x.numRead.isEmpty) { 33739c59369SXuan Hu val portIndices: Seq[Int] = getRdPortIndices(x.dataCfg) 33839c59369SXuan Hu require(isContinuous(portIndices), 33939c59369SXuan Hu s"The read ports of ${x.getClass.getSimpleName} should be continuous, " + 34039c59369SXuan Hu s"when numRead of ${x.getClass.getSimpleName} is None. The read port indices are $portIndices") 34139c59369SXuan Hu } 34239c59369SXuan Hu } 34339c59369SXuan Hu } 34439c59369SXuan Hu 34539c59369SXuan Hu def checkWritePortContinuous = { 3465edcc45fSHaojin Tang pregParams.filterNot(_.isFake).foreach { x => 34739c59369SXuan Hu if (x.numWrite.isEmpty) { 34839c59369SXuan Hu val portIndices: Seq[Int] = getWbPortIndices(x.dataCfg) 34939c59369SXuan Hu require( 35039c59369SXuan Hu isContinuous(portIndices), 35139c59369SXuan Hu s"The write ports of ${x.getClass.getSimpleName} should be continuous, " + 35239c59369SXuan Hu s"when numWrite of ${x.getClass.getSimpleName} is None. The write port indices are $portIndices" 35339c59369SXuan Hu ) 35439c59369SXuan Hu } 35539c59369SXuan Hu } 35639c59369SXuan Hu } 35739c59369SXuan Hu 35839c59369SXuan Hu def configCheck = { 3594e9757ccSfdy // check 0 3607f8f47b4SXuan Hu val maxPortSource = 4 3614e9757ccSfdy 362670870b3SXuan Hu allRealExuParams.map { 3634e9757ccSfdy case exuParam => exuParam.wbPortConfigs.collectFirst { case x: IntWB => x } 3644e9757ccSfdy }.filter(_.isDefined).groupBy(_.get.port).foreach { 3654e9757ccSfdy case (wbPort, priorities) => assert(priorities.size <= maxPortSource, "There has " + priorities.size + " exu's " + "Int WBport is " + wbPort + ", but the maximum is " + maxPortSource + ".") 3664e9757ccSfdy } 367670870b3SXuan Hu allRealExuParams.map { 3684e9757ccSfdy case exuParam => exuParam.wbPortConfigs.collectFirst { case x: VfWB => x } 3694e9757ccSfdy }.filter(_.isDefined).groupBy(_.get.port).foreach { 3704e9757ccSfdy case (wbPort, priorities) => assert(priorities.size <= maxPortSource, "There has " + priorities.size + " exu's " + "Vf WBport is " + wbPort + ", but the maximum is " + maxPortSource + ".") 3714e9757ccSfdy } 3724e9757ccSfdy 3734e9757ccSfdy // check 1 3748d035b8dSsinsanction // if some exus share the same wb port and rd ports, 3758d035b8dSsinsanction // the exu with high priority at wb must also have high priority at rd. 37660f0c5aeSxiaofeibao val wbTypes = Seq(IntWB(), FpWB(), VfWB()) 37760f0c5aeSxiaofeibao val rdTypes = Seq(IntRD(), FpRD(), VfRD()) 3784e9757ccSfdy for(wbType <- wbTypes){ 3794e9757ccSfdy for(rdType <- rdTypes){ 3808d035b8dSsinsanction println(s"[BackendParams] wbType: ${wbType}, rdType: ${rdType}") 381670870b3SXuan Hu allRealExuParams.map { 3824e9757ccSfdy case exuParam => 3834e9757ccSfdy val wbPortConfigs = exuParam.wbPortConfigs 3844e9757ccSfdy val wbConfigs = wbType match{ 3854e9757ccSfdy case _: IntWB => wbPortConfigs.collectFirst { case x: IntWB => x } 38660f0c5aeSxiaofeibao case _: FpWB => wbPortConfigs.collectFirst { case x: FpWB => x } 3874e9757ccSfdy case _: VfWB => wbPortConfigs.collectFirst { case x: VfWB => x } 3884e9757ccSfdy case _ => None 3894e9757ccSfdy } 3904e9757ccSfdy val rfReadPortConfigs = exuParam.rfrPortConfigs 3914e9757ccSfdy val rdConfigs = rdType match{ 3924e9757ccSfdy case _: IntRD => rfReadPortConfigs.flatten.filter(_.isInstanceOf[IntRD]) 39360f0c5aeSxiaofeibao case _: FpRD => rfReadPortConfigs.flatten.filter(_.isInstanceOf[FpRD]) 3944e9757ccSfdy case _: VfRD => rfReadPortConfigs.flatten.filter(_.isInstanceOf[VfRD]) 3954e9757ccSfdy case _ => Seq() 3964e9757ccSfdy } 3974e9757ccSfdy (wbConfigs, rdConfigs) 3984e9757ccSfdy }.filter(_._1.isDefined) 3994e9757ccSfdy .sortBy(_._1.get.priority) 4008d035b8dSsinsanction .groupBy(_._1.get.port).map { case (wbPort, intWbRdPairs) => 4018d035b8dSsinsanction val rdCfgs = intWbRdPairs.map(_._2).flatten 4028d035b8dSsinsanction println(s"[BackendParams] wb port ${wbPort} rdcfgs: ${rdCfgs}") 4038d035b8dSsinsanction rdCfgs.groupBy(_.port).foreach { case (p, rdCfg) => 4048d035b8dSsinsanction //println(s"[BackendParams] rdport: ${p}, cfgs: ${rdCfg}") 4058d035b8dSsinsanction rdCfg.zip(rdCfg.drop(1)).foreach { case (cfg0, cfg1) => assert(cfg0.priority <= cfg1.priority, s"an exu has high priority at ${wbType} wb port ${wbPort}, but has low priority at ${rdType} rd port ${p}") } 4068d035b8dSsinsanction } 4078d035b8dSsinsanction } 4084e9757ccSfdy } 4094e9757ccSfdy } 4104e9757ccSfdy } 411730cfbc0SXuan Hu} 412