xref: /XiangShan/src/main/scala/xiangshan/backend/BackendParams.scala (revision 05cd9e72c32a8cbec0c79fff464b25769d7b9060)
1730cfbc0SXuan Hu/***************************************************************************************
2730cfbc0SXuan Hu  * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3730cfbc0SXuan Hu  * Copyright (c) 2020-2021 Peng Cheng Laboratory
4730cfbc0SXuan Hu  *
5730cfbc0SXuan Hu  * XiangShan is licensed under Mulan PSL v2.
6730cfbc0SXuan Hu  * You can use this software according to the terms and conditions of the Mulan PSL v2.
7730cfbc0SXuan Hu  * You may obtain a copy of Mulan PSL v2 at:
8730cfbc0SXuan Hu  *          http://license.coscl.org.cn/MulanPSL2
9730cfbc0SXuan Hu  *
10730cfbc0SXuan Hu  * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11730cfbc0SXuan Hu  * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12730cfbc0SXuan Hu  * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13730cfbc0SXuan Hu  *
14730cfbc0SXuan Hu  * See the Mulan PSL v2 for more details.
15730cfbc0SXuan Hu  ***************************************************************************************/
16730cfbc0SXuan Hu
17730cfbc0SXuan Hupackage xiangshan.backend
18730cfbc0SXuan Hu
1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
20730cfbc0SXuan Huimport chisel3._
21730cfbc0SXuan Huimport chisel3.util._
22730cfbc0SXuan Huimport xiangshan.backend.Bundles._
23730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._
244e9757ccSfdyimport xiangshan.backend.datapath.RdConfig._
25c34b4b06SXuan Huimport xiangshan.backend.datapath.WbConfig._
26c34b4b06SXuan Huimport xiangshan.backend.datapath.{WakeUpConfig, WbArbiterParams}
27730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams
28730cfbc0SXuan Huimport xiangshan.backend.issue._
29730cfbc0SXuan Huimport xiangshan.backend.regfile._
30b7d9e8d5Sxiaofeibao-xjtuimport xiangshan.DebugOptionsKey
31730cfbc0SXuan Hu
3239c59369SXuan Huimport scala.reflect.{ClassTag, classTag}
33c34b4b06SXuan Hu
34730cfbc0SXuan Hucase class BackendParams(
35730cfbc0SXuan Hu  schdParams : Map[SchedulerType, SchdBlockParams],
36730cfbc0SXuan Hu  pregParams : Seq[PregParams],
37bf35baadSXuan Hu  iqWakeUpParams : Seq[WakeUpConfig],
38730cfbc0SXuan Hu) {
394e9757ccSfdy
404e9757ccSfdy  configChecks
414e9757ccSfdy
42b7d9e8d5Sxiaofeibao-xjtu  def debugEn(implicit p: Parameters): Boolean = p(DebugOptionsKey).AlwaysBasicDiff || p(DebugOptionsKey).EnableDifftest
43730cfbc0SXuan Hu  def intSchdParams = schdParams.get(IntScheduler())
44730cfbc0SXuan Hu  def vfSchdParams = schdParams.get(VfScheduler())
45730cfbc0SXuan Hu  def memSchdParams = schdParams.get(MemScheduler())
46730cfbc0SXuan Hu  def allSchdParams: Seq[SchdBlockParams] =
47730cfbc0SXuan Hu    (Seq(intSchdParams) :+ vfSchdParams :+ memSchdParams)
48730cfbc0SXuan Hu    .filter(_.nonEmpty)
49730cfbc0SXuan Hu    .map(_.get)
50730cfbc0SXuan Hu  def allIssueParams: Seq[IssueBlockParams] =
51730cfbc0SXuan Hu    allSchdParams.map(_.issueBlockParams).flatten
52730cfbc0SXuan Hu  def allExuParams: Seq[ExeUnitParams] =
53730cfbc0SXuan Hu    allIssueParams.map(_.exuBlockParams).flatten
54730cfbc0SXuan Hu
55670870b3SXuan Hu  // filter not fake exu unit
56670870b3SXuan Hu  def allRealExuParams =
57670870b3SXuan Hu    allExuParams.filterNot(_.fakeUnit)
58670870b3SXuan Hu
59730cfbc0SXuan Hu  def intPregParams: IntPregParams = pregParams.collectFirst { case x: IntPregParams => x }.get
60730cfbc0SXuan Hu  def vfPregParams: VfPregParams = pregParams.collectFirst { case x: VfPregParams => x }.get
6139c59369SXuan Hu  def getPregParams: Map[DataConfig, PregParams] = {
6239c59369SXuan Hu    pregParams.map(x => (x.dataCfg, x)).toMap
6339c59369SXuan Hu  }
6439c59369SXuan Hu
65c0be7f33SXuan Hu  def pregIdxWidth = pregParams.map(_.addrWidth).max
66730cfbc0SXuan Hu
6798639abbSXuan Hu  def numSrc      : Int = allSchdParams.map(_.issueBlockParams.map(_.numSrc).max).max
6898639abbSXuan Hu  def numRegSrc   : Int = allSchdParams.map(_.issueBlockParams.map(_.numRegSrc).max).max
69d6f9198fSXuan Hu  def numVecRegSrc: Int = allSchdParams.map(_.issueBlockParams.map(_.numVecSrc).max).max
70d6f9198fSXuan Hu
7198639abbSXuan Hu
72730cfbc0SXuan Hu  def AluCnt = allSchdParams.map(_.AluCnt).sum
73730cfbc0SXuan Hu  def StaCnt = allSchdParams.map(_.StaCnt).sum
74730cfbc0SXuan Hu  def StdCnt = allSchdParams.map(_.StdCnt).sum
75730cfbc0SXuan Hu  def LduCnt = allSchdParams.map(_.LduCnt).sum
76b133b458SXuan Hu  def HyuCnt = allSchdParams.map(_.HyuCnt).sum
774ee69032SzhanglyGit  def VlduCnt = allSchdParams.map(_.VlduCnt).sum
78f9f1abd7SXuan Hu  def VstuCnt = allSchdParams.map(_.VstuCnt).sum
79b133b458SXuan Hu  def LsExuCnt = StaCnt + LduCnt + HyuCnt
80d7739d95Ssfencevma  val LdExuCnt = LduCnt + HyuCnt
81*05cd9e72SHaojin Tang  val StaExuCnt = StaCnt + HyuCnt
82730cfbc0SXuan Hu  def JmpCnt = allSchdParams.map(_.JmpCnt).sum
83730cfbc0SXuan Hu  def BrhCnt = allSchdParams.map(_.BrhCnt).sum
84d8a24b06SzhanglyGit  def CsrCnt = allSchdParams.map(_.CsrCnt).sum
85730cfbc0SXuan Hu  def IqCnt = allSchdParams.map(_.issueBlockParams.length).sum
86730cfbc0SXuan Hu
87730cfbc0SXuan Hu  def numPcReadPort = allSchdParams.map(_.numPcReadPort).sum
88670870b3SXuan Hu  def numTargetReadPort = allRealExuParams.count(x => x.needTarget)
89730cfbc0SXuan Hu
9039c59369SXuan Hu  def numPregRd(dataCfg: DataConfig) = this.getRfReadSize(dataCfg)
9139c59369SXuan Hu  def numPregWb(dataCfg: DataConfig) = this.getRfWriteSize(dataCfg)
9239c59369SXuan Hu
93730cfbc0SXuan Hu  def numNoDataWB = allSchdParams.map(_.numNoDataWB).sum
94730cfbc0SXuan Hu  def numExu = allSchdParams.map(_.numExu).sum
95e2e5f6b0SXuan Hu  def vconfigPort = 0 // Todo: remove it
96730cfbc0SXuan Hu
97670870b3SXuan Hu  def numException = allRealExuParams.count(_.exceptionOut.nonEmpty)
98730cfbc0SXuan Hu
99730cfbc0SXuan Hu  def numRedirect = allSchdParams.map(_.numRedirect).sum
100730cfbc0SXuan Hu
101730cfbc0SXuan Hu  def genIntWriteBackBundle(implicit p: Parameters) = {
10239c59369SXuan Hu    Seq.fill(this.getIntRfWriteSize)(new RfWritePortWithConfig(IntData(), intPregParams.addrWidth))
103730cfbc0SXuan Hu  }
104730cfbc0SXuan Hu
105730cfbc0SXuan Hu  def genVfWriteBackBundle(implicit p: Parameters) = {
10639c59369SXuan Hu    Seq.fill(this.getVfRfWriteSize)(new RfWritePortWithConfig(VecData(), vfPregParams.addrWidth))
107730cfbc0SXuan Hu  }
108730cfbc0SXuan Hu
109730cfbc0SXuan Hu  def genWriteBackBundles(implicit p: Parameters): Seq[RfWritePortWithConfig] = {
110730cfbc0SXuan Hu    genIntWriteBackBundle ++ genVfWriteBackBundle
111730cfbc0SXuan Hu  }
112730cfbc0SXuan Hu
113730cfbc0SXuan Hu  def genWrite2CtrlBundles(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = {
11499bd2aafSHaojin Tang    MixedVec(allSchdParams.map(_.genExuOutputValidBundle.flatten).flatten)
115730cfbc0SXuan Hu  }
116730cfbc0SXuan Hu
117730cfbc0SXuan Hu  def getIntWbArbiterParams: WbArbiterParams = {
11839c59369SXuan Hu    val intWbCfgs: Seq[IntWB] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(_.writeInt)).map(_.asInstanceOf[IntWB])
11939c59369SXuan Hu    datapath.WbArbiterParams(intWbCfgs, intPregParams, this)
120730cfbc0SXuan Hu  }
121730cfbc0SXuan Hu
122730cfbc0SXuan Hu  def getVfWbArbiterParams: WbArbiterParams = {
12339c59369SXuan Hu    val vfWbCfgs: Seq[VfWB] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(x => x.writeVec || x.writeFp)).map(_.asInstanceOf[VfWB])
12439c59369SXuan Hu    datapath.WbArbiterParams(vfWbCfgs, vfPregParams, this)
125730cfbc0SXuan Hu  }
1268d29ec32Sczw
127c34b4b06SXuan Hu  /**
128c34b4b06SXuan Hu    * Get regfile read port params
12939c59369SXuan Hu    *
13039c59369SXuan Hu    * @param dataCfg [[IntData]] or [[VecData]]
131c34b4b06SXuan Hu    * @return Seq[port->Seq[(exuIdx, priority)]
132c34b4b06SXuan Hu    */
13339c59369SXuan Hu  def getRdPortParams(dataCfg: DataConfig) = {
134c34b4b06SXuan Hu    // port -> Seq[exuIdx, priority]
135670870b3SXuan Hu    val cfgs: Seq[(Int, Seq[(Int, Int)])] = allRealExuParams
136c34b4b06SXuan Hu      .flatMap(x => x.rfrPortConfigs.flatten.map(xx => (xx, x.exuIdx)))
13739c59369SXuan Hu      .filter { x => x._1.getDataConfig == dataCfg }
138c34b4b06SXuan Hu      .map(x => (x._1.port, (x._2, x._1.priority)))
139c34b4b06SXuan Hu      .groupBy(_._1)
140c34b4b06SXuan Hu      .map(x => (x._1, x._2.map(_._2).sortBy({ case (priority, _) => priority })))
141c34b4b06SXuan Hu      .toSeq
142c34b4b06SXuan Hu      .sortBy(_._1)
143c34b4b06SXuan Hu    cfgs
144c34b4b06SXuan Hu  }
145c34b4b06SXuan Hu
146c34b4b06SXuan Hu  /**
147c34b4b06SXuan Hu    * Get regfile write back port params
148c34b4b06SXuan Hu    *
14939c59369SXuan Hu    * @param dataCfg [[IntData]] or [[VecData]]
150c34b4b06SXuan Hu    * @return Seq[port->Seq[(exuIdx, priority)]
151c34b4b06SXuan Hu    */
15239c59369SXuan Hu  def getWbPortParams(dataCfg: DataConfig) = {
153670870b3SXuan Hu    val cfgs: Seq[(Int, Seq[(Int, Int)])] = allRealExuParams
15439c59369SXuan Hu      .flatMap(x => x.wbPortConfigs.map(xx => (xx, x.exuIdx)))
15539c59369SXuan Hu      .filter { x => x._1.dataCfg == dataCfg }
156c34b4b06SXuan Hu      .map(x => (x._1.port, (x._2, x._1.priority)))
157c34b4b06SXuan Hu      .groupBy(_._1)
158c34b4b06SXuan Hu      .map(x => (x._1, x._2.map(_._2)))
159c34b4b06SXuan Hu      .toSeq
160c34b4b06SXuan Hu      .sortBy(_._1)
161c34b4b06SXuan Hu    cfgs
162c34b4b06SXuan Hu  }
163c34b4b06SXuan Hu
16439c59369SXuan Hu  def getRdPortIndices(dataCfg: DataConfig) = {
16539c59369SXuan Hu    this.getRdPortParams(dataCfg).map(_._1)
16639c59369SXuan Hu  }
16739c59369SXuan Hu
16839c59369SXuan Hu  def getWbPortIndices(dataCfg: DataConfig) = {
16939c59369SXuan Hu    this.getWbPortParams(dataCfg).map(_._1)
17039c59369SXuan Hu  }
17139c59369SXuan Hu
17239c59369SXuan Hu  def getRdCfgs[T <: RdConfig](implicit tag: ClassTag[T]): Seq[Seq[Seq[RdConfig]]] = {
17339c59369SXuan Hu    val rdCfgs: Seq[Seq[Seq[RdConfig]]] = allIssueParams.map(
17439c59369SXuan Hu      _.exuBlockParams.map(
17539c59369SXuan Hu        _.rfrPortConfigs.map(
17639c59369SXuan Hu          _.collectFirst{ case x: T => x }
17739c59369SXuan Hu            .getOrElse(NoRD())
17839c59369SXuan Hu        )
17939c59369SXuan Hu      )
18039c59369SXuan Hu    )
18139c59369SXuan Hu    rdCfgs
18239c59369SXuan Hu  }
18339c59369SXuan Hu
18439c59369SXuan Hu  def getAllWbCfgs: Seq[Seq[Set[PregWB]]] = {
18539c59369SXuan Hu    allIssueParams.map(_.exuBlockParams.map(_.wbPortConfigs.toSet))
18639c59369SXuan Hu  }
18739c59369SXuan Hu
18839c59369SXuan Hu  def getWbCfgs[T <: PregWB](implicit tag: ClassTag[T]): Seq[Seq[PregWB]] = {
18939c59369SXuan Hu    val wbCfgs: Seq[Seq[PregWB]] = allIssueParams.map(_.exuBlockParams.map(_.wbPortConfigs.collectFirst{ case x: T => x }.getOrElse(NoWB())))
19039c59369SXuan Hu    wbCfgs
19139c59369SXuan Hu  }
19239c59369SXuan Hu
19339c59369SXuan Hu  /**
19439c59369SXuan Hu    * Get size of read ports of int regfile
19539c59369SXuan Hu    *
19639c59369SXuan Hu    * @return if [[IntPregParams.numRead]] is [[None]], get size of ports in [[IntRD]]
19739c59369SXuan Hu    */
19839c59369SXuan Hu  def getIntRfReadSize = {
19939c59369SXuan Hu    this.intPregParams.numRead.getOrElse(this.getRdPortIndices(IntData()).size)
20039c59369SXuan Hu  }
20139c59369SXuan Hu
20239c59369SXuan Hu  /**
20339c59369SXuan Hu    * Get size of write ports of vf regfile
20439c59369SXuan Hu    *
20539c59369SXuan Hu    * @return if [[IntPregParams.numWrite]] is [[None]], get size of ports in [[IntWB]]
20639c59369SXuan Hu    */
20739c59369SXuan Hu  def getIntRfWriteSize = {
20839c59369SXuan Hu    this.intPregParams.numWrite.getOrElse(this.getWbPortIndices(IntData()).size)
20939c59369SXuan Hu  }
21039c59369SXuan Hu
21139c59369SXuan Hu  /**
21239c59369SXuan Hu    * Get size of read ports of int regfile
21339c59369SXuan Hu    *
21439c59369SXuan Hu    * @return if [[VfPregParams.numRead]] is [[None]], get size of ports in [[VfRD]]
21539c59369SXuan Hu    */
21639c59369SXuan Hu  def getVfRfReadSize = {
21739c59369SXuan Hu    this.vfPregParams.numRead.getOrElse(this.getRdPortIndices(VecData()).size)
21839c59369SXuan Hu  }
21939c59369SXuan Hu
22039c59369SXuan Hu  /**
22139c59369SXuan Hu    * Get size of write ports of vf regfile
22239c59369SXuan Hu    *
22339c59369SXuan Hu    * @return if [[VfPregParams.numWrite]] is [[None]], get size of ports in [[VfWB]]
22439c59369SXuan Hu    */
22539c59369SXuan Hu  def getVfRfWriteSize = {
22639c59369SXuan Hu    this.vfPregParams.numWrite.getOrElse(this.getWbPortIndices(VecData()).size)
22739c59369SXuan Hu  }
22839c59369SXuan Hu
22939c59369SXuan Hu  def getRfReadSize(dataCfg: DataConfig) = {
23039c59369SXuan Hu    this.getPregParams(dataCfg).numRead.getOrElse(this.getRdPortIndices(dataCfg).size)
23139c59369SXuan Hu  }
23239c59369SXuan Hu
23339c59369SXuan Hu  def getRfWriteSize(dataCfg: DataConfig) = {
23439c59369SXuan Hu    this.getPregParams(dataCfg).numWrite.getOrElse(this.getWbPortIndices(dataCfg).size)
23539c59369SXuan Hu  }
23639c59369SXuan Hu
237cdac04a3SXuan Hu  def getExuIdx(name: String): Int = {
238670870b3SXuan Hu    val exuParams = allRealExuParams
239acb0b98eSXuan Hu    if (name != "WB") {
240acb0b98eSXuan Hu      val foundExu = exuParams.find(_.name == name)
241acb0b98eSXuan Hu      require(foundExu.nonEmpty, s"exu $name not find")
242acb0b98eSXuan Hu      foundExu.get.exuIdx
243acb0b98eSXuan Hu    } else
244cdac04a3SXuan Hu      -1
245cdac04a3SXuan Hu  }
246cdac04a3SXuan Hu
247c0be7f33SXuan Hu  def getExuName(idx: Int): String = {
248670870b3SXuan Hu    val exuParams = allRealExuParams
249c0be7f33SXuan Hu    exuParams(idx).name
250c0be7f33SXuan Hu  }
251c0be7f33SXuan Hu
25204c99ecaSXuan Hu  def getLdExuIdx(exu: ExeUnitParams): Int = {
25304c99ecaSXuan Hu    val ldExuParams = allRealExuParams.filter(x => x.hasHyldaFu || x.hasLoadFu)
25404c99ecaSXuan Hu    ldExuParams.indexOf(exu)
25504c99ecaSXuan Hu  }
25604c99ecaSXuan Hu
257670870b3SXuan Hu  def getIntWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allRealExuParams.groupBy(x => x.getIntWBPort.getOrElse(IntWB(port = -1)).port).filter(_._1 != -1)
258670870b3SXuan Hu  def getVfWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allRealExuParams.groupBy(x => x.getVfWBPort.getOrElse(VfWB(port = -1)).port).filter(_._1 != -1)
2594e9757ccSfdy
26039c59369SXuan Hu  private def isContinuous(portIndices: Seq[Int]): Boolean = {
26139c59369SXuan Hu    val portIndicesSet = portIndices.toSet
26239c59369SXuan Hu    portIndicesSet.min == 0 && portIndicesSet.max == portIndicesSet.size - 1
26339c59369SXuan Hu  }
26439c59369SXuan Hu
2654e9757ccSfdy  def configChecks = {
26639c59369SXuan Hu    checkReadPortContinuous
26739c59369SXuan Hu    checkWritePortContinuous
26839c59369SXuan Hu    configCheck
26939c59369SXuan Hu  }
27039c59369SXuan Hu
27139c59369SXuan Hu  def checkReadPortContinuous = {
27239c59369SXuan Hu    pregParams.foreach { x =>
27339c59369SXuan Hu      if (x.numRead.isEmpty) {
27439c59369SXuan Hu        val portIndices: Seq[Int] = getRdPortIndices(x.dataCfg)
27539c59369SXuan Hu        require(isContinuous(portIndices),
27639c59369SXuan Hu          s"The read ports of ${x.getClass.getSimpleName} should be continuous, " +
27739c59369SXuan Hu            s"when numRead of ${x.getClass.getSimpleName} is None. The read port indices are $portIndices")
27839c59369SXuan Hu      }
27939c59369SXuan Hu    }
28039c59369SXuan Hu  }
28139c59369SXuan Hu
28239c59369SXuan Hu  def checkWritePortContinuous = {
28339c59369SXuan Hu    pregParams.foreach { x =>
28439c59369SXuan Hu      if (x.numWrite.isEmpty) {
28539c59369SXuan Hu        val portIndices: Seq[Int] = getWbPortIndices(x.dataCfg)
28639c59369SXuan Hu        require(
28739c59369SXuan Hu          isContinuous(portIndices),
28839c59369SXuan Hu          s"The write ports of ${x.getClass.getSimpleName} should be continuous, " +
28939c59369SXuan Hu            s"when numWrite of ${x.getClass.getSimpleName} is None. The write port indices are $portIndices"
29039c59369SXuan Hu        )
29139c59369SXuan Hu      }
29239c59369SXuan Hu    }
29339c59369SXuan Hu  }
29439c59369SXuan Hu
29539c59369SXuan Hu  def configCheck = {
2964e9757ccSfdy    // check 0
2977f8f47b4SXuan Hu    val maxPortSource = 4
2984e9757ccSfdy
299670870b3SXuan Hu    allRealExuParams.map {
3004e9757ccSfdy      case exuParam => exuParam.wbPortConfigs.collectFirst { case x: IntWB => x }
3014e9757ccSfdy    }.filter(_.isDefined).groupBy(_.get.port).foreach {
3024e9757ccSfdy      case (wbPort, priorities) => assert(priorities.size <= maxPortSource, "There has " + priorities.size + " exu's " + "Int WBport is " + wbPort + ", but the maximum is " + maxPortSource + ".")
3034e9757ccSfdy    }
304670870b3SXuan Hu    allRealExuParams.map {
3054e9757ccSfdy      case exuParam => exuParam.wbPortConfigs.collectFirst { case x: VfWB => x }
3064e9757ccSfdy    }.filter(_.isDefined).groupBy(_.get.port).foreach {
3074e9757ccSfdy      case (wbPort, priorities) => assert(priorities.size <= maxPortSource, "There has " + priorities.size + " exu's " + "Vf  WBport is " + wbPort + ", but the maximum is " + maxPortSource + ".")
3084e9757ccSfdy    }
3094e9757ccSfdy
3104e9757ccSfdy    // check 1
3114e9757ccSfdy    val wbTypes = Seq(IntWB(), VfWB())
3124e9757ccSfdy    val rdTypes = Seq(IntRD(), VfRD())
3134e9757ccSfdy    for(wbType <- wbTypes){
3144e9757ccSfdy      for(rdType <- rdTypes){
315670870b3SXuan Hu        allRealExuParams.map {
3164e9757ccSfdy          case exuParam =>
3174e9757ccSfdy            val wbPortConfigs = exuParam.wbPortConfigs
3184e9757ccSfdy            val wbConfigs = wbType match{
3194e9757ccSfdy              case _: IntWB => wbPortConfigs.collectFirst { case x: IntWB => x }
3204e9757ccSfdy              case _: VfWB  => wbPortConfigs.collectFirst { case x: VfWB => x }
3214e9757ccSfdy              case _        => None
3224e9757ccSfdy            }
3234e9757ccSfdy            val rfReadPortConfigs = exuParam.rfrPortConfigs
3244e9757ccSfdy            val rdConfigs = rdType match{
3254e9757ccSfdy              case _: IntRD => rfReadPortConfigs.flatten.filter(_.isInstanceOf[IntRD])
3264e9757ccSfdy              case _: VfRD  => rfReadPortConfigs.flatten.filter(_.isInstanceOf[VfRD])
3274e9757ccSfdy              case _        => Seq()
3284e9757ccSfdy            }
3294e9757ccSfdy            (wbConfigs, rdConfigs)
3304e9757ccSfdy        }.filter(_._1.isDefined)
3314e9757ccSfdy          .sortBy(_._1.get.priority)
3324e9757ccSfdy          .groupBy(_._1.get.port).map {
3334e9757ccSfdy            case (_, intWbRdPairs) =>
3344e9757ccSfdy              intWbRdPairs.map(_._2).flatten
3354e9757ccSfdy        }.map(rdCfgs => rdCfgs.groupBy(_.port).foreach {
3364e9757ccSfdy          case (_, rdCfgs) =>
3374e9757ccSfdy            rdCfgs.zip(rdCfgs.drop(1)).foreach { case (cfg0, cfg1) => assert(cfg0.priority <= cfg1.priority) }
3384e9757ccSfdy        })
3394e9757ccSfdy      }
3404e9757ccSfdy    }
3414e9757ccSfdy  }
342730cfbc0SXuan Hu}
343