/linux-6.14.4/drivers/pinctrl/mediatek/ |
D | pinctrl-mt8127.c | 19 /* 0E4E8SR 4/8/12/16 */ 21 /* 0E2E4SR 2/4/6/8 */ 24 MTK_DRV_GRP(2, 16, 0, 2, 2) 28 MTK_PIN_DRV_GRP(0, 0xb00, 0, 1), 29 MTK_PIN_DRV_GRP(1, 0xb00, 0, 1), 30 MTK_PIN_DRV_GRP(2, 0xb00, 0, 1), 31 MTK_PIN_DRV_GRP(3, 0xb00, 0, 1), 32 MTK_PIN_DRV_GRP(4, 0xb00, 0, 1), 33 MTK_PIN_DRV_GRP(5, 0xb00, 0, 1), 34 MTK_PIN_DRV_GRP(6, 0xb00, 0, 1), [all …]
|
D | pinctrl-mt8173.c | 18 #define DRV_BASE 0xb00 21 MTK_PIN_PUPD_SPEC_SR(119, 0xe00, 2, 1, 0), /* KROW0 */ 22 MTK_PIN_PUPD_SPEC_SR(120, 0xe00, 6, 5, 4), /* KROW1 */ 23 MTK_PIN_PUPD_SPEC_SR(121, 0xe00, 10, 9, 8), /* KROW2 */ 24 MTK_PIN_PUPD_SPEC_SR(122, 0xe10, 2, 1, 0), /* KCOL0 */ 25 MTK_PIN_PUPD_SPEC_SR(123, 0xe10, 6, 5, 4), /* KCOL1 */ 26 MTK_PIN_PUPD_SPEC_SR(124, 0xe10, 10, 9, 8), /* KCOL2 */ 28 MTK_PIN_PUPD_SPEC_SR(67, 0xd10, 2, 1, 0), /* ms0 DS */ 29 MTK_PIN_PUPD_SPEC_SR(68, 0xd00, 2, 1, 0), /* ms0 RST */ 30 MTK_PIN_PUPD_SPEC_SR(66, 0xc10, 2, 1, 0), /* ms0 cmd */ [all …]
|
D | pinctrl-mt2712.c | 20 MTK_PIN_PUPD_SPEC_SR(18, 0xe50, 2, 1, 0), 21 MTK_PIN_PUPD_SPEC_SR(19, 0xe60, 12, 11, 10), 22 MTK_PIN_PUPD_SPEC_SR(20, 0xe50, 5, 4, 3), 23 MTK_PIN_PUPD_SPEC_SR(21, 0xe60, 15, 14, 13), 24 MTK_PIN_PUPD_SPEC_SR(22, 0xe50, 8, 7, 6), 25 MTK_PIN_PUPD_SPEC_SR(23, 0xe70, 2, 1, 0), 27 MTK_PIN_PUPD_SPEC_SR(30, 0xf30, 2, 1, 0), 28 MTK_PIN_PUPD_SPEC_SR(31, 0xf30, 6, 5, 4), 29 MTK_PIN_PUPD_SPEC_SR(32, 0xf30, 10, 9, 8), 30 MTK_PIN_PUPD_SPEC_SR(33, 0xf30, 14, 13, 12), [all …]
|
D | pinctrl-mt6795.c | 11 PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \ 12 _x_bits, 15, 0) 15 PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \ 16 _x_bits, 16, 0) 19 PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \ 23 PIN_FIELD16(0, 196, 0x0, 0x10, 0, 1), 27 PIN_FIELD16(0, 196, 0x100, 0x10, 0, 1), 31 PIN_FIELD16(0, 196, 0x200, 0x10, 0, 1), 35 PIN_FIELD16(0, 196, 0x400, 0x10, 0, 1), 39 PIN_FIELD16(0, 196, 0x500, 0x10, 0, 1), [all …]
|
/linux-6.14.4/drivers/pinctrl/samsung/ |
D | pinctrl-exynos-arm.c | 27 .reg_offset = { 0x00, 0x04, 0x08, 0x0c, 0x10, 0x14, }, 32 .reg_offset = { 0x00, 0x04, 0x08, 0x0c, }, 36 #define S5P_OTHERS 0xE000 43 #define S5P_PIN_PULL_DISABLE 0 86 clk_base = of_iomap(np, 0); in s5pv210_retention_init() 106 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00), 107 EXYNOS_PIN_BANK_EINTG(4, 0x020, "gpa1", 0x04), 108 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08), 109 EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c), 110 EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10), [all …]
|
/linux-6.14.4/drivers/gpu/drm/xe/regs/ |
D | xe_gsc_regs.h | 16 #define MTL_GSC_HECI1_BASE 0x00116000 17 #define MTL_GSC_HECI2_BASE 0x00117000 19 #define HECI_H_CSR(base) XE_REG((base) + 0x4) 20 #define HECI_H_CSR_IE REG_BIT(0) 30 #define HECI_FWSTS1(base) XE_REG((base) + 0xc40) 31 #define HECI1_FWSTS1_CURRENT_STATE REG_GENMASK(3, 0) 32 #define HECI1_FWSTS1_CURRENT_STATE_RESET 0 35 #define HECI_FWSTS2(base) XE_REG((base) + 0xc48) 36 #define HECI_FWSTS3(base) XE_REG((base) + 0xc60) 37 #define HECI_FWSTS4(base) XE_REG((base) + 0xc64) [all …]
|
/linux-6.14.4/arch/sh/kernel/cpu/sh4/ |
D | setup-sh7760.c | 17 UNUSED = 0, 44 INTC_VECT(HUDI, 0x600), INTC_VECT(GPIOI, 0x620), 45 INTC_VECT(DMAC, 0x640), INTC_VECT(DMAC, 0x660), 46 INTC_VECT(DMAC, 0x680), INTC_VECT(DMAC, 0x6a0), 47 INTC_VECT(DMAC, 0x780), INTC_VECT(DMAC, 0x7a0), 48 INTC_VECT(DMAC, 0x7c0), INTC_VECT(DMAC, 0x7e0), 49 INTC_VECT(DMAC, 0x6c0), 50 INTC_VECT(IRQ4, 0x800), INTC_VECT(IRQ5, 0x820), 51 INTC_VECT(IRQ6, 0x840), INTC_VECT(IRQ6, 0x860), 52 INTC_VECT(HCAN20, 0x900), INTC_VECT(HCAN21, 0x920), [all …]
|
/linux-6.14.4/sound/soc/sof/amd/ |
D | acp-dsp-offset.h | 15 #define ACP_DMA_CNTL_0 0x00 16 #define ACP_DMA_DSCR_STRT_IDX_0 0x20 17 #define ACP_DMA_DSCR_CNT_0 0x40 18 #define ACP_DMA_PRIO_0 0x60 19 #define ACP_DMA_CUR_DSCR_0 0x80 20 #define ACP_DMA_ERR_STS_0 0xC0 21 #define ACP_DMA_DESC_BASE_ADDR 0xE0 22 #define ACP_DMA_DESC_MAX_NUM_DSCR 0xE4 23 #define ACP_DMA_CH_STS 0xE8 24 #define ACP_DMA_CH_GROUP 0xEC [all …]
|
/linux-6.14.4/arch/sh/include/mach-se/mach/ |
D | se.h | 16 #define PA_ROM 0x00000000 /* EPROM */ 17 #define PA_ROM_SIZE 0x00400000 /* EPROM size 4M byte */ 18 #define PA_FROM 0x01000000 /* EPROM */ 19 #define PA_FROM_SIZE 0x00400000 /* EPROM size 4M byte */ 20 #define PA_EXT1 0x04000000 21 #define PA_EXT1_SIZE 0x04000000 22 #define PA_EXT2 0x08000000 23 #define PA_EXT2_SIZE 0x04000000 24 #define PA_SDRAM 0x0c000000 25 #define PA_SDRAM_SIZE 0x04000000 [all …]
|
/linux-6.14.4/arch/sh/kernel/cpu/sh4a/ |
D | setup-sh7343.c | 24 DEFINE_RES_MEM(0xffe00000, 0x100), 25 DEFINE_RES_IRQ(evt2irq(0xc00)), 30 .id = 0, 44 DEFINE_RES_MEM(0xffe10000, 0x100), 45 DEFINE_RES_IRQ(evt2irq(0xc20)), 64 DEFINE_RES_MEM(0xffe20000, 0x100), 65 DEFINE_RES_IRQ(evt2irq(0xc40)), 84 DEFINE_RES_MEM(0xffe30000, 0x100), 85 DEFINE_RES_IRQ(evt2irq(0xc60)), 99 [0] = { [all …]
|
D | setup-sh7723.c | 33 DEFINE_RES_MEM(0xffe00000, 0x100), 34 DEFINE_RES_IRQ(evt2irq(0xc00)), 39 .id = 0, 54 DEFINE_RES_MEM(0xffe10000, 0x100), 55 DEFINE_RES_IRQ(evt2irq(0xc20)), 75 DEFINE_RES_MEM(0xffe20000, 0x100), 76 DEFINE_RES_IRQ(evt2irq(0xc40)), 95 DEFINE_RES_MEM(0xa4e30000, 0x100), 96 DEFINE_RES_IRQ(evt2irq(0x900)), 115 DEFINE_RES_MEM(0xa4e40000, 0x100), [all …]
|
D | setup-sh7722.c | 30 .addr = 0xffe0000c, 32 .mid_rid = 0x21, 35 .addr = 0xffe00014, 37 .mid_rid = 0x22, 40 .addr = 0xffe1000c, 42 .mid_rid = 0x25, 45 .addr = 0xffe10014, 47 .mid_rid = 0x26, 50 .addr = 0xffe2000c, 52 .mid_rid = 0x29, [all …]
|
D | setup-sh7366.c | 26 DEFINE_RES_MEM(0xffe00000, 0x100), 27 DEFINE_RES_IRQ(evt2irq(0xc00)), 32 .id = 0, 41 [0] = { 43 .start = 0x04470000, 44 .end = 0x04470017, 48 .start = evt2irq(0xe00), 49 .end = evt2irq(0xe60), 56 .id = 0, /* "i2c0" clock */ 66 [0] = { [all …]
|
/linux-6.14.4/sound/soc/amd/acp/ |
D | chip_offset_byte.h | 14 #define ACPAXI2AXI_ATU_CTRL 0xC40 15 #define ACPAXI2AXI_ATU_PAGE_SIZE_GRP_1 0xC00 16 #define ACPAXI2AXI_ATU_BASE_ADDR_GRP_1 0xC04 17 #define ACPAXI2AXI_ATU_PAGE_SIZE_GRP_2 0xC08 18 #define ACPAXI2AXI_ATU_BASE_ADDR_GRP_2 0xC0C 19 #define ACPAXI2AXI_ATU_PAGE_SIZE_GRP_5 0xC20 20 #define ACPAXI2AXI_ATU_BASE_ADDR_GRP_5 0xC24 22 #define GRP1_OFFSET 0x0 23 #define GRP2_OFFSET 0x4000 25 #define ACP_PGFSM_CONTROL 0x141C [all …]
|
/linux-6.14.4/arch/sh/kernel/cpu/sh3/ |
D | setup-sh7710.c | 19 UNUSED = 0, 33 INTC_VECT(DMAC1, 0x800), INTC_VECT(DMAC1, 0x820), 34 INTC_VECT(DMAC1, 0x840), INTC_VECT(DMAC1, 0x860), 35 INTC_VECT(SCIF0, 0x880), INTC_VECT(SCIF0, 0x8a0), 36 INTC_VECT(SCIF0, 0x8c0), INTC_VECT(SCIF0, 0x8e0), 37 INTC_VECT(SCIF1, 0x900), INTC_VECT(SCIF1, 0x920), 38 INTC_VECT(SCIF1, 0x940), INTC_VECT(SCIF1, 0x960), 39 INTC_VECT(DMAC2, 0xb80), INTC_VECT(DMAC2, 0xba0), 41 INTC_VECT(IPSEC, 0xbe0), 43 INTC_VECT(EDMAC0, 0xc00), INTC_VECT(EDMAC1, 0xc20), [all …]
|
/linux-6.14.4/drivers/net/wireless/marvell/mwifiex/ |
D | pcie.h | 27 #define PCIE_VENDOR_ID_MARVELL (0x11ab) 28 #define PCIE_VENDOR_ID_V2_MARVELL (0x1b4b) 29 #define PCIE_DEVICE_ID_MARVELL_88W8766P (0x2b30) 30 #define PCIE_DEVICE_ID_MARVELL_88W8897 (0x2b38) 31 #define PCIE_DEVICE_ID_MARVELL_88W8997 (0x2b42) 33 #define PCIE8897_A0 0x1100 34 #define PCIE8897_B0 0x1200 35 #define PCIE8997_A0 0x10 36 #define PCIE8997_A1 0x11 37 #define CHIP_VER_PCIEUART 0x3 [all …]
|
/linux-6.14.4/drivers/staging/rtl8723bs/include/ |
D | Hal8192CPhyReg.h | 41 /* BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF */ 43 /* 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE00 */ 44 /* 3. RF register 0x00-2E */ 50 /* 3. Page8(0x800) */ 52 #define rFPGA0_RFMOD 0x800 /* RF mode & CCK TxSC RF BW Setting?? */ 54 #define rFPGA0_XA_HSSIParameter1 0x820 /* RF 3 wire register */ 55 #define rFPGA0_XA_HSSIParameter2 0x824 56 #define rFPGA0_XB_HSSIParameter1 0x828 57 #define rFPGA0_XB_HSSIParameter2 0x82c 58 #define rTxAGC_B_Rate18_06 0x830 [all …]
|
/linux-6.14.4/arch/m68k/include/asm/ |
D | mac_psc.h | 37 #define PSC_BASE (0x50F31000) 44 * To access a particular set of registers, add 0xn0 to the base 48 #define pIFRbase 0x100 49 #define pIERbase 0x104 55 #define PSC_MYSTERY 0x804 57 #define PSC_CTL_BASE 0xC00 59 #define PSC_SCSI_CTL 0xC00 60 #define PSC_ENETRD_CTL 0xC10 61 #define PSC_ENETWR_CTL 0xC20 62 #define PSC_FDC_CTL 0xC30 [all …]
|
/linux-6.14.4/arch/arm/boot/dts/ti/omap/ |
D | omap36xx-omap3430es2plus-clocks.dtsi | 10 reg = <0xa00>; 13 #size-cells = <0>; 15 ssi_ssr_gate_fck_3430es2: clock-ssi-ssr-gate-fck-3430es2@0 { 16 reg = <0>; 17 #clock-cells = <0>; 26 reg = <0xa40>; 29 #size-cells = <0>; 33 #clock-cells = <0>; 37 ti,dividers = <0>, <1>, <2>, <3>, <4>, <0>, <6>, <0>, <8>; 42 #clock-cells = <0>; [all …]
|
/linux-6.14.4/Documentation/devicetree/bindings/media/ |
D | qcom,sm8250-camss.yaml | 112 port@0: 307 reg = <0 0xac6a000 0 0x2000>, 308 <0 0xac6c000 0 0x2000>, 309 <0 0xac6e000 0 0x1000>, 310 <0 0xac70000 0 0x1000>, 311 <0 0xac72000 0 0x1000>, 312 <0 0xac74000 0 0x1000>, 313 <0 0xacb4000 0 0xd000>, 314 <0 0xacc3000 0 0xd000>, 315 <0 0xacd9000 0 0x2200>, [all …]
|
/linux-6.14.4/drivers/net/ethernet/marvell/octeontx2/nic/ |
D | otx2_reg.h | 14 #define RVU_PF_VFX_PFVF_MBOX0 (0x00000) 15 #define RVU_PF_VFX_PFVF_MBOX1 (0x00008) 16 #define RVU_PF_VFX_PFVF_MBOXX(a, b) (0x0 | (a) << 12 | (b) << 3) 17 #define RVU_PF_VF_BAR4_ADDR (0x10) 18 #define RVU_PF_BLOCK_ADDRX_DISC(a) (0x200 | (a) << 3) 19 #define RVU_PF_VFME_STATUSX(a) (0x800 | (a) << 3) 20 #define RVU_PF_VFTRPENDX(a) (0x820 | (a) << 3) 21 #define RVU_PF_VFTRPEND_W1SX(a) (0x840 | (a) << 3) 22 #define RVU_PF_VFPF_MBOX_INTX(a) (0x880 | (a) << 3) 23 #define RVU_PF_VFPF_MBOX_INT_W1SX(a) (0x8A0 | (a) << 3) [all …]
|
/linux-6.14.4/drivers/gpu/drm/amd/include/asic_reg/oss/ |
D | oss_2_4_d.h | 27 #define mmIH_VMID_0_LUT 0xe00 28 #define mmIH_VMID_1_LUT 0xe01 29 #define mmIH_VMID_2_LUT 0xe02 30 #define mmIH_VMID_3_LUT 0xe03 31 #define mmIH_VMID_4_LUT 0xe04 32 #define mmIH_VMID_5_LUT 0xe05 33 #define mmIH_VMID_6_LUT 0xe06 34 #define mmIH_VMID_7_LUT 0xe07 35 #define mmIH_VMID_8_LUT 0xe08 36 #define mmIH_VMID_9_LUT 0xe09 [all …]
|
D | oss_3_0_1_d.h | 27 #define mmIH_VMID_0_LUT 0xe00 28 #define mmIH_VMID_1_LUT 0xe01 29 #define mmIH_VMID_2_LUT 0xe02 30 #define mmIH_VMID_3_LUT 0xe03 31 #define mmIH_VMID_4_LUT 0xe04 32 #define mmIH_VMID_5_LUT 0xe05 33 #define mmIH_VMID_6_LUT 0xe06 34 #define mmIH_VMID_7_LUT 0xe07 35 #define mmIH_VMID_8_LUT 0xe08 36 #define mmIH_VMID_9_LUT 0xe09 [all …]
|
/linux-6.14.4/arch/mips/include/asm/ |
D | gt64120.h | 21 #define GT_CPU_OFS 0x000 23 #define GT_MULTI_OFS 0x120 26 #define GT_SCS10LD_OFS 0x008 27 #define GT_SCS10HD_OFS 0x010 28 #define GT_SCS32LD_OFS 0x018 29 #define GT_SCS32HD_OFS 0x020 30 #define GT_CS20LD_OFS 0x028 31 #define GT_CS20HD_OFS 0x030 32 #define GT_CS3BOOTLD_OFS 0x038 33 #define GT_CS3BOOTHD_OFS 0x040 [all …]
|
/linux-6.14.4/drivers/pinctrl/sophgo/ |
D | pinctrl-sg2002.c | 22 VDD18A_MIPI = 0, 141 0, 147 0, 152 0, 258 CV1800_PINCONF_AREA_SYS, 0x1bc, 5), 261 CV1800_PINCONF_AREA_SYS, 0x1c8, 6), 264 CV1800_PINCONF_AREA_SYS, 0x01c, 7, 265 CV1800_PINCONF_AREA_SYS, 0xa00), 268 CV1800_PINCONF_AREA_SYS, 0x020, 7, 269 CV1800_PINCONF_AREA_SYS, 0xa04), [all …]
|