1 // Xianjun jiao. [email protected]; [email protected] 2 3 const char *sdr_compatible_str = "sdr,sdr"; 4 5 enum openwifi_band { 6 BAND_900M = 0, 7 BAND_2_4GHZ, 8 BAND_3_65GHZ, 9 BAND_5_0GHZ, 10 BAND_5_8GHZ, 11 BAND_5_9GHZ, 12 BAND_60GHZ, 13 }; 14 15 // ------------------------------------tx interface---------------------------------------- 16 const char *tx_intf_compatible_str = "sdr,tx_intf"; 17 18 #define TX_INTF_REG_MULTI_RST_ADDR (0*4) 19 #define TX_INTF_REG_MIXER_CFG_ADDR (1*4) 20 #define TX_INTF_REG_WIFI_TX_MODE_ADDR (2*4) 21 #define TX_INTF_REG_IQ_SRC_SEL_ADDR (3*4) 22 #define TX_INTF_REG_CTS_TOSELF_CONFIG_ADDR (4*4) 23 #define TX_INTF_REG_START_TRANS_TO_PS_MODE_ADDR (5*4) 24 #define TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_ADDR (6*4) 25 #define TX_INTF_REG_MISC_SEL_ADDR (7*4) 26 #define TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_ADDR (8*4) 27 #define TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_ADDR (9*4) 28 #define TX_INTF_REG_CFG_DATA_TO_ANT_ADDR (10*4) 29 #define TX_INTF_REG_S_AXIS_FIFO_TH_ADDR (11*4) 30 #define TX_INTF_REG_TX_HOLD_THRESHOLD_ADDR (12*4) 31 #define TX_INTF_REG_BB_GAIN_ADDR (13*4) 32 #define TX_INTF_REG_INTERRUPT_SEL_ADDR (14*4) 33 #define TX_INTF_REG_ANT_SEL_ADDR (16*4) 34 #define TX_INTF_REG_S_AXIS_FIFO_NO_ROOM_ADDR (21*4) 35 #define TX_INTF_REG_PKT_INFO_ADDR (22*4) 36 #define TX_INTF_REG_QUEUE_FIFO_DATA_COUNT_ADDR (24*4) 37 38 #define TX_INTF_NUM_ANTENNA 2 39 #define TX_INTF_NUM_BYTE_PER_DMA_SYMBOL (64/8) 40 #define TX_INTF_NUM_BYTE_PER_DMA_SYMBOL_IN_BITS 3 41 42 enum tx_intf_mode { 43 TX_INTF_AXIS_LOOP_BACK = 0, 44 TX_INTF_BYPASS, 45 TX_INTF_BW_20MHZ_AT_0MHZ_ANT0, 46 TX_INTF_BW_20MHZ_AT_0MHZ_ANT1, 47 TX_INTF_BW_20MHZ_AT_N_10MHZ_ANT0, 48 TX_INTF_BW_20MHZ_AT_P_10MHZ_ANT0, 49 TX_INTF_BW_20MHZ_AT_N_10MHZ_ANT1, 50 TX_INTF_BW_20MHZ_AT_P_10MHZ_ANT1, 51 }; 52 53 const int tx_intf_fo_mapping[] = {0, 0, 0, 0,-10,10,-10,10}; 54 const u32 dma_symbol_fifo_size_hw_queue[] = {4*1024, 4*1024, 4*1024, 4*1024}; // !!!make sure align to fifo in tx_intf_s_axis.v 55 56 struct tx_intf_driver_api { 57 u32 (*hw_init)(enum tx_intf_mode mode, u32 num_dma_symbol_to_pl, u32 num_dma_symbol_to_ps); 58 59 u32 (*reg_read)(u32 reg); 60 void (*reg_write)(u32 reg, u32 value); 61 62 u32 (*TX_INTF_REG_MULTI_RST_read)(void); 63 u32 (*TX_INTF_REG_MIXER_CFG_read)(void); 64 u32 (*TX_INTF_REG_WIFI_TX_MODE_read)(void); 65 u32 (*TX_INTF_REG_IQ_SRC_SEL_read)(void); 66 u32 (*TX_INTF_REG_CTS_TOSELF_CONFIG_read)(void); 67 u32 (*TX_INTF_REG_START_TRANS_TO_PS_MODE_read)(void); 68 u32 (*TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_read)(void); 69 u32 (*TX_INTF_REG_MISC_SEL_read)(void); 70 u32 (*TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_read)(void); 71 u32 (*TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_read)(void); 72 u32 (*TX_INTF_REG_CFG_DATA_TO_ANT_read)(void); 73 u32 (*TX_INTF_REG_S_AXIS_FIFO_TH_read)(void); 74 u32 (*TX_INTF_REG_TX_HOLD_THRESHOLD_read)(void); 75 u32 (*TX_INTF_REG_INTERRUPT_SEL_read)(void); 76 u32 (*TX_INTF_REG_BB_GAIN_read)(void); 77 u32 (*TX_INTF_REG_ANT_SEL_read)(void); 78 u32 (*TX_INTF_REG_S_AXIS_FIFO_NO_ROOM_read)(void); 79 u32 (*TX_INTF_REG_PKT_INFO_read)(void); 80 u32 (*TX_INTF_REG_QUEUE_FIFO_DATA_COUNT_read)(void); 81 82 void (*TX_INTF_REG_MULTI_RST_write)(u32 value); 83 void (*TX_INTF_REG_MIXER_CFG_write)(u32 value); 84 void (*TX_INTF_REG_WIFI_TX_MODE_write)(u32 value); 85 void (*TX_INTF_REG_IQ_SRC_SEL_write)(u32 value); 86 void (*TX_INTF_REG_CTS_TOSELF_CONFIG_write)(u32 value); 87 void (*TX_INTF_REG_START_TRANS_TO_PS_MODE_write)(u32 value); 88 void (*TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_write)(u32 value); 89 void (*TX_INTF_REG_MISC_SEL_write)(u32 value); 90 void (*TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_write)(u32 value); 91 void (*TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_write)(u32 value); 92 void (*TX_INTF_REG_CFG_DATA_TO_ANT_write)(u32 value); 93 void (*TX_INTF_REG_S_AXIS_FIFO_TH_write)(u32 value); 94 void (*TX_INTF_REG_TX_HOLD_THRESHOLD_write)(u32 value); 95 void (*TX_INTF_REG_INTERRUPT_SEL_write)(u32 value); 96 void (*TX_INTF_REG_BB_GAIN_write)(u32 value); 97 void (*TX_INTF_REG_ANT_SEL_write)(u32 value); 98 void (*TX_INTF_REG_S_AXIS_FIFO_NO_ROOM_write)(u32 value); 99 void (*TX_INTF_REG_PKT_INFO_write)(u32 value); 100 }; 101 102 // ------------------------------------rx interface---------------------------------------- 103 const char *rx_intf_compatible_str = "sdr,rx_intf"; 104 105 #define RX_INTF_REG_MULTI_RST_ADDR (0*4) 106 #define RX_INTF_REG_MIXER_CFG_ADDR (1*4) 107 #define RX_INTF_REG_INTERRUPT_TEST_ADDR (2*4) 108 #define RX_INTF_REG_IQ_SRC_SEL_ADDR (3*4) 109 #define RX_INTF_REG_IQ_CTRL_ADDR (4*4) 110 #define RX_INTF_REG_START_TRANS_TO_PS_MODE_ADDR (5*4) 111 #define RX_INTF_REG_START_TRANS_TO_PS_ADDR (6*4) 112 #define RX_INTF_REG_START_TRANS_TO_PS_SRC_SEL_ADDR (7*4) 113 #define RX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_ADDR (8*4) 114 #define RX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_ADDR (9*4) 115 #define RX_INTF_REG_CFG_DATA_TO_ANT_ADDR (10*4) 116 #define RX_INTF_REG_BB_GAIN_ADDR (11*4) 117 #define RX_INTF_REG_TLAST_TIMEOUT_TOP_ADDR (12*4) 118 #define RX_INTF_REG_S2MM_INTR_DELAY_COUNT_ADDR (13*4) 119 #define RX_INTF_REG_ANT_SEL_ADDR (16*4) 120 121 #define RX_INTF_NUM_ANTENNA 2 122 #define RX_INTF_NUM_BYTE_PER_DMA_SYMBOL (64/8) 123 #define RX_INTF_NUM_BYTE_PER_DMA_SYMBOL_IN_BITS 3 124 125 enum rx_intf_mode { 126 RX_INTF_AXIS_LOOP_BACK = 0, 127 RX_INTF_BYPASS, 128 RX_INTF_BW_20MHZ_AT_0MHZ_ANT0, 129 RX_INTF_BW_20MHZ_AT_0MHZ_ANT1, 130 RX_INTF_BW_20MHZ_AT_N_10MHZ_ANT0, 131 RX_INTF_BW_20MHZ_AT_N_10MHZ_ANT1, 132 RX_INTF_BW_20MHZ_AT_P_10MHZ_ANT0, 133 RX_INTF_BW_20MHZ_AT_P_10MHZ_ANT1, 134 }; 135 136 const int rx_intf_fo_mapping[] = {0,0,0,0,-10,-10,10,10}; 137 138 struct rx_intf_driver_api { 139 u32 io_start; 140 u32 base_addr; 141 142 u32 (*hw_init)(enum rx_intf_mode mode, u32 num_dma_symbol_to_pl, u32 num_dma_symbol_to_ps); 143 144 u32 (*reg_read)(u32 reg); 145 void (*reg_write)(u32 reg, u32 value); 146 147 u32 (*RX_INTF_REG_MULTI_RST_read)(void); 148 u32 (*RX_INTF_REG_MIXER_CFG_read)(void); 149 u32 (*RX_INTF_REG_IQ_SRC_SEL_read)(void); 150 u32 (*RX_INTF_REG_IQ_CTRL_read)(void); 151 u32 (*RX_INTF_REG_START_TRANS_TO_PS_MODE_read)(void); 152 u32 (*RX_INTF_REG_START_TRANS_TO_PS_read)(void); 153 u32 (*RX_INTF_REG_START_TRANS_TO_PS_SRC_SEL_read)(void); 154 u32 (*RX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_read)(void); 155 u32 (*RX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_read)(void); 156 u32 (*RX_INTF_REG_CFG_DATA_TO_ANT_read)(void); 157 u32 (*RX_INTF_REG_ANT_SEL_read)(void); 158 u32 (*RX_INTF_REG_INTERRUPT_TEST_read)(void); 159 void (*RX_INTF_REG_MULTI_RST_write)(u32 value); 160 void (*RX_INTF_REG_MIXER_CFG_write)(u32 value); 161 void (*RX_INTF_REG_IQ_SRC_SEL_write)(u32 value); 162 void (*RX_INTF_REG_IQ_CTRL_write)(u32 value); 163 void (*RX_INTF_REG_START_TRANS_TO_PS_MODE_write)(u32 value); 164 void (*RX_INTF_REG_START_TRANS_TO_PS_write)(u32 value); 165 void (*RX_INTF_REG_START_TRANS_TO_PS_SRC_SEL_write)(u32 value); 166 void (*RX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_write)(u32 value); 167 void (*RX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_write)(u32 value); 168 void (*RX_INTF_REG_CFG_DATA_TO_ANT_write)(u32 value); 169 void (*RX_INTF_REG_BB_GAIN_write)(u32 value); 170 void (*RX_INTF_REG_ANT_SEL_write)(u32 value); 171 void (*RX_INTF_REG_INTERRUPT_TEST_write)(u32 value); 172 173 void (*RX_INTF_REG_M_AXIS_RST_write)(u32 value); 174 void (*RX_INTF_REG_S2MM_INTR_DELAY_COUNT_write)(u32 value); 175 void (*RX_INTF_REG_TLAST_TIMEOUT_TOP_write)(u32 value); 176 }; 177 178 // ----------------------------------openofdm rx------------------------------- 179 const char *openofdm_rx_compatible_str = "sdr,openofdm_rx"; 180 181 #define OPENOFDM_RX_REG_MULTI_RST_ADDR (0*4) 182 #define OPENOFDM_RX_REG_ENABLE_ADDR (1*4) 183 #define OPENOFDM_RX_REG_POWER_THRES_ADDR (2*4) 184 #define OPENOFDM_RX_REG_MIN_PLATEAU_ADDR (3*4) 185 #define OPENOFDM_RX_REG_STATE_HISTORY_ADDR (20*4) 186 187 enum openofdm_rx_mode { 188 OPENOFDM_RX_TEST = 0, 189 OPENOFDM_RX_NORMAL, 190 }; 191 192 struct openofdm_rx_driver_api { 193 u32 power_thres; 194 u32 min_plateau; 195 196 u32 (*hw_init)(enum openofdm_rx_mode mode); 197 198 u32 (*reg_read)(u32 reg); 199 void (*reg_write)(u32 reg, u32 value); 200 201 u32 (*OPENOFDM_RX_REG_STATE_HISTORY_read)(void); 202 203 void (*OPENOFDM_RX_REG_MULTI_RST_write)(u32 value); 204 void (*OPENOFDM_RX_REG_ENABLE_write)(u32 value); 205 void (*OPENOFDM_RX_REG_POWER_THRES_write)(u32 value); 206 void (*OPENOFDM_RX_REG_MIN_PLATEAU_write)(u32 value); 207 }; 208 209 // ---------------------------------------openofdm tx------------------------------- 210 const char *openofdm_tx_compatible_str = "sdr,openofdm_tx"; 211 212 #define OPENOFDM_TX_REG_MULTI_RST_ADDR (0*4) 213 #define OPENOFDM_TX_REG_INIT_PILOT_STATE_ADDR (1*4) 214 #define OPENOFDM_TX_REG_INIT_DATA_STATE_ADDR (2*4) 215 216 enum openofdm_tx_mode { 217 OPENOFDM_TX_TEST = 0, 218 OPENOFDM_TX_NORMAL, 219 }; 220 221 struct openofdm_tx_driver_api { 222 u32 (*hw_init)(enum openofdm_tx_mode mode); 223 224 u32 (*reg_read)(u32 reg); 225 void (*reg_write)(u32 reg, u32 value); 226 227 void (*OPENOFDM_TX_REG_MULTI_RST_write)(u32 value); 228 void (*OPENOFDM_TX_REG_INIT_PILOT_STATE_write)(u32 value); 229 void (*OPENOFDM_TX_REG_INIT_DATA_STATE_write)(u32 value); 230 }; 231 232 // ---------------------------------------xpu low MAC controller------------------------------- 233 234 // extra filter flag together with enum ieee80211_filter_flags in mac80211.h 235 #define UNICAST_FOR_US (1<<9) 236 #define BROADCAST_ALL_ONE (1<<10) 237 #define BROADCAST_ALL_ZERO (1<<11) 238 #define MY_BEACON (1<<12) 239 #define MONITOR_ALL (1<<13) 240 241 const char *xpu_compatible_str = "sdr,xpu"; 242 243 #define XPU_REG_MULTI_RST_ADDR (0*4) 244 #define XPU_REG_SRC_SEL_ADDR (1*4) 245 #define XPU_REG_TSF_LOAD_VAL_LOW_ADDR (2*4) 246 #define XPU_REG_TSF_LOAD_VAL_HIGH_ADDR (3*4) 247 #define XPU_REG_BAND_CHANNEL_ADDR (4*4) 248 #define XPU_REG_DIFS_ADVANCE_ADDR (5*4) 249 #define XPU_REG_RSSI_DB_CFG_ADDR (7*4) 250 #define XPU_REG_LBT_TH_ADDR (8*4) 251 #define XPU_REG_CSMA_DEBUG_ADDR (9*4) 252 #define XPU_REG_BB_RF_DELAY_ADDR (10*4) 253 #define XPU_REG_MAX_NUM_RETRANS_ADDR (11*4) 254 #define XPU_REG_RECV_ACK_COUNT_TOP0_ADDR (16*4) 255 #define XPU_REG_RECV_ACK_COUNT_TOP1_ADDR (17*4) 256 #define XPU_REG_SEND_ACK_WAIT_TOP_ADDR (18*4) 257 #define XPU_REG_CSMA_CFG_ADDR (19*4) 258 259 #define XPU_REG_SLICE_COUNT_TOTAL_ADDR (20*4) 260 #define XPU_REG_SLICE_COUNT_START_ADDR (21*4) 261 #define XPU_REG_SLICE_COUNT_END_ADDR (22*4) 262 263 #define XPU_REG_CTS_TO_RTS_CONFIG_ADDR (26*4) 264 #define XPU_REG_FILTER_FLAG_ADDR (27*4) 265 #define XPU_REG_BSSID_FILTER_LOW_ADDR (28*4) 266 #define XPU_REG_BSSID_FILTER_HIGH_ADDR (29*4) 267 #define XPU_REG_MAC_ADDR_LOW_ADDR (30*4) 268 #define XPU_REG_MAC_ADDR_HIGH_ADDR (31*4) 269 270 #define XPU_REG_FC_DI_ADDR (34*4) 271 #define XPU_REG_ADDR1_LOW_ADDR (35*4) 272 #define XPU_REG_ADDR1_HIGH_ADDR (36*4) 273 #define XPU_REG_ADDR2_LOW_ADDR (37*4) 274 #define XPU_REG_ADDR2_HIGH_ADDR (38*4) 275 #define XPU_REG_ADDR3_LOW_ADDR (39*4) 276 #define XPU_REG_ADDR3_HIGH_ADDR (40*4) 277 278 #define XPU_REG_SC_LOW_ADDR (41*4) 279 #define XPU_REG_ADDR4_HIGH_ADDR (42*4) 280 #define XPU_REG_ADDR4_LOW_ADDR (43*4) 281 282 #define XPU_REG_TRX_STATUS_ADDR (50*4) 283 #define XPU_REG_TX_RESULT_ADDR (51*4) 284 285 #define XPU_REG_TSF_RUNTIME_VAL_LOW_ADDR (58*4) 286 #define XPU_REG_TSF_RUNTIME_VAL_HIGH_ADDR (59*4) 287 288 #define XPU_REG_RSSI_HALF_DB_ADDR (60*4) 289 #define XPU_REG_IQ_RSSI_HALF_DB_ADDR (61*4) 290 291 enum xpu_mode { 292 XPU_TEST = 0, 293 XPU_NORMAL, 294 }; 295 296 struct xpu_driver_api { 297 u32 (*hw_init)(enum xpu_mode mode); 298 299 u32 (*reg_read)(u32 reg); 300 void (*reg_write)(u32 reg, u32 value); 301 302 void (*XPU_REG_MULTI_RST_write)(u32 value); 303 u32 (*XPU_REG_MULTI_RST_read)(void); 304 305 void (*XPU_REG_SRC_SEL_write)(u32 value); 306 u32 (*XPU_REG_SRC_SEL_read)(void); 307 308 void (*XPU_REG_RECV_ACK_COUNT_TOP0_write)(u32 value); 309 u32 (*XPU_REG_RECV_ACK_COUNT_TOP0_read)(void); 310 311 void (*XPU_REG_RECV_ACK_COUNT_TOP1_write)(u32 value); 312 u32 (*XPU_REG_RECV_ACK_COUNT_TOP1_read)(void); 313 314 void (*XPU_REG_SEND_ACK_WAIT_TOP_write)(u32 value); 315 u32 (*XPU_REG_SEND_ACK_WAIT_TOP_read)(void); 316 317 void (*XPU_REG_ACK_FC_FILTER_write)(u32 value); 318 u32 (*XPU_REG_ACK_FC_FILTER_read)(void); 319 320 void (*XPU_REG_CTS_TO_RTS_CONFIG_write)(u32 value); 321 u32 (*XPU_REG_CTS_TO_RTS_CONFIG_read)(void); 322 323 void (*XPU_REG_FILTER_FLAG_write)(u32 value); 324 u32 (*XPU_REG_FILTER_FLAG_read)(void); 325 326 void (*XPU_REG_MAC_ADDR_LOW_write)(u32 value); 327 u32 (*XPU_REG_MAC_ADDR_LOW_read)(void); 328 329 void (*XPU_REG_MAC_ADDR_HIGH_write)(u32 value); 330 u32 (*XPU_REG_MAC_ADDR_HIGH_read)(void); 331 332 void (*XPU_REG_BSSID_FILTER_LOW_write)(u32 value); 333 u32 (*XPU_REG_BSSID_FILTER_LOW_read)(void); 334 335 void (*XPU_REG_BSSID_FILTER_HIGH_write)(u32 value); 336 u32 (*XPU_REG_BSSID_FILTER_HIGH_read)(void); 337 338 void (*XPU_REG_BAND_CHANNEL_write)(u32 value); 339 u32 (*XPU_REG_BAND_CHANNEL_read)(void); 340 341 void (*XPU_REG_DIFS_ADVANCE_write)(u32 value); 342 u32 (*XPU_REG_DIFS_ADVANCE_read)(void); 343 344 u32 (*XPU_REG_TRX_STATUS_read)(void); 345 u32 (*XPU_REG_TX_RESULT_read)(void); 346 347 u32 (*XPU_REG_TSF_RUNTIME_VAL_LOW_read)(void); 348 u32 (*XPU_REG_TSF_RUNTIME_VAL_HIGH_read)(void); 349 350 void (*XPU_REG_TSF_LOAD_VAL_LOW_write)(u32 value); 351 void (*XPU_REG_TSF_LOAD_VAL_HIGH_write)(u32 value); 352 void (*XPU_REG_TSF_LOAD_VAL_write)(u32 high_value, u32 low_value); 353 354 u32 (*XPU_REG_FC_DI_read)(void); 355 u32 (*XPU_REG_ADDR1_LOW_read)(void); 356 u32 (*XPU_REG_ADDR1_HIGH_read)(void); 357 u32 (*XPU_REG_ADDR2_LOW_read)(void); 358 u32 (*XPU_REG_ADDR2_HIGH_read)(void); 359 360 void (*XPU_REG_LBT_TH_write)(u32 value); 361 u32 (*XPU_REG_LBT_TH_read)(void); 362 363 void (*XPU_REG_RSSI_DB_CFG_write)(u32 value); 364 u32 (*XPU_REG_RSSI_DB_CFG_read)(void); 365 366 void (*XPU_REG_CSMA_DEBUG_write)(u32 value); 367 u32 (*XPU_REG_CSMA_DEBUG_read)(void); 368 369 void (*XPU_REG_CSMA_CFG_write)(u32 value); 370 u32 (*XPU_REG_CSMA_CFG_read)(void); 371 372 void (*XPU_REG_SLICE_COUNT_TOTAL_write)(u32 value); 373 void (*XPU_REG_SLICE_COUNT_START_write)(u32 value); 374 void (*XPU_REG_SLICE_COUNT_END_write)(u32 value); 375 void (*XPU_REG_SLICE_COUNT_TOTAL1_write)(u32 value); 376 void (*XPU_REG_SLICE_COUNT_START1_write)(u32 value); 377 void (*XPU_REG_SLICE_COUNT_END1_write)(u32 value); 378 379 u32 (*XPU_REG_SLICE_COUNT_TOTAL_read)(void); 380 u32 (*XPU_REG_SLICE_COUNT_START_read)(void); 381 u32 (*XPU_REG_SLICE_COUNT_END_read)(void); 382 u32 (*XPU_REG_SLICE_COUNT_TOTAL1_read)(void); 383 u32 (*XPU_REG_SLICE_COUNT_START1_read)(void); 384 u32 (*XPU_REG_SLICE_COUNT_END1_read)(void); 385 386 void (*XPU_REG_BB_RF_DELAY_write)(u32 value); 387 void (*XPU_REG_MAX_NUM_RETRANS_write)(u32 value); 388 389 void (*XPU_REG_MAC_ADDR_write)(u8 *mac_addr); 390 }; 391