1*10465441SEvalZero /*
2*10465441SEvalZero * Copyright (c) 2006-2018, RT-Thread Development Team
3*10465441SEvalZero *
4*10465441SEvalZero * SPDX-License-Identifier: Apache-2.0
5*10465441SEvalZero *
6*10465441SEvalZero * Change Logs:
7*10465441SEvalZero * Date Author Notes
8*10465441SEvalZero * 2012-01-10 bernard porting to AM1808
9*10465441SEvalZero */
10*10465441SEvalZero
11*10465441SEvalZero #include <rtthread.h>
12*10465441SEvalZero #include "am33xx.h"
13*10465441SEvalZero #include <mmu.h>
14*10465441SEvalZero
15*10465441SEvalZero extern void rt_cpu_dcache_disable(void);
16*10465441SEvalZero extern void rt_hw_cpu_dcache_enable(void);
17*10465441SEvalZero extern void rt_cpu_icache_disable(void);
18*10465441SEvalZero extern void rt_hw_cpu_icache_enable(void);
19*10465441SEvalZero extern void rt_cpu_mmu_disable(void);
20*10465441SEvalZero extern void rt_cpu_mmu_enable(void);
21*10465441SEvalZero extern void rt_cpu_tlb_set(register rt_uint32_t i);
22*10465441SEvalZero
mmu_disable_dcache()23*10465441SEvalZero void mmu_disable_dcache()
24*10465441SEvalZero {
25*10465441SEvalZero rt_cpu_dcache_disable();
26*10465441SEvalZero }
27*10465441SEvalZero
mmu_enable_dcache()28*10465441SEvalZero void mmu_enable_dcache()
29*10465441SEvalZero {
30*10465441SEvalZero rt_hw_cpu_dcache_enable();
31*10465441SEvalZero }
32*10465441SEvalZero
mmu_disable_icache()33*10465441SEvalZero void mmu_disable_icache()
34*10465441SEvalZero {
35*10465441SEvalZero rt_cpu_icache_disable();
36*10465441SEvalZero }
37*10465441SEvalZero
mmu_enable_icache()38*10465441SEvalZero void mmu_enable_icache()
39*10465441SEvalZero {
40*10465441SEvalZero rt_hw_cpu_icache_enable();
41*10465441SEvalZero }
42*10465441SEvalZero
mmu_disable()43*10465441SEvalZero void mmu_disable()
44*10465441SEvalZero {
45*10465441SEvalZero rt_cpu_mmu_disable();
46*10465441SEvalZero }
47*10465441SEvalZero
mmu_enable()48*10465441SEvalZero void mmu_enable()
49*10465441SEvalZero {
50*10465441SEvalZero rt_cpu_mmu_enable();
51*10465441SEvalZero }
52*10465441SEvalZero
mmu_setttbase(register rt_uint32_t i)53*10465441SEvalZero void mmu_setttbase(register rt_uint32_t i)
54*10465441SEvalZero {
55*10465441SEvalZero register rt_uint32_t value;
56*10465441SEvalZero
57*10465441SEvalZero /* Invalidates all TLBs.Domain access is selected as
58*10465441SEvalZero * client by configuring domain access register,
59*10465441SEvalZero * in that case access controlled by permission value
60*10465441SEvalZero * set by page table entry
61*10465441SEvalZero */
62*10465441SEvalZero value = 0;
63*10465441SEvalZero asm volatile ("mcr p15, 0, %0, c8, c7, 0"::"r"(value));
64*10465441SEvalZero
65*10465441SEvalZero value = 0x55555555;
66*10465441SEvalZero asm volatile ("mcr p15, 0, %0, c3, c0, 0"::"r"(value));
67*10465441SEvalZero
68*10465441SEvalZero rt_cpu_tlb_set(i);
69*10465441SEvalZero }
70*10465441SEvalZero
mmu_set_domain(register rt_uint32_t i)71*10465441SEvalZero void mmu_set_domain(register rt_uint32_t i)
72*10465441SEvalZero {
73*10465441SEvalZero asm volatile ("mcr p15,0, %0, c3, c0, 0": :"r" (i));
74*10465441SEvalZero }
75*10465441SEvalZero
mmu_enable_alignfault()76*10465441SEvalZero void mmu_enable_alignfault()
77*10465441SEvalZero {
78*10465441SEvalZero register rt_uint32_t i;
79*10465441SEvalZero
80*10465441SEvalZero /* read control register */
81*10465441SEvalZero asm volatile ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
82*10465441SEvalZero
83*10465441SEvalZero i |= (1 << 1);
84*10465441SEvalZero
85*10465441SEvalZero /* write back to control register */
86*10465441SEvalZero asm volatile ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
87*10465441SEvalZero }
88*10465441SEvalZero
mmu_disable_alignfault()89*10465441SEvalZero void mmu_disable_alignfault()
90*10465441SEvalZero {
91*10465441SEvalZero register rt_uint32_t i;
92*10465441SEvalZero
93*10465441SEvalZero /* read control register */
94*10465441SEvalZero asm volatile ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
95*10465441SEvalZero
96*10465441SEvalZero i &= ~(1 << 1);
97*10465441SEvalZero
98*10465441SEvalZero /* write back to control register */
99*10465441SEvalZero asm volatile ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
100*10465441SEvalZero }
101*10465441SEvalZero
mmu_clean_invalidated_cache_index(int index)102*10465441SEvalZero void mmu_clean_invalidated_cache_index(int index)
103*10465441SEvalZero {
104*10465441SEvalZero asm volatile ("mcr p15, 0, %0, c7, c14, 2": :"r" (index));
105*10465441SEvalZero }
106*10465441SEvalZero
mmu_clean_dcache(rt_uint32_t buffer,rt_uint32_t size)107*10465441SEvalZero void mmu_clean_dcache(rt_uint32_t buffer, rt_uint32_t size)
108*10465441SEvalZero {
109*10465441SEvalZero unsigned int ptr;
110*10465441SEvalZero
111*10465441SEvalZero ptr = buffer & ~0x1f;
112*10465441SEvalZero
113*10465441SEvalZero while (ptr < buffer + size)
114*10465441SEvalZero {
115*10465441SEvalZero asm volatile ("mcr p15, 0, %0, c7, c10, 1": :"r" (ptr));
116*10465441SEvalZero ptr += 32;
117*10465441SEvalZero }
118*10465441SEvalZero }
119*10465441SEvalZero
mmu_invalidate_dcache(rt_uint32_t buffer,rt_uint32_t size)120*10465441SEvalZero void mmu_invalidate_dcache(rt_uint32_t buffer, rt_uint32_t size)
121*10465441SEvalZero {
122*10465441SEvalZero unsigned int ptr;
123*10465441SEvalZero
124*10465441SEvalZero ptr = buffer & ~0x1f;
125*10465441SEvalZero
126*10465441SEvalZero while (ptr < buffer + size)
127*10465441SEvalZero {
128*10465441SEvalZero asm volatile ("mcr p15, 0, %0, c7, c6, 1": :"r" (ptr));
129*10465441SEvalZero ptr += 32;
130*10465441SEvalZero }
131*10465441SEvalZero }
132*10465441SEvalZero
mmu_invalidate_tlb()133*10465441SEvalZero void mmu_invalidate_tlb()
134*10465441SEvalZero {
135*10465441SEvalZero asm volatile ("mcr p15, 0, %0, c8, c7, 0": :"r" (0));
136*10465441SEvalZero }
137*10465441SEvalZero
mmu_invalidate_icache()138*10465441SEvalZero void mmu_invalidate_icache()
139*10465441SEvalZero {
140*10465441SEvalZero asm volatile ("mcr p15, 0, %0, c7, c5, 0": :"r" (0));
141*10465441SEvalZero }
142*10465441SEvalZero
143*10465441SEvalZero /* level1 page table */
144*10465441SEvalZero static volatile unsigned int _page_table[4*1024] __attribute__((aligned(16*1024)));
mmu_setmtt(rt_uint32_t vaddrStart,rt_uint32_t vaddrEnd,rt_uint32_t paddrStart,rt_uint32_t attr)145*10465441SEvalZero void mmu_setmtt(rt_uint32_t vaddrStart, rt_uint32_t vaddrEnd, rt_uint32_t paddrStart, rt_uint32_t attr)
146*10465441SEvalZero {
147*10465441SEvalZero volatile rt_uint32_t *pTT;
148*10465441SEvalZero volatile int i,nSec;
149*10465441SEvalZero pTT=(rt_uint32_t *)_page_table+(vaddrStart>>20);
150*10465441SEvalZero nSec=(vaddrEnd>>20)-(vaddrStart>>20);
151*10465441SEvalZero for(i=0;i<=nSec;i++)
152*10465441SEvalZero {
153*10465441SEvalZero *pTT = attr |(((paddrStart>>20)+i)<<20);
154*10465441SEvalZero pTT++;
155*10465441SEvalZero }
156*10465441SEvalZero }
157*10465441SEvalZero
158*10465441SEvalZero /* set page table */
mmu_setmtts(void)159*10465441SEvalZero RT_WEAK void mmu_setmtts(void)
160*10465441SEvalZero {
161*10465441SEvalZero mmu_setmtt(0x00000000, 0xFFFFFFFF, 0x00000000, RW_NCNB); /* None cached for 4G memory */
162*10465441SEvalZero mmu_setmtt(0x80200000, 0x80800000 - 1, 0x80200000, RW_CB); /* 126M cached DDR memory */
163*10465441SEvalZero mmu_setmtt(0x80000000, 0x80200000 - 1, 0x80000000, RW_NCNB); /* 2M none-cached DDR memory */
164*10465441SEvalZero mmu_setmtt(0x402F0000, 0x40300000 - 1, 0x402F0000, RW_CB); /* 63K OnChip memory */
165*10465441SEvalZero }
166*10465441SEvalZero
rt_hw_mmu_init(void)167*10465441SEvalZero void rt_hw_mmu_init(void)
168*10465441SEvalZero {
169*10465441SEvalZero /* disable I/D cache */
170*10465441SEvalZero mmu_disable_dcache();
171*10465441SEvalZero mmu_disable_icache();
172*10465441SEvalZero mmu_disable();
173*10465441SEvalZero mmu_invalidate_tlb();
174*10465441SEvalZero
175*10465441SEvalZero mmu_setmtts();
176*10465441SEvalZero
177*10465441SEvalZero /* set MMU table address */
178*10465441SEvalZero mmu_setttbase((rt_uint32_t)_page_table);
179*10465441SEvalZero
180*10465441SEvalZero /* enables MMU */
181*10465441SEvalZero mmu_enable();
182*10465441SEvalZero
183*10465441SEvalZero /* enable Instruction Cache */
184*10465441SEvalZero mmu_enable_icache();
185*10465441SEvalZero
186*10465441SEvalZero /* enable Data Cache */
187*10465441SEvalZero mmu_enable_dcache();
188*10465441SEvalZero }
189*10465441SEvalZero
190