1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * Driver for the NVIDIA Tegra pinmux
4  *
5  * Copyright (c) 2011-2012, NVIDIA CORPORATION.  All rights reserved.
6  *
7  * Derived from code:
8  * Copyright (C) 2010 Google, Inc.
9  * Copyright (C) 2010 NVIDIA Corporation
10  * Copyright (C) 2009-2011 ST-Ericsson AB
11  */
12 
13 #include <linux/err.h>
14 #include <linux/init.h>
15 #include <linux/io.h>
16 #include <linux/of.h>
17 #include <linux/platform_device.h>
18 #include <linux/seq_file.h>
19 #include <linux/slab.h>
20 
21 #include <linux/pinctrl/machine.h>
22 #include <linux/pinctrl/pinconf.h>
23 #include <linux/pinctrl/pinctrl.h>
24 #include <linux/pinctrl/pinmux.h>
25 
26 #include "../core.h"
27 #include "../pinctrl-utils.h"
28 #include "pinctrl-tegra.h"
29 
pmx_readl(struct tegra_pmx * pmx,u32 bank,u32 reg)30 static inline u32 pmx_readl(struct tegra_pmx *pmx, u32 bank, u32 reg)
31 {
32 	return readl(pmx->regs[bank] + reg);
33 }
34 
pmx_writel(struct tegra_pmx * pmx,u32 val,u32 bank,u32 reg)35 static inline void pmx_writel(struct tegra_pmx *pmx, u32 val, u32 bank, u32 reg)
36 {
37 	writel_relaxed(val, pmx->regs[bank] + reg);
38 	/* make sure pinmux register write completed */
39 	pmx_readl(pmx, bank, reg);
40 }
41 
tegra_pinctrl_get_groups_count(struct pinctrl_dev * pctldev)42 static int tegra_pinctrl_get_groups_count(struct pinctrl_dev *pctldev)
43 {
44 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
45 
46 	return pmx->soc->ngroups;
47 }
48 
tegra_pinctrl_get_group_name(struct pinctrl_dev * pctldev,unsigned group)49 static const char *tegra_pinctrl_get_group_name(struct pinctrl_dev *pctldev,
50 						unsigned group)
51 {
52 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
53 
54 	return pmx->soc->groups[group].name;
55 }
56 
tegra_pinctrl_get_group_pins(struct pinctrl_dev * pctldev,unsigned group,const unsigned ** pins,unsigned * num_pins)57 static int tegra_pinctrl_get_group_pins(struct pinctrl_dev *pctldev,
58 					unsigned group,
59 					const unsigned **pins,
60 					unsigned *num_pins)
61 {
62 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
63 
64 	*pins = pmx->soc->groups[group].pins;
65 	*num_pins = pmx->soc->groups[group].npins;
66 
67 	return 0;
68 }
69 
70 #ifdef CONFIG_DEBUG_FS
tegra_pinctrl_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned offset)71 static void tegra_pinctrl_pin_dbg_show(struct pinctrl_dev *pctldev,
72 				       struct seq_file *s,
73 				       unsigned offset)
74 {
75 	seq_printf(s, " %s", dev_name(pctldev->dev));
76 }
77 #endif
78 
79 static const struct cfg_param {
80 	const char *property;
81 	enum tegra_pinconf_param param;
82 } cfg_params[] = {
83 	{"nvidia,pull",			TEGRA_PINCONF_PARAM_PULL},
84 	{"nvidia,tristate",		TEGRA_PINCONF_PARAM_TRISTATE},
85 	{"nvidia,enable-input",		TEGRA_PINCONF_PARAM_ENABLE_INPUT},
86 	{"nvidia,open-drain",		TEGRA_PINCONF_PARAM_OPEN_DRAIN},
87 	{"nvidia,lock",			TEGRA_PINCONF_PARAM_LOCK},
88 	{"nvidia,io-reset",		TEGRA_PINCONF_PARAM_IORESET},
89 	{"nvidia,rcv-sel",		TEGRA_PINCONF_PARAM_RCV_SEL},
90 	{"nvidia,io-hv",		TEGRA_PINCONF_PARAM_RCV_SEL},
91 	{"nvidia,high-speed-mode",	TEGRA_PINCONF_PARAM_HIGH_SPEED_MODE},
92 	{"nvidia,schmitt",		TEGRA_PINCONF_PARAM_SCHMITT},
93 	{"nvidia,low-power-mode",	TEGRA_PINCONF_PARAM_LOW_POWER_MODE},
94 	{"nvidia,pull-down-strength",	TEGRA_PINCONF_PARAM_DRIVE_DOWN_STRENGTH},
95 	{"nvidia,pull-up-strength",	TEGRA_PINCONF_PARAM_DRIVE_UP_STRENGTH},
96 	{"nvidia,slew-rate-falling",	TEGRA_PINCONF_PARAM_SLEW_RATE_FALLING},
97 	{"nvidia,slew-rate-rising",	TEGRA_PINCONF_PARAM_SLEW_RATE_RISING},
98 	{"nvidia,drive-type",		TEGRA_PINCONF_PARAM_DRIVE_TYPE},
99 };
100 
tegra_pinctrl_dt_subnode_to_map(struct pinctrl_dev * pctldev,struct device_node * np,struct pinctrl_map ** map,unsigned * reserved_maps,unsigned * num_maps)101 static int tegra_pinctrl_dt_subnode_to_map(struct pinctrl_dev *pctldev,
102 					   struct device_node *np,
103 					   struct pinctrl_map **map,
104 					   unsigned *reserved_maps,
105 					   unsigned *num_maps)
106 {
107 	struct device *dev = pctldev->dev;
108 	int ret, i;
109 	const char *function;
110 	u32 val;
111 	unsigned long config;
112 	unsigned long *configs = NULL;
113 	unsigned num_configs = 0;
114 	unsigned reserve;
115 	struct property *prop;
116 	const char *group;
117 
118 	ret = of_property_read_string(np, "nvidia,function", &function);
119 	if (ret < 0) {
120 		/* EINVAL=missing, which is fine since it's optional */
121 		if (ret != -EINVAL)
122 			dev_err(dev,
123 				"%pOF: could not parse property nvidia,function\n", np);
124 		function = NULL;
125 	}
126 
127 	for (i = 0; i < ARRAY_SIZE(cfg_params); i++) {
128 		ret = of_property_read_u32(np, cfg_params[i].property, &val);
129 		if (!ret) {
130 			config = TEGRA_PINCONF_PACK(cfg_params[i].param, val);
131 			ret = pinctrl_utils_add_config(pctldev, &configs,
132 					&num_configs, config);
133 			if (ret < 0)
134 				goto exit;
135 		/* EINVAL=missing, which is fine since it's optional */
136 		} else if (ret != -EINVAL) {
137 			dev_err(dev, "%pOF: could not parse property %s\n",
138 				np, cfg_params[i].property);
139 		}
140 	}
141 
142 	reserve = 0;
143 	if (function != NULL)
144 		reserve++;
145 	if (num_configs)
146 		reserve++;
147 	ret = of_property_count_strings(np, "nvidia,pins");
148 	if (ret < 0) {
149 		dev_err(dev, "%pOF: could not parse property nvidia,pins\n", np);
150 		goto exit;
151 	}
152 	reserve *= ret;
153 
154 	ret = pinctrl_utils_reserve_map(pctldev, map, reserved_maps,
155 					num_maps, reserve);
156 	if (ret < 0)
157 		goto exit;
158 
159 	of_property_for_each_string(np, "nvidia,pins", prop, group) {
160 		if (function) {
161 			ret = pinctrl_utils_add_map_mux(pctldev, map,
162 					reserved_maps, num_maps, group,
163 					function);
164 			if (ret < 0)
165 				goto exit;
166 		}
167 
168 		if (num_configs) {
169 			ret = pinctrl_utils_add_map_configs(pctldev, map,
170 					reserved_maps, num_maps, group,
171 					configs, num_configs,
172 					PIN_MAP_TYPE_CONFIGS_GROUP);
173 			if (ret < 0)
174 				goto exit;
175 		}
176 	}
177 
178 	ret = 0;
179 
180 exit:
181 	kfree(configs);
182 	return ret;
183 }
184 
tegra_pinctrl_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np_config,struct pinctrl_map ** map,unsigned * num_maps)185 static int tegra_pinctrl_dt_node_to_map(struct pinctrl_dev *pctldev,
186 					struct device_node *np_config,
187 					struct pinctrl_map **map,
188 					unsigned *num_maps)
189 {
190 	unsigned reserved_maps;
191 	int ret;
192 
193 	reserved_maps = 0;
194 	*map = NULL;
195 	*num_maps = 0;
196 
197 	for_each_child_of_node_scoped(np_config, np) {
198 		ret = tegra_pinctrl_dt_subnode_to_map(pctldev, np, map,
199 						      &reserved_maps, num_maps);
200 		if (ret < 0) {
201 			pinctrl_utils_free_map(pctldev, *map,
202 				*num_maps);
203 			return ret;
204 		}
205 	}
206 
207 	return 0;
208 }
209 
210 static const struct pinctrl_ops tegra_pinctrl_ops = {
211 	.get_groups_count = tegra_pinctrl_get_groups_count,
212 	.get_group_name = tegra_pinctrl_get_group_name,
213 	.get_group_pins = tegra_pinctrl_get_group_pins,
214 #ifdef CONFIG_DEBUG_FS
215 	.pin_dbg_show = tegra_pinctrl_pin_dbg_show,
216 #endif
217 	.dt_node_to_map = tegra_pinctrl_dt_node_to_map,
218 	.dt_free_map = pinctrl_utils_free_map,
219 };
220 
tegra_pinctrl_get_funcs_count(struct pinctrl_dev * pctldev)221 static int tegra_pinctrl_get_funcs_count(struct pinctrl_dev *pctldev)
222 {
223 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
224 
225 	return pmx->soc->nfunctions;
226 }
227 
tegra_pinctrl_get_func_name(struct pinctrl_dev * pctldev,unsigned function)228 static const char *tegra_pinctrl_get_func_name(struct pinctrl_dev *pctldev,
229 					       unsigned function)
230 {
231 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
232 
233 	return pmx->functions[function].name;
234 }
235 
tegra_pinctrl_get_func_groups(struct pinctrl_dev * pctldev,unsigned function,const char * const ** groups,unsigned * const num_groups)236 static int tegra_pinctrl_get_func_groups(struct pinctrl_dev *pctldev,
237 					 unsigned function,
238 					 const char * const **groups,
239 					 unsigned * const num_groups)
240 {
241 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
242 
243 	*groups = pmx->functions[function].groups;
244 	*num_groups = pmx->functions[function].ngroups;
245 
246 	return 0;
247 }
248 
tegra_pinctrl_set_mux(struct pinctrl_dev * pctldev,unsigned function,unsigned group)249 static int tegra_pinctrl_set_mux(struct pinctrl_dev *pctldev,
250 				 unsigned function,
251 				 unsigned group)
252 {
253 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
254 	const struct tegra_pingroup *g;
255 	int i;
256 	u32 val;
257 
258 	g = &pmx->soc->groups[group];
259 
260 	if (WARN_ON(g->mux_reg < 0))
261 		return -EINVAL;
262 
263 	for (i = 0; i < ARRAY_SIZE(g->funcs); i++) {
264 		if (g->funcs[i] == function)
265 			break;
266 	}
267 	if (WARN_ON(i == ARRAY_SIZE(g->funcs)))
268 		return -EINVAL;
269 
270 	val = pmx_readl(pmx, g->mux_bank, g->mux_reg);
271 	val &= ~(0x3 << g->mux_bit);
272 	val |= i << g->mux_bit;
273 	/* Set the SFIO/GPIO selection to SFIO when under pinmux control*/
274 	if (pmx->soc->sfsel_in_mux)
275 		val |= (1 << g->sfsel_bit);
276 	pmx_writel(pmx, val, g->mux_bank, g->mux_reg);
277 
278 	return 0;
279 }
280 
tegra_pinctrl_get_group(struct pinctrl_dev * pctldev,unsigned int offset)281 static const struct tegra_pingroup *tegra_pinctrl_get_group(struct pinctrl_dev *pctldev,
282 					unsigned int offset)
283 {
284 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
285 	unsigned int group, num_pins, j;
286 	const unsigned int *pins;
287 	int ret;
288 
289 	for (group = 0; group < pmx->soc->ngroups; ++group) {
290 		ret = tegra_pinctrl_get_group_pins(pctldev, group, &pins, &num_pins);
291 		if (ret < 0)
292 			continue;
293 		for (j = 0; j < num_pins; j++) {
294 			if (offset == pins[j])
295 				return &pmx->soc->groups[group];
296 		}
297 	}
298 
299 	dev_err(pctldev->dev, "Pingroup not found for pin %u\n", offset);
300 	return NULL;
301 }
302 
tegra_pinctrl_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset)303 static int tegra_pinctrl_gpio_request_enable(struct pinctrl_dev *pctldev,
304 					     struct pinctrl_gpio_range *range,
305 					     unsigned int offset)
306 {
307 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
308 	const struct tegra_pingroup *group;
309 	u32 value;
310 
311 	if (!pmx->soc->sfsel_in_mux)
312 		return 0;
313 
314 	group = tegra_pinctrl_get_group(pctldev, offset);
315 
316 	if (!group)
317 		return -EINVAL;
318 
319 	if (group->mux_reg < 0 || group->sfsel_bit < 0)
320 		return -EINVAL;
321 
322 	value = pmx_readl(pmx, group->mux_bank, group->mux_reg);
323 	value &= ~BIT(group->sfsel_bit);
324 	pmx_writel(pmx, value, group->mux_bank, group->mux_reg);
325 
326 	return 0;
327 }
328 
tegra_pinctrl_gpio_disable_free(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset)329 static void tegra_pinctrl_gpio_disable_free(struct pinctrl_dev *pctldev,
330 					    struct pinctrl_gpio_range *range,
331 					    unsigned int offset)
332 {
333 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
334 	const struct tegra_pingroup *group;
335 	u32 value;
336 
337 	if (!pmx->soc->sfsel_in_mux)
338 		return;
339 
340 	group = tegra_pinctrl_get_group(pctldev, offset);
341 
342 	if (!group)
343 		return;
344 
345 	if (group->mux_reg < 0 || group->sfsel_bit < 0)
346 		return;
347 
348 	value = pmx_readl(pmx, group->mux_bank, group->mux_reg);
349 	value |= BIT(group->sfsel_bit);
350 	pmx_writel(pmx, value, group->mux_bank, group->mux_reg);
351 }
352 
353 static const struct pinmux_ops tegra_pinmux_ops = {
354 	.get_functions_count = tegra_pinctrl_get_funcs_count,
355 	.get_function_name = tegra_pinctrl_get_func_name,
356 	.get_function_groups = tegra_pinctrl_get_func_groups,
357 	.set_mux = tegra_pinctrl_set_mux,
358 	.gpio_request_enable = tegra_pinctrl_gpio_request_enable,
359 	.gpio_disable_free = tegra_pinctrl_gpio_disable_free,
360 };
361 
tegra_pinconf_reg(struct tegra_pmx * pmx,const struct tegra_pingroup * g,enum tegra_pinconf_param param,bool report_err,s8 * bank,s32 * reg,s8 * bit,s8 * width)362 static int tegra_pinconf_reg(struct tegra_pmx *pmx,
363 			     const struct tegra_pingroup *g,
364 			     enum tegra_pinconf_param param,
365 			     bool report_err,
366 			     s8 *bank, s32 *reg, s8 *bit, s8 *width)
367 {
368 	switch (param) {
369 	case TEGRA_PINCONF_PARAM_PULL:
370 		*bank = g->pupd_bank;
371 		*reg = g->pupd_reg;
372 		*bit = g->pupd_bit;
373 		*width = 2;
374 		break;
375 	case TEGRA_PINCONF_PARAM_TRISTATE:
376 		*bank = g->tri_bank;
377 		*reg = g->tri_reg;
378 		*bit = g->tri_bit;
379 		*width = 1;
380 		break;
381 	case TEGRA_PINCONF_PARAM_ENABLE_INPUT:
382 		*bank = g->mux_bank;
383 		*reg = g->mux_reg;
384 		*bit = g->einput_bit;
385 		*width = 1;
386 		break;
387 	case TEGRA_PINCONF_PARAM_OPEN_DRAIN:
388 		*bank = g->mux_bank;
389 		*reg = g->mux_reg;
390 		*bit = g->odrain_bit;
391 		*width = 1;
392 		break;
393 	case TEGRA_PINCONF_PARAM_LOCK:
394 		*bank = g->mux_bank;
395 		*reg = g->mux_reg;
396 		*bit = g->lock_bit;
397 		*width = 1;
398 		break;
399 	case TEGRA_PINCONF_PARAM_IORESET:
400 		*bank = g->mux_bank;
401 		*reg = g->mux_reg;
402 		*bit = g->ioreset_bit;
403 		*width = 1;
404 		break;
405 	case TEGRA_PINCONF_PARAM_RCV_SEL:
406 		*bank = g->mux_bank;
407 		*reg = g->mux_reg;
408 		*bit = g->rcv_sel_bit;
409 		*width = 1;
410 		break;
411 	case TEGRA_PINCONF_PARAM_HIGH_SPEED_MODE:
412 		if (pmx->soc->hsm_in_mux) {
413 			*bank = g->mux_bank;
414 			*reg = g->mux_reg;
415 		} else {
416 			*bank = g->drv_bank;
417 			*reg = g->drv_reg;
418 		}
419 		*bit = g->hsm_bit;
420 		*width = 1;
421 		break;
422 	case TEGRA_PINCONF_PARAM_SCHMITT:
423 		if (pmx->soc->schmitt_in_mux) {
424 			*bank = g->mux_bank;
425 			*reg = g->mux_reg;
426 		} else {
427 			*bank = g->drv_bank;
428 			*reg = g->drv_reg;
429 		}
430 		*bit = g->schmitt_bit;
431 		*width = 1;
432 		break;
433 	case TEGRA_PINCONF_PARAM_LOW_POWER_MODE:
434 		*bank = g->drv_bank;
435 		*reg = g->drv_reg;
436 		*bit = g->lpmd_bit;
437 		*width = 2;
438 		break;
439 	case TEGRA_PINCONF_PARAM_DRIVE_DOWN_STRENGTH:
440 		*bank = g->drv_bank;
441 		*reg = g->drv_reg;
442 		*bit = g->drvdn_bit;
443 		*width = g->drvdn_width;
444 		break;
445 	case TEGRA_PINCONF_PARAM_DRIVE_UP_STRENGTH:
446 		*bank = g->drv_bank;
447 		*reg = g->drv_reg;
448 		*bit = g->drvup_bit;
449 		*width = g->drvup_width;
450 		break;
451 	case TEGRA_PINCONF_PARAM_SLEW_RATE_FALLING:
452 		*bank = g->drv_bank;
453 		*reg = g->drv_reg;
454 		*bit = g->slwf_bit;
455 		*width = g->slwf_width;
456 		break;
457 	case TEGRA_PINCONF_PARAM_SLEW_RATE_RISING:
458 		*bank = g->drv_bank;
459 		*reg = g->drv_reg;
460 		*bit = g->slwr_bit;
461 		*width = g->slwr_width;
462 		break;
463 	case TEGRA_PINCONF_PARAM_DRIVE_TYPE:
464 		if (pmx->soc->drvtype_in_mux) {
465 			*bank = g->mux_bank;
466 			*reg = g->mux_reg;
467 		} else {
468 			*bank = g->drv_bank;
469 			*reg = g->drv_reg;
470 		}
471 		*bit = g->drvtype_bit;
472 		*width = 2;
473 		break;
474 	default:
475 		dev_err(pmx->dev, "Invalid config param %04x\n", param);
476 		return -ENOTSUPP;
477 	}
478 
479 	if (*reg < 0 || *bit < 0)  {
480 		if (report_err) {
481 			const char *prop = "unknown";
482 			int i;
483 
484 			for (i = 0; i < ARRAY_SIZE(cfg_params); i++) {
485 				if (cfg_params[i].param == param) {
486 					prop = cfg_params[i].property;
487 					break;
488 				}
489 			}
490 
491 			dev_err(pmx->dev,
492 				"Config param %04x (%s) not supported on group %s\n",
493 				param, prop, g->name);
494 		}
495 		return -ENOTSUPP;
496 	}
497 
498 	return 0;
499 }
500 
tegra_pinconf_get(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * config)501 static int tegra_pinconf_get(struct pinctrl_dev *pctldev,
502 			     unsigned pin, unsigned long *config)
503 {
504 	dev_err(pctldev->dev, "pin_config_get op not supported\n");
505 	return -ENOTSUPP;
506 }
507 
tegra_pinconf_set(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * configs,unsigned num_configs)508 static int tegra_pinconf_set(struct pinctrl_dev *pctldev,
509 			     unsigned pin, unsigned long *configs,
510 			     unsigned num_configs)
511 {
512 	dev_err(pctldev->dev, "pin_config_set op not supported\n");
513 	return -ENOTSUPP;
514 }
515 
tegra_pinconf_group_get(struct pinctrl_dev * pctldev,unsigned group,unsigned long * config)516 static int tegra_pinconf_group_get(struct pinctrl_dev *pctldev,
517 				   unsigned group, unsigned long *config)
518 {
519 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
520 	enum tegra_pinconf_param param = TEGRA_PINCONF_UNPACK_PARAM(*config);
521 	u16 arg;
522 	const struct tegra_pingroup *g;
523 	int ret;
524 	s8 bank, bit, width;
525 	s32 reg;
526 	u32 val, mask;
527 
528 	g = &pmx->soc->groups[group];
529 
530 	ret = tegra_pinconf_reg(pmx, g, param, true, &bank, &reg, &bit,
531 				&width);
532 	if (ret < 0)
533 		return ret;
534 
535 	val = pmx_readl(pmx, bank, reg);
536 	mask = (1 << width) - 1;
537 	arg = (val >> bit) & mask;
538 
539 	*config = TEGRA_PINCONF_PACK(param, arg);
540 
541 	return 0;
542 }
543 
tegra_pinconf_group_set(struct pinctrl_dev * pctldev,unsigned group,unsigned long * configs,unsigned num_configs)544 static int tegra_pinconf_group_set(struct pinctrl_dev *pctldev,
545 				   unsigned group, unsigned long *configs,
546 				   unsigned num_configs)
547 {
548 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
549 	enum tegra_pinconf_param param;
550 	u16 arg;
551 	const struct tegra_pingroup *g;
552 	int ret, i;
553 	s8 bank, bit, width;
554 	s32 reg;
555 	u32 val, mask;
556 
557 	g = &pmx->soc->groups[group];
558 
559 	for (i = 0; i < num_configs; i++) {
560 		param = TEGRA_PINCONF_UNPACK_PARAM(configs[i]);
561 		arg = TEGRA_PINCONF_UNPACK_ARG(configs[i]);
562 
563 		ret = tegra_pinconf_reg(pmx, g, param, true, &bank, &reg, &bit,
564 					&width);
565 		if (ret < 0)
566 			return ret;
567 
568 		val = pmx_readl(pmx, bank, reg);
569 
570 		/* LOCK can't be cleared */
571 		if (param == TEGRA_PINCONF_PARAM_LOCK) {
572 			if ((val & BIT(bit)) && !arg) {
573 				dev_err(pctldev->dev, "LOCK bit cannot be cleared\n");
574 				return -EINVAL;
575 			}
576 		}
577 
578 		/* Special-case Boolean values; allow any non-zero as true */
579 		if (width == 1)
580 			arg = !!arg;
581 
582 		/* Range-check user-supplied value */
583 		mask = (1 << width) - 1;
584 		if (arg & ~mask) {
585 			dev_err(pctldev->dev,
586 				"config %lx: %x too big for %d bit register\n",
587 				configs[i], arg, width);
588 			return -EINVAL;
589 		}
590 
591 		/* Update register */
592 		val &= ~(mask << bit);
593 		val |= arg << bit;
594 		pmx_writel(pmx, val, bank, reg);
595 	} /* for each config */
596 
597 	return 0;
598 }
599 
600 #ifdef CONFIG_DEBUG_FS
tegra_pinconf_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned offset)601 static void tegra_pinconf_dbg_show(struct pinctrl_dev *pctldev,
602 				   struct seq_file *s, unsigned offset)
603 {
604 }
605 
strip_prefix(const char * s)606 static const char *strip_prefix(const char *s)
607 {
608 	const char *comma = strchr(s, ',');
609 	if (!comma)
610 		return s;
611 
612 	return comma + 1;
613 }
614 
tegra_pinconf_group_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned group)615 static void tegra_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
616 					 struct seq_file *s, unsigned group)
617 {
618 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
619 	const struct tegra_pingroup *g;
620 	int i, ret;
621 	s8 bank, bit, width;
622 	s32 reg;
623 	u32 val;
624 
625 	g = &pmx->soc->groups[group];
626 
627 	for (i = 0; i < ARRAY_SIZE(cfg_params); i++) {
628 		ret = tegra_pinconf_reg(pmx, g, cfg_params[i].param, false,
629 					&bank, &reg, &bit, &width);
630 		if (ret < 0)
631 			continue;
632 
633 		val = pmx_readl(pmx, bank, reg);
634 		val >>= bit;
635 		val &= (1 << width) - 1;
636 
637 		seq_printf(s, "\n\t%s=%u",
638 			   strip_prefix(cfg_params[i].property), val);
639 	}
640 
641 	if (g->mux_reg >= 0) {
642 		/* read pinmux function and dump to seq_file */
643 		val = pmx_readl(pmx, g->mux_bank, g->mux_reg);
644 		val = g->funcs[(val >> g->mux_bit) & 0x3];
645 
646 		seq_printf(s, "\n\tfunction=%s", pmx->functions[val].name);
647 	}
648 }
649 
tegra_pinconf_config_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned long config)650 static void tegra_pinconf_config_dbg_show(struct pinctrl_dev *pctldev,
651 					  struct seq_file *s,
652 					  unsigned long config)
653 {
654 	enum tegra_pinconf_param param = TEGRA_PINCONF_UNPACK_PARAM(config);
655 	u16 arg = TEGRA_PINCONF_UNPACK_ARG(config);
656 	const char *pname = "unknown";
657 	int i;
658 
659 	for (i = 0; i < ARRAY_SIZE(cfg_params); i++) {
660 		if (cfg_params[i].param == param) {
661 			pname = cfg_params[i].property;
662 			break;
663 		}
664 	}
665 
666 	seq_printf(s, "%s=%d", strip_prefix(pname), arg);
667 }
668 #endif
669 
670 static const struct pinconf_ops tegra_pinconf_ops = {
671 	.pin_config_get = tegra_pinconf_get,
672 	.pin_config_set = tegra_pinconf_set,
673 	.pin_config_group_get = tegra_pinconf_group_get,
674 	.pin_config_group_set = tegra_pinconf_group_set,
675 #ifdef CONFIG_DEBUG_FS
676 	.pin_config_dbg_show = tegra_pinconf_dbg_show,
677 	.pin_config_group_dbg_show = tegra_pinconf_group_dbg_show,
678 	.pin_config_config_dbg_show = tegra_pinconf_config_dbg_show,
679 #endif
680 };
681 
tegra_pinctrl_clear_parked_bits(struct tegra_pmx * pmx)682 static void tegra_pinctrl_clear_parked_bits(struct tegra_pmx *pmx)
683 {
684 	int i = 0;
685 	const struct tegra_pingroup *g;
686 	u32 val;
687 
688 	for (i = 0; i < pmx->soc->ngroups; ++i) {
689 		g = &pmx->soc->groups[i];
690 		if (g->parked_bitmask > 0) {
691 			unsigned int bank, reg;
692 
693 			if (g->mux_reg != -1) {
694 				bank = g->mux_bank;
695 				reg = g->mux_reg;
696 			} else {
697 				bank = g->drv_bank;
698 				reg = g->drv_reg;
699 			}
700 
701 			val = pmx_readl(pmx, bank, reg);
702 			val &= ~g->parked_bitmask;
703 			pmx_writel(pmx, val, bank, reg);
704 		}
705 	}
706 }
707 
tegra_pinctrl_get_bank_size(struct device * dev,unsigned int bank_id)708 static size_t tegra_pinctrl_get_bank_size(struct device *dev,
709 					  unsigned int bank_id)
710 {
711 	struct platform_device *pdev = to_platform_device(dev);
712 	struct resource *res;
713 
714 	res = platform_get_resource(pdev, IORESOURCE_MEM, bank_id);
715 
716 	return resource_size(res) / 4;
717 }
718 
tegra_pinctrl_suspend(struct device * dev)719 static int tegra_pinctrl_suspend(struct device *dev)
720 {
721 	struct tegra_pmx *pmx = dev_get_drvdata(dev);
722 	u32 *backup_regs = pmx->backup_regs;
723 	u32 __iomem *regs;
724 	size_t bank_size;
725 	unsigned int i, k;
726 
727 	for (i = 0; i < pmx->nbanks; i++) {
728 		bank_size = tegra_pinctrl_get_bank_size(dev, i);
729 		regs = pmx->regs[i];
730 		for (k = 0; k < bank_size; k++)
731 			*backup_regs++ = readl_relaxed(regs++);
732 	}
733 
734 	return pinctrl_force_sleep(pmx->pctl);
735 }
736 
tegra_pinctrl_resume(struct device * dev)737 static int tegra_pinctrl_resume(struct device *dev)
738 {
739 	struct tegra_pmx *pmx = dev_get_drvdata(dev);
740 	u32 *backup_regs = pmx->backup_regs;
741 	u32 __iomem *regs;
742 	size_t bank_size;
743 	unsigned int i, k;
744 
745 	for (i = 0; i < pmx->nbanks; i++) {
746 		bank_size = tegra_pinctrl_get_bank_size(dev, i);
747 		regs = pmx->regs[i];
748 		for (k = 0; k < bank_size; k++)
749 			writel_relaxed(*backup_regs++, regs++);
750 	}
751 
752 	/* flush all the prior writes */
753 	readl_relaxed(pmx->regs[0]);
754 	/* wait for pinctrl register read to complete */
755 	rmb();
756 	return 0;
757 }
758 
759 DEFINE_NOIRQ_DEV_PM_OPS(tegra_pinctrl_pm, tegra_pinctrl_suspend, tegra_pinctrl_resume);
760 
tegra_pinctrl_gpio_node_has_range(struct tegra_pmx * pmx)761 static bool tegra_pinctrl_gpio_node_has_range(struct tegra_pmx *pmx)
762 {
763 	struct device_node *np;
764 	bool has_prop = false;
765 
766 	np = of_find_compatible_node(NULL, NULL, pmx->soc->gpio_compatible);
767 	if (!np)
768 		return has_prop;
769 
770 	has_prop = of_find_property(np, "gpio-ranges", NULL);
771 
772 	of_node_put(np);
773 
774 	return has_prop;
775 }
776 
tegra_pinctrl_probe(struct platform_device * pdev,const struct tegra_pinctrl_soc_data * soc_data)777 int tegra_pinctrl_probe(struct platform_device *pdev,
778 			const struct tegra_pinctrl_soc_data *soc_data)
779 {
780 	struct tegra_pmx *pmx;
781 	struct resource *res;
782 	int i;
783 	const char **group_pins;
784 	int fn, gn, gfn;
785 	unsigned long backup_regs_size = 0;
786 
787 	pmx = devm_kzalloc(&pdev->dev, sizeof(*pmx), GFP_KERNEL);
788 	if (!pmx)
789 		return -ENOMEM;
790 
791 	pmx->dev = &pdev->dev;
792 	pmx->soc = soc_data;
793 
794 	/*
795 	 * Each mux group will appear in 4 functions' list of groups.
796 	 * This over-allocates slightly, since not all groups are mux groups.
797 	 */
798 	pmx->group_pins = devm_kcalloc(&pdev->dev, pmx->soc->ngroups * 4,
799 				       sizeof(*pmx->group_pins), GFP_KERNEL);
800 	if (!pmx->group_pins)
801 		return -ENOMEM;
802 
803 	pmx->functions = devm_kcalloc(&pdev->dev, pmx->soc->nfunctions,
804 				      sizeof(*pmx->functions), GFP_KERNEL);
805 	if (!pmx->functions)
806 		return -ENOMEM;
807 
808 	group_pins = pmx->group_pins;
809 
810 	for (fn = 0; fn < pmx->soc->nfunctions; fn++) {
811 		struct tegra_function *func = &pmx->functions[fn];
812 
813 		func->name = pmx->soc->functions[fn];
814 		func->groups = group_pins;
815 
816 		for (gn = 0; gn < pmx->soc->ngroups; gn++) {
817 			const struct tegra_pingroup *g = &pmx->soc->groups[gn];
818 
819 			if (g->mux_reg == -1)
820 				continue;
821 
822 			for (gfn = 0; gfn < 4; gfn++)
823 				if (g->funcs[gfn] == fn)
824 					break;
825 			if (gfn == 4)
826 				continue;
827 
828 			BUG_ON(group_pins - pmx->group_pins >=
829 				pmx->soc->ngroups * 4);
830 			*group_pins++ = g->name;
831 			func->ngroups++;
832 		}
833 	}
834 
835 	pmx->gpio_range.name = "Tegra GPIOs";
836 	pmx->gpio_range.id = 0;
837 	pmx->gpio_range.base = 0;
838 	pmx->gpio_range.npins = pmx->soc->ngpios;
839 
840 	pmx->desc.pctlops = &tegra_pinctrl_ops;
841 	pmx->desc.pmxops = &tegra_pinmux_ops;
842 	pmx->desc.confops = &tegra_pinconf_ops;
843 	pmx->desc.owner = THIS_MODULE;
844 	pmx->desc.name = dev_name(&pdev->dev);
845 	pmx->desc.pins = pmx->soc->pins;
846 	pmx->desc.npins = pmx->soc->npins;
847 
848 	for (i = 0; ; i++) {
849 		res = platform_get_resource(pdev, IORESOURCE_MEM, i);
850 		if (!res)
851 			break;
852 		backup_regs_size += resource_size(res);
853 	}
854 	pmx->nbanks = i;
855 
856 	pmx->regs = devm_kcalloc(&pdev->dev, pmx->nbanks, sizeof(*pmx->regs),
857 				 GFP_KERNEL);
858 	if (!pmx->regs)
859 		return -ENOMEM;
860 
861 	pmx->backup_regs = devm_kzalloc(&pdev->dev, backup_regs_size,
862 					GFP_KERNEL);
863 	if (!pmx->backup_regs)
864 		return -ENOMEM;
865 
866 	for (i = 0; i < pmx->nbanks; i++) {
867 		pmx->regs[i] = devm_platform_ioremap_resource(pdev, i);
868 		if (IS_ERR(pmx->regs[i]))
869 			return PTR_ERR(pmx->regs[i]);
870 	}
871 
872 	pmx->pctl = devm_pinctrl_register(&pdev->dev, &pmx->desc, pmx);
873 	if (IS_ERR(pmx->pctl)) {
874 		dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
875 		return PTR_ERR(pmx->pctl);
876 	}
877 
878 	tegra_pinctrl_clear_parked_bits(pmx);
879 
880 	if (pmx->soc->ngpios > 0 && !tegra_pinctrl_gpio_node_has_range(pmx))
881 		pinctrl_add_gpio_range(pmx->pctl, &pmx->gpio_range);
882 
883 	platform_set_drvdata(pdev, pmx);
884 
885 	dev_dbg(&pdev->dev, "Probed Tegra pinctrl driver\n");
886 
887 	return 0;
888 }
889