1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * Support routines for initializing a PCI subsystem
4  *
5  * Extruded from code written by
6  *      Dave Rusling ([email protected])
7  *      David Mosberger ([email protected])
8  *	David Miller ([email protected])
9  *
10  * Nov 2000, Ivan Kokshaysky <[email protected]>
11  *	     PCI-PCI bridges cleanup, sorted resource allocation.
12  * Feb 2002, Ivan Kokshaysky <[email protected]>
13  *	     Converted to allocation in 3 passes, which gives
14  *	     tighter packing. Prefetchable range support.
15  */
16 
17 #include <linux/bitops.h>
18 #include <linux/init.h>
19 #include <linux/kernel.h>
20 #include <linux/module.h>
21 #include <linux/pci.h>
22 #include <linux/errno.h>
23 #include <linux/ioport.h>
24 #include <linux/cache.h>
25 #include <linux/limits.h>
26 #include <linux/sizes.h>
27 #include <linux/slab.h>
28 #include <linux/acpi.h>
29 #include "pci.h"
30 
31 unsigned int pci_flags;
32 EXPORT_SYMBOL_GPL(pci_flags);
33 
34 struct pci_dev_resource {
35 	struct list_head list;
36 	struct resource *res;
37 	struct pci_dev *dev;
38 	resource_size_t start;
39 	resource_size_t end;
40 	resource_size_t add_size;
41 	resource_size_t min_align;
42 	unsigned long flags;
43 };
44 
free_list(struct list_head * head)45 static void free_list(struct list_head *head)
46 {
47 	struct pci_dev_resource *dev_res, *tmp;
48 
49 	list_for_each_entry_safe(dev_res, tmp, head, list) {
50 		list_del(&dev_res->list);
51 		kfree(dev_res);
52 	}
53 }
54 
55 /**
56  * add_to_list() - Add a new resource tracker to the list
57  * @head:	Head of the list
58  * @dev:	Device to which the resource belongs
59  * @res:	Resource to be tracked
60  * @add_size:	Additional size to be optionally added to the resource
61  * @min_align:	Minimum memory window alignment
62  */
add_to_list(struct list_head * head,struct pci_dev * dev,struct resource * res,resource_size_t add_size,resource_size_t min_align)63 static int add_to_list(struct list_head *head, struct pci_dev *dev,
64 		       struct resource *res, resource_size_t add_size,
65 		       resource_size_t min_align)
66 {
67 	struct pci_dev_resource *tmp;
68 
69 	tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
70 	if (!tmp)
71 		return -ENOMEM;
72 
73 	tmp->res = res;
74 	tmp->dev = dev;
75 	tmp->start = res->start;
76 	tmp->end = res->end;
77 	tmp->flags = res->flags;
78 	tmp->add_size = add_size;
79 	tmp->min_align = min_align;
80 
81 	list_add(&tmp->list, head);
82 
83 	return 0;
84 }
85 
remove_from_list(struct list_head * head,struct resource * res)86 static void remove_from_list(struct list_head *head, struct resource *res)
87 {
88 	struct pci_dev_resource *dev_res, *tmp;
89 
90 	list_for_each_entry_safe(dev_res, tmp, head, list) {
91 		if (dev_res->res == res) {
92 			list_del(&dev_res->list);
93 			kfree(dev_res);
94 			break;
95 		}
96 	}
97 }
98 
res_to_dev_res(struct list_head * head,struct resource * res)99 static struct pci_dev_resource *res_to_dev_res(struct list_head *head,
100 					       struct resource *res)
101 {
102 	struct pci_dev_resource *dev_res;
103 
104 	list_for_each_entry(dev_res, head, list) {
105 		if (dev_res->res == res)
106 			return dev_res;
107 	}
108 
109 	return NULL;
110 }
111 
get_res_add_size(struct list_head * head,struct resource * res)112 static resource_size_t get_res_add_size(struct list_head *head,
113 					struct resource *res)
114 {
115 	struct pci_dev_resource *dev_res;
116 
117 	dev_res = res_to_dev_res(head, res);
118 	return dev_res ? dev_res->add_size : 0;
119 }
120 
get_res_add_align(struct list_head * head,struct resource * res)121 static resource_size_t get_res_add_align(struct list_head *head,
122 					 struct resource *res)
123 {
124 	struct pci_dev_resource *dev_res;
125 
126 	dev_res = res_to_dev_res(head, res);
127 	return dev_res ? dev_res->min_align : 0;
128 }
129 
130 /* Sort resources by alignment */
pdev_sort_resources(struct pci_dev * dev,struct list_head * head)131 static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head)
132 {
133 	struct resource *r;
134 	int i;
135 
136 	pci_dev_for_each_resource(dev, r, i) {
137 		const char *r_name = pci_resource_name(dev, i);
138 		struct pci_dev_resource *dev_res, *tmp;
139 		resource_size_t r_align;
140 		struct list_head *n;
141 
142 		if (r->flags & IORESOURCE_PCI_FIXED)
143 			continue;
144 
145 		if (!(r->flags) || r->parent)
146 			continue;
147 
148 		r_align = pci_resource_alignment(dev, r);
149 		if (!r_align) {
150 			pci_warn(dev, "%s %pR: alignment must not be zero\n",
151 				 r_name, r);
152 			continue;
153 		}
154 
155 		tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
156 		if (!tmp)
157 			panic("%s: kzalloc() failed!\n", __func__);
158 		tmp->res = r;
159 		tmp->dev = dev;
160 
161 		/* Fallback is smallest one or list is empty */
162 		n = head;
163 		list_for_each_entry(dev_res, head, list) {
164 			resource_size_t align;
165 
166 			align = pci_resource_alignment(dev_res->dev,
167 							 dev_res->res);
168 
169 			if (r_align > align) {
170 				n = &dev_res->list;
171 				break;
172 			}
173 		}
174 		/* Insert it just before n */
175 		list_add_tail(&tmp->list, n);
176 	}
177 }
178 
__dev_sort_resources(struct pci_dev * dev,struct list_head * head)179 static void __dev_sort_resources(struct pci_dev *dev, struct list_head *head)
180 {
181 	u16 class = dev->class >> 8;
182 
183 	/* Don't touch classless devices or host bridges or IOAPICs */
184 	if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST)
185 		return;
186 
187 	/* Don't touch IOAPIC devices already enabled by firmware */
188 	if (class == PCI_CLASS_SYSTEM_PIC) {
189 		u16 command;
190 		pci_read_config_word(dev, PCI_COMMAND, &command);
191 		if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
192 			return;
193 	}
194 
195 	pdev_sort_resources(dev, head);
196 }
197 
reset_resource(struct resource * res)198 static inline void reset_resource(struct resource *res)
199 {
200 	res->start = 0;
201 	res->end = 0;
202 	res->flags = 0;
203 }
204 
205 /**
206  * reassign_resources_sorted() - Satisfy any additional resource requests
207  *
208  * @realloc_head:	Head of the list tracking requests requiring
209  *			additional resources
210  * @head:		Head of the list tracking requests with allocated
211  *			resources
212  *
213  * Walk through each element of the realloc_head and try to procure additional
214  * resources for the element, provided the element is in the head list.
215  */
reassign_resources_sorted(struct list_head * realloc_head,struct list_head * head)216 static void reassign_resources_sorted(struct list_head *realloc_head,
217 				      struct list_head *head)
218 {
219 	struct resource *res;
220 	const char *res_name;
221 	struct pci_dev_resource *add_res, *tmp;
222 	struct pci_dev_resource *dev_res;
223 	resource_size_t add_size, align;
224 	int idx;
225 
226 	list_for_each_entry_safe(add_res, tmp, realloc_head, list) {
227 		bool found_match = false;
228 
229 		res = add_res->res;
230 
231 		/* Skip resource that has been reset */
232 		if (!res->flags)
233 			goto out;
234 
235 		/* Skip this resource if not found in head list */
236 		list_for_each_entry(dev_res, head, list) {
237 			if (dev_res->res == res) {
238 				found_match = true;
239 				break;
240 			}
241 		}
242 		if (!found_match) /* Just skip */
243 			continue;
244 
245 		idx = res - &add_res->dev->resource[0];
246 		res_name = pci_resource_name(add_res->dev, idx);
247 		add_size = add_res->add_size;
248 		align = add_res->min_align;
249 		if (!resource_size(res)) {
250 			resource_set_range(res, align, add_size);
251 			if (pci_assign_resource(add_res->dev, idx))
252 				reset_resource(res);
253 		} else {
254 			res->flags |= add_res->flags &
255 				 (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN);
256 			if (pci_reassign_resource(add_res->dev, idx,
257 						  add_size, align))
258 				pci_info(add_res->dev, "%s %pR: failed to add %llx\n",
259 					 res_name, res,
260 					 (unsigned long long) add_size);
261 		}
262 out:
263 		list_del(&add_res->list);
264 		kfree(add_res);
265 	}
266 }
267 
268 /**
269  * assign_requested_resources_sorted() - Satisfy resource requests
270  *
271  * @head:	Head of the list tracking requests for resources
272  * @fail_head:	Head of the list tracking requests that could not be
273  *		allocated
274  *
275  * Satisfy resource requests of each element in the list.  Add requests that
276  * could not be satisfied to the failed_list.
277  */
assign_requested_resources_sorted(struct list_head * head,struct list_head * fail_head)278 static void assign_requested_resources_sorted(struct list_head *head,
279 				 struct list_head *fail_head)
280 {
281 	struct resource *res;
282 	struct pci_dev_resource *dev_res;
283 	int idx;
284 
285 	list_for_each_entry(dev_res, head, list) {
286 		res = dev_res->res;
287 		idx = res - &dev_res->dev->resource[0];
288 		if (resource_size(res) &&
289 		    pci_assign_resource(dev_res->dev, idx)) {
290 			if (fail_head) {
291 				/*
292 				 * If the failed resource is a ROM BAR and
293 				 * it will be enabled later, don't add it
294 				 * to the list.
295 				 */
296 				if (!((idx == PCI_ROM_RESOURCE) &&
297 				      (!(res->flags & IORESOURCE_ROM_ENABLE))))
298 					add_to_list(fail_head,
299 						    dev_res->dev, res,
300 						    0 /* don't care */,
301 						    0 /* don't care */);
302 			}
303 			reset_resource(res);
304 		}
305 	}
306 }
307 
pci_fail_res_type_mask(struct list_head * fail_head)308 static unsigned long pci_fail_res_type_mask(struct list_head *fail_head)
309 {
310 	struct pci_dev_resource *fail_res;
311 	unsigned long mask = 0;
312 
313 	/* Check failed type */
314 	list_for_each_entry(fail_res, fail_head, list)
315 		mask |= fail_res->flags;
316 
317 	/*
318 	 * One pref failed resource will set IORESOURCE_MEM, as we can
319 	 * allocate pref in non-pref range.  Will release all assigned
320 	 * non-pref sibling resources according to that bit.
321 	 */
322 	return mask & (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH);
323 }
324 
pci_need_to_release(unsigned long mask,struct resource * res)325 static bool pci_need_to_release(unsigned long mask, struct resource *res)
326 {
327 	if (res->flags & IORESOURCE_IO)
328 		return !!(mask & IORESOURCE_IO);
329 
330 	/* Check pref at first */
331 	if (res->flags & IORESOURCE_PREFETCH) {
332 		if (mask & IORESOURCE_PREFETCH)
333 			return true;
334 		/* Count pref if its parent is non-pref */
335 		else if ((mask & IORESOURCE_MEM) &&
336 			 !(res->parent->flags & IORESOURCE_PREFETCH))
337 			return true;
338 		else
339 			return false;
340 	}
341 
342 	if (res->flags & IORESOURCE_MEM)
343 		return !!(mask & IORESOURCE_MEM);
344 
345 	return false;	/* Should not get here */
346 }
347 
__assign_resources_sorted(struct list_head * head,struct list_head * realloc_head,struct list_head * fail_head)348 static void __assign_resources_sorted(struct list_head *head,
349 				      struct list_head *realloc_head,
350 				      struct list_head *fail_head)
351 {
352 	/*
353 	 * Should not assign requested resources at first.  They could be
354 	 * adjacent, so later reassign can not reallocate them one by one in
355 	 * parent resource window.
356 	 *
357 	 * Try to assign requested + add_size at beginning.  If could do that,
358 	 * could get out early.  If could not do that, we still try to assign
359 	 * requested at first, then try to reassign add_size for some resources.
360 	 *
361 	 * Separate three resource type checking if we need to release
362 	 * assigned resource after requested + add_size try.
363 	 *
364 	 *	1. If IO port assignment fails, will release assigned IO
365 	 *	   port.
366 	 *	2. If pref MMIO assignment fails, release assigned pref
367 	 *	   MMIO.  If assigned pref MMIO's parent is non-pref MMIO
368 	 *	   and non-pref MMIO assignment fails, will release that
369 	 *	   assigned pref MMIO.
370 	 *	3. If non-pref MMIO assignment fails or pref MMIO
371 	 *	   assignment fails, will release assigned non-pref MMIO.
372 	 */
373 	LIST_HEAD(save_head);
374 	LIST_HEAD(local_fail_head);
375 	struct pci_dev_resource *save_res;
376 	struct pci_dev_resource *dev_res, *tmp_res, *dev_res2;
377 	unsigned long fail_type;
378 	resource_size_t add_align, align;
379 
380 	/* Check if optional add_size is there */
381 	if (!realloc_head || list_empty(realloc_head))
382 		goto requested_and_reassign;
383 
384 	/* Save original start, end, flags etc at first */
385 	list_for_each_entry(dev_res, head, list) {
386 		if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) {
387 			free_list(&save_head);
388 			goto requested_and_reassign;
389 		}
390 	}
391 
392 	/* Update res in head list with add_size in realloc_head list */
393 	list_for_each_entry_safe(dev_res, tmp_res, head, list) {
394 		dev_res->res->end += get_res_add_size(realloc_head,
395 							dev_res->res);
396 
397 		/*
398 		 * There are two kinds of additional resources in the list:
399 		 * 1. bridge resource  -- IORESOURCE_STARTALIGN
400 		 * 2. SR-IOV resource  -- IORESOURCE_SIZEALIGN
401 		 * Here just fix the additional alignment for bridge
402 		 */
403 		if (!(dev_res->res->flags & IORESOURCE_STARTALIGN))
404 			continue;
405 
406 		add_align = get_res_add_align(realloc_head, dev_res->res);
407 
408 		/*
409 		 * The "head" list is sorted by alignment so resources with
410 		 * bigger alignment will be assigned first.  After we
411 		 * change the alignment of a dev_res in "head" list, we
412 		 * need to reorder the list by alignment to make it
413 		 * consistent.
414 		 */
415 		if (add_align > dev_res->res->start) {
416 			resource_size_t r_size = resource_size(dev_res->res);
417 
418 			dev_res->res->start = add_align;
419 			dev_res->res->end = add_align + r_size - 1;
420 
421 			list_for_each_entry(dev_res2, head, list) {
422 				align = pci_resource_alignment(dev_res2->dev,
423 							       dev_res2->res);
424 				if (add_align > align) {
425 					list_move_tail(&dev_res->list,
426 						       &dev_res2->list);
427 					break;
428 				}
429 			}
430 		}
431 
432 	}
433 
434 	/* Try updated head list with add_size added */
435 	assign_requested_resources_sorted(head, &local_fail_head);
436 
437 	/* All assigned with add_size? */
438 	if (list_empty(&local_fail_head)) {
439 		/* Remove head list from realloc_head list */
440 		list_for_each_entry(dev_res, head, list)
441 			remove_from_list(realloc_head, dev_res->res);
442 		free_list(&save_head);
443 		free_list(head);
444 		return;
445 	}
446 
447 	/* Check failed type */
448 	fail_type = pci_fail_res_type_mask(&local_fail_head);
449 	/* Remove not need to be released assigned res from head list etc */
450 	list_for_each_entry_safe(dev_res, tmp_res, head, list)
451 		if (dev_res->res->parent &&
452 		    !pci_need_to_release(fail_type, dev_res->res)) {
453 			/* Remove it from realloc_head list */
454 			remove_from_list(realloc_head, dev_res->res);
455 			remove_from_list(&save_head, dev_res->res);
456 			list_del(&dev_res->list);
457 			kfree(dev_res);
458 		}
459 
460 	free_list(&local_fail_head);
461 	/* Release assigned resource */
462 	list_for_each_entry(dev_res, head, list)
463 		if (dev_res->res->parent)
464 			release_resource(dev_res->res);
465 	/* Restore start/end/flags from saved list */
466 	list_for_each_entry(save_res, &save_head, list) {
467 		struct resource *res = save_res->res;
468 
469 		res->start = save_res->start;
470 		res->end = save_res->end;
471 		res->flags = save_res->flags;
472 	}
473 	free_list(&save_head);
474 
475 requested_and_reassign:
476 	/* Satisfy the must-have resource requests */
477 	assign_requested_resources_sorted(head, fail_head);
478 
479 	/* Try to satisfy any additional optional resource requests */
480 	if (realloc_head)
481 		reassign_resources_sorted(realloc_head, head);
482 	free_list(head);
483 }
484 
pdev_assign_resources_sorted(struct pci_dev * dev,struct list_head * add_head,struct list_head * fail_head)485 static void pdev_assign_resources_sorted(struct pci_dev *dev,
486 					 struct list_head *add_head,
487 					 struct list_head *fail_head)
488 {
489 	LIST_HEAD(head);
490 
491 	__dev_sort_resources(dev, &head);
492 	__assign_resources_sorted(&head, add_head, fail_head);
493 
494 }
495 
pbus_assign_resources_sorted(const struct pci_bus * bus,struct list_head * realloc_head,struct list_head * fail_head)496 static void pbus_assign_resources_sorted(const struct pci_bus *bus,
497 					 struct list_head *realloc_head,
498 					 struct list_head *fail_head)
499 {
500 	struct pci_dev *dev;
501 	LIST_HEAD(head);
502 
503 	list_for_each_entry(dev, &bus->devices, bus_list)
504 		__dev_sort_resources(dev, &head);
505 
506 	__assign_resources_sorted(&head, realloc_head, fail_head);
507 }
508 
pci_setup_cardbus(struct pci_bus * bus)509 void pci_setup_cardbus(struct pci_bus *bus)
510 {
511 	struct pci_dev *bridge = bus->self;
512 	struct resource *res;
513 	struct pci_bus_region region;
514 
515 	pci_info(bridge, "CardBus bridge to %pR\n",
516 		 &bus->busn_res);
517 
518 	res = bus->resource[0];
519 	pcibios_resource_to_bus(bridge->bus, &region, res);
520 	if (res->flags & IORESOURCE_IO) {
521 		/*
522 		 * The IO resource is allocated a range twice as large as it
523 		 * would normally need.  This allows us to set both IO regs.
524 		 */
525 		pci_info(bridge, "  bridge window %pR\n", res);
526 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
527 					region.start);
528 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
529 					region.end);
530 	}
531 
532 	res = bus->resource[1];
533 	pcibios_resource_to_bus(bridge->bus, &region, res);
534 	if (res->flags & IORESOURCE_IO) {
535 		pci_info(bridge, "  bridge window %pR\n", res);
536 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
537 					region.start);
538 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
539 					region.end);
540 	}
541 
542 	res = bus->resource[2];
543 	pcibios_resource_to_bus(bridge->bus, &region, res);
544 	if (res->flags & IORESOURCE_MEM) {
545 		pci_info(bridge, "  bridge window %pR\n", res);
546 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
547 					region.start);
548 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
549 					region.end);
550 	}
551 
552 	res = bus->resource[3];
553 	pcibios_resource_to_bus(bridge->bus, &region, res);
554 	if (res->flags & IORESOURCE_MEM) {
555 		pci_info(bridge, "  bridge window %pR\n", res);
556 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
557 					region.start);
558 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
559 					region.end);
560 	}
561 }
562 EXPORT_SYMBOL(pci_setup_cardbus);
563 
564 /*
565  * Initialize bridges with base/limit values we have collected.  PCI-to-PCI
566  * Bridge Architecture Specification rev. 1.1 (1998) requires that if there
567  * are no I/O ports or memory behind the bridge, the corresponding range
568  * must be turned off by writing base value greater than limit to the
569  * bridge's base/limit registers.
570  *
571  * Note: care must be taken when updating I/O base/limit registers of
572  * bridges which support 32-bit I/O.  This update requires two config space
573  * writes, so it's quite possible that an I/O window of the bridge will
574  * have some undesirable address (e.g. 0) after the first write.  Ditto
575  * 64-bit prefetchable MMIO.
576  */
pci_setup_bridge_io(struct pci_dev * bridge)577 static void pci_setup_bridge_io(struct pci_dev *bridge)
578 {
579 	struct resource *res;
580 	const char *res_name;
581 	struct pci_bus_region region;
582 	unsigned long io_mask;
583 	u8 io_base_lo, io_limit_lo;
584 	u16 l;
585 	u32 io_upper16;
586 
587 	io_mask = PCI_IO_RANGE_MASK;
588 	if (bridge->io_window_1k)
589 		io_mask = PCI_IO_1K_RANGE_MASK;
590 
591 	/* Set up the top and bottom of the PCI I/O segment for this bus */
592 	res = &bridge->resource[PCI_BRIDGE_IO_WINDOW];
593 	res_name = pci_resource_name(bridge, PCI_BRIDGE_IO_WINDOW);
594 	pcibios_resource_to_bus(bridge->bus, &region, res);
595 	if (res->flags & IORESOURCE_IO) {
596 		pci_read_config_word(bridge, PCI_IO_BASE, &l);
597 		io_base_lo = (region.start >> 8) & io_mask;
598 		io_limit_lo = (region.end >> 8) & io_mask;
599 		l = ((u16) io_limit_lo << 8) | io_base_lo;
600 		/* Set up upper 16 bits of I/O base/limit */
601 		io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
602 		pci_info(bridge, "  %s %pR\n", res_name, res);
603 	} else {
604 		/* Clear upper 16 bits of I/O base/limit */
605 		io_upper16 = 0;
606 		l = 0x00f0;
607 	}
608 	/* Temporarily disable the I/O range before updating PCI_IO_BASE */
609 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
610 	/* Update lower 16 bits of I/O base/limit */
611 	pci_write_config_word(bridge, PCI_IO_BASE, l);
612 	/* Update upper 16 bits of I/O base/limit */
613 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
614 }
615 
pci_setup_bridge_mmio(struct pci_dev * bridge)616 static void pci_setup_bridge_mmio(struct pci_dev *bridge)
617 {
618 	struct resource *res;
619 	const char *res_name;
620 	struct pci_bus_region region;
621 	u32 l;
622 
623 	/* Set up the top and bottom of the PCI Memory segment for this bus */
624 	res = &bridge->resource[PCI_BRIDGE_MEM_WINDOW];
625 	res_name = pci_resource_name(bridge, PCI_BRIDGE_MEM_WINDOW);
626 	pcibios_resource_to_bus(bridge->bus, &region, res);
627 	if (res->flags & IORESOURCE_MEM) {
628 		l = (region.start >> 16) & 0xfff0;
629 		l |= region.end & 0xfff00000;
630 		pci_info(bridge, "  %s %pR\n", res_name, res);
631 	} else {
632 		l = 0x0000fff0;
633 	}
634 	pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
635 }
636 
pci_setup_bridge_mmio_pref(struct pci_dev * bridge)637 static void pci_setup_bridge_mmio_pref(struct pci_dev *bridge)
638 {
639 	struct resource *res;
640 	const char *res_name;
641 	struct pci_bus_region region;
642 	u32 l, bu, lu;
643 
644 	/*
645 	 * Clear out the upper 32 bits of PREF limit.  If
646 	 * PCI_PREF_BASE_UPPER32 was non-zero, this temporarily disables
647 	 * PREF range, which is ok.
648 	 */
649 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
650 
651 	/* Set up PREF base/limit */
652 	bu = lu = 0;
653 	res = &bridge->resource[PCI_BRIDGE_PREF_MEM_WINDOW];
654 	res_name = pci_resource_name(bridge, PCI_BRIDGE_PREF_MEM_WINDOW);
655 	pcibios_resource_to_bus(bridge->bus, &region, res);
656 	if (res->flags & IORESOURCE_PREFETCH) {
657 		l = (region.start >> 16) & 0xfff0;
658 		l |= region.end & 0xfff00000;
659 		if (res->flags & IORESOURCE_MEM_64) {
660 			bu = upper_32_bits(region.start);
661 			lu = upper_32_bits(region.end);
662 		}
663 		pci_info(bridge, "  %s %pR\n", res_name, res);
664 	} else {
665 		l = 0x0000fff0;
666 	}
667 	pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
668 
669 	/* Set the upper 32 bits of PREF base & limit */
670 	pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
671 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
672 }
673 
__pci_setup_bridge(struct pci_bus * bus,unsigned long type)674 static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type)
675 {
676 	struct pci_dev *bridge = bus->self;
677 
678 	pci_info(bridge, "PCI bridge to %pR\n",
679 		 &bus->busn_res);
680 
681 	if (type & IORESOURCE_IO)
682 		pci_setup_bridge_io(bridge);
683 
684 	if (type & IORESOURCE_MEM)
685 		pci_setup_bridge_mmio(bridge);
686 
687 	if (type & IORESOURCE_PREFETCH)
688 		pci_setup_bridge_mmio_pref(bridge);
689 
690 	pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
691 }
692 
pcibios_setup_bridge(struct pci_bus * bus,unsigned long type)693 void __weak pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
694 {
695 }
696 
pci_setup_bridge(struct pci_bus * bus)697 void pci_setup_bridge(struct pci_bus *bus)
698 {
699 	unsigned long type = IORESOURCE_IO | IORESOURCE_MEM |
700 				  IORESOURCE_PREFETCH;
701 
702 	pcibios_setup_bridge(bus, type);
703 	__pci_setup_bridge(bus, type);
704 }
705 
706 
pci_claim_bridge_resource(struct pci_dev * bridge,int i)707 int pci_claim_bridge_resource(struct pci_dev *bridge, int i)
708 {
709 	if (i < PCI_BRIDGE_RESOURCES || i > PCI_BRIDGE_RESOURCE_END)
710 		return 0;
711 
712 	if (pci_claim_resource(bridge, i) == 0)
713 		return 0;	/* Claimed the window */
714 
715 	if ((bridge->class >> 8) != PCI_CLASS_BRIDGE_PCI)
716 		return 0;
717 
718 	if (!pci_bus_clip_resource(bridge, i))
719 		return -EINVAL;	/* Clipping didn't change anything */
720 
721 	switch (i) {
722 	case PCI_BRIDGE_IO_WINDOW:
723 		pci_setup_bridge_io(bridge);
724 		break;
725 	case PCI_BRIDGE_MEM_WINDOW:
726 		pci_setup_bridge_mmio(bridge);
727 		break;
728 	case PCI_BRIDGE_PREF_MEM_WINDOW:
729 		pci_setup_bridge_mmio_pref(bridge);
730 		break;
731 	default:
732 		return -EINVAL;
733 	}
734 
735 	if (pci_claim_resource(bridge, i) == 0)
736 		return 0;	/* Claimed a smaller window */
737 
738 	return -EINVAL;
739 }
740 
741 /*
742  * Check whether the bridge supports optional I/O and prefetchable memory
743  * ranges.  If not, the respective base/limit registers must be read-only
744  * and read as 0.
745  */
pci_bridge_check_ranges(struct pci_bus * bus)746 static void pci_bridge_check_ranges(struct pci_bus *bus)
747 {
748 	struct pci_dev *bridge = bus->self;
749 	struct resource *b_res;
750 
751 	b_res = &bridge->resource[PCI_BRIDGE_MEM_WINDOW];
752 	b_res->flags |= IORESOURCE_MEM;
753 
754 	if (bridge->io_window) {
755 		b_res = &bridge->resource[PCI_BRIDGE_IO_WINDOW];
756 		b_res->flags |= IORESOURCE_IO;
757 	}
758 
759 	if (bridge->pref_window) {
760 		b_res = &bridge->resource[PCI_BRIDGE_PREF_MEM_WINDOW];
761 		b_res->flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
762 		if (bridge->pref_64_window) {
763 			b_res->flags |= IORESOURCE_MEM_64 |
764 					PCI_PREF_RANGE_TYPE_64;
765 		}
766 	}
767 }
768 
769 /*
770  * Helper function for sizing routines.  Assigned resources have non-NULL
771  * parent resource.
772  *
773  * Return first unassigned resource of the correct type.  If there is none,
774  * return first assigned resource of the correct type.  If none of the
775  * above, return NULL.
776  *
777  * Returning an assigned resource of the correct type allows the caller to
778  * distinguish between already assigned and no resource of the correct type.
779  */
find_bus_resource_of_type(struct pci_bus * bus,unsigned long type_mask,unsigned long type)780 static struct resource *find_bus_resource_of_type(struct pci_bus *bus,
781 						  unsigned long type_mask,
782 						  unsigned long type)
783 {
784 	struct resource *r, *r_assigned = NULL;
785 
786 	pci_bus_for_each_resource(bus, r) {
787 		if (r == &ioport_resource || r == &iomem_resource)
788 			continue;
789 		if (r && (r->flags & type_mask) == type && !r->parent)
790 			return r;
791 		if (r && (r->flags & type_mask) == type && !r_assigned)
792 			r_assigned = r;
793 	}
794 	return r_assigned;
795 }
796 
calculate_iosize(resource_size_t size,resource_size_t min_size,resource_size_t size1,resource_size_t add_size,resource_size_t children_add_size,resource_size_t old_size,resource_size_t align)797 static resource_size_t calculate_iosize(resource_size_t size,
798 					resource_size_t min_size,
799 					resource_size_t size1,
800 					resource_size_t add_size,
801 					resource_size_t children_add_size,
802 					resource_size_t old_size,
803 					resource_size_t align)
804 {
805 	if (size < min_size)
806 		size = min_size;
807 	if (old_size == 1)
808 		old_size = 0;
809 	/*
810 	 * To be fixed in 2.5: we should have sort of HAVE_ISA flag in the
811 	 * struct pci_bus.
812 	 */
813 #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
814 	size = (size & 0xff) + ((size & ~0xffUL) << 2);
815 #endif
816 	size = size + size1;
817 	if (size < old_size)
818 		size = old_size;
819 
820 	size = ALIGN(max(size, add_size) + children_add_size, align);
821 	return size;
822 }
823 
calculate_memsize(resource_size_t size,resource_size_t min_size,resource_size_t add_size,resource_size_t children_add_size,resource_size_t old_size,resource_size_t align)824 static resource_size_t calculate_memsize(resource_size_t size,
825 					 resource_size_t min_size,
826 					 resource_size_t add_size,
827 					 resource_size_t children_add_size,
828 					 resource_size_t old_size,
829 					 resource_size_t align)
830 {
831 	if (size < min_size)
832 		size = min_size;
833 	if (old_size == 1)
834 		old_size = 0;
835 
836 	size = max(size, add_size) + children_add_size;
837 	return ALIGN(max(size, old_size), align);
838 }
839 
pcibios_window_alignment(struct pci_bus * bus,unsigned long type)840 resource_size_t __weak pcibios_window_alignment(struct pci_bus *bus,
841 						unsigned long type)
842 {
843 	return 1;
844 }
845 
846 #define PCI_P2P_DEFAULT_MEM_ALIGN	0x100000	/* 1MiB */
847 #define PCI_P2P_DEFAULT_IO_ALIGN	0x1000		/* 4KiB */
848 #define PCI_P2P_DEFAULT_IO_ALIGN_1K	0x400		/* 1KiB */
849 
window_alignment(struct pci_bus * bus,unsigned long type)850 static resource_size_t window_alignment(struct pci_bus *bus, unsigned long type)
851 {
852 	resource_size_t align = 1, arch_align;
853 
854 	if (type & IORESOURCE_MEM)
855 		align = PCI_P2P_DEFAULT_MEM_ALIGN;
856 	else if (type & IORESOURCE_IO) {
857 		/*
858 		 * Per spec, I/O windows are 4K-aligned, but some bridges have
859 		 * an extension to support 1K alignment.
860 		 */
861 		if (bus->self && bus->self->io_window_1k)
862 			align = PCI_P2P_DEFAULT_IO_ALIGN_1K;
863 		else
864 			align = PCI_P2P_DEFAULT_IO_ALIGN;
865 	}
866 
867 	arch_align = pcibios_window_alignment(bus, type);
868 	return max(align, arch_align);
869 }
870 
871 /**
872  * pbus_size_io() - Size the I/O window of a given bus
873  *
874  * @bus:		The bus
875  * @min_size:		The minimum I/O window that must be allocated
876  * @add_size:		Additional optional I/O window
877  * @realloc_head:	Track the additional I/O window on this list
878  *
879  * Sizing the I/O windows of the PCI-PCI bridge is trivial, since these
880  * windows have 1K or 4K granularity and the I/O ranges of non-bridge PCI
881  * devices are limited to 256 bytes.  We must be careful with the ISA
882  * aliasing though.
883  */
pbus_size_io(struct pci_bus * bus,resource_size_t min_size,resource_size_t add_size,struct list_head * realloc_head)884 static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size,
885 			 resource_size_t add_size,
886 			 struct list_head *realloc_head)
887 {
888 	struct pci_dev *dev;
889 	struct resource *b_res = find_bus_resource_of_type(bus, IORESOURCE_IO,
890 							   IORESOURCE_IO);
891 	resource_size_t size = 0, size0 = 0, size1 = 0;
892 	resource_size_t children_add_size = 0;
893 	resource_size_t min_align, align;
894 
895 	if (!b_res)
896 		return;
897 
898 	/* If resource is already assigned, nothing more to do */
899 	if (b_res->parent)
900 		return;
901 
902 	min_align = window_alignment(bus, IORESOURCE_IO);
903 	list_for_each_entry(dev, &bus->devices, bus_list) {
904 		struct resource *r;
905 
906 		pci_dev_for_each_resource(dev, r) {
907 			unsigned long r_size;
908 
909 			if (r->parent || !(r->flags & IORESOURCE_IO))
910 				continue;
911 			r_size = resource_size(r);
912 
913 			if (r_size < 0x400)
914 				/* Might be re-aligned for ISA */
915 				size += r_size;
916 			else
917 				size1 += r_size;
918 
919 			align = pci_resource_alignment(dev, r);
920 			if (align > min_align)
921 				min_align = align;
922 
923 			if (realloc_head)
924 				children_add_size += get_res_add_size(realloc_head, r);
925 		}
926 	}
927 
928 	size0 = calculate_iosize(size, min_size, size1, 0, 0,
929 			resource_size(b_res), min_align);
930 
931 	size1 = size0;
932 	if (realloc_head && (add_size > 0 || children_add_size > 0)) {
933 		size1 = calculate_iosize(size, min_size, size1, add_size,
934 					 children_add_size, resource_size(b_res),
935 					 min_align);
936 	}
937 
938 	if (!size0 && !size1) {
939 		if (bus->self && (b_res->start || b_res->end))
940 			pci_info(bus->self, "disabling bridge window %pR to %pR (unused)\n",
941 				 b_res, &bus->busn_res);
942 		b_res->flags = 0;
943 		return;
944 	}
945 
946 	resource_set_range(b_res, min_align, size0);
947 	b_res->flags |= IORESOURCE_STARTALIGN;
948 	if (bus->self && size1 > size0 && realloc_head) {
949 		add_to_list(realloc_head, bus->self, b_res, size1-size0,
950 			    min_align);
951 		pci_info(bus->self, "bridge window %pR to %pR add_size %llx\n",
952 			 b_res, &bus->busn_res,
953 			 (unsigned long long) size1 - size0);
954 	}
955 }
956 
calculate_mem_align(resource_size_t * aligns,int max_order)957 static inline resource_size_t calculate_mem_align(resource_size_t *aligns,
958 						  int max_order)
959 {
960 	resource_size_t align = 0;
961 	resource_size_t min_align = 0;
962 	int order;
963 
964 	for (order = 0; order <= max_order; order++) {
965 		resource_size_t align1 = 1;
966 
967 		align1 <<= order + __ffs(SZ_1M);
968 
969 		if (!align)
970 			min_align = align1;
971 		else if (ALIGN(align + min_align, min_align) < align1)
972 			min_align = align1 >> 1;
973 		align += aligns[order];
974 	}
975 
976 	return min_align;
977 }
978 
979 /**
980  * pbus_upstream_space_available - Check no upstream resource limits allocation
981  * @bus:	The bus
982  * @mask:	Mask the resource flag, then compare it with type
983  * @type:	The type of resource from bridge
984  * @size:	The size required from the bridge window
985  * @align:	Required alignment for the resource
986  *
987  * Checks that @size can fit inside the upstream bridge resources that are
988  * already assigned.
989  *
990  * Return: %true if enough space is available on all assigned upstream
991  * resources.
992  */
pbus_upstream_space_available(struct pci_bus * bus,unsigned long mask,unsigned long type,resource_size_t size,resource_size_t align)993 static bool pbus_upstream_space_available(struct pci_bus *bus, unsigned long mask,
994 					  unsigned long type, resource_size_t size,
995 					  resource_size_t align)
996 {
997 	struct resource_constraint constraint = {
998 		.max = RESOURCE_SIZE_MAX,
999 		.align = align,
1000 	};
1001 	struct pci_bus *downstream = bus;
1002 	struct resource *r;
1003 
1004 	while ((bus = bus->parent)) {
1005 		if (pci_is_root_bus(bus))
1006 			break;
1007 
1008 		pci_bus_for_each_resource(bus, r) {
1009 			if (!r || !r->parent || (r->flags & mask) != type)
1010 				continue;
1011 
1012 			if (resource_size(r) >= size) {
1013 				struct resource gap = {};
1014 
1015 				if (find_resource_space(r, &gap, size, &constraint) == 0) {
1016 					gap.flags = type;
1017 					pci_dbg(bus->self,
1018 						"Assigned bridge window %pR to %pR free space at %pR\n",
1019 						r, &bus->busn_res, &gap);
1020 					return true;
1021 				}
1022 			}
1023 
1024 			if (bus->self) {
1025 				pci_info(bus->self,
1026 					 "Assigned bridge window %pR to %pR cannot fit 0x%llx required for %s bridging to %pR\n",
1027 					 r, &bus->busn_res,
1028 					 (unsigned long long)size,
1029 					 pci_name(downstream->self),
1030 					 &downstream->busn_res);
1031 			}
1032 
1033 			return false;
1034 		}
1035 	}
1036 
1037 	return true;
1038 }
1039 
1040 /**
1041  * pbus_size_mem() - Size the memory window of a given bus
1042  *
1043  * @bus:		The bus
1044  * @mask:		Mask the resource flag, then compare it with type
1045  * @type:		The type of free resource from bridge
1046  * @type2:		Second match type
1047  * @type3:		Third match type
1048  * @min_size:		The minimum memory window that must be allocated
1049  * @add_size:		Additional optional memory window
1050  * @realloc_head:	Track the additional memory window on this list
1051  *
1052  * Calculate the size of the bus and minimal alignment which guarantees
1053  * that all child resources fit in this size.
1054  *
1055  * Return -ENOSPC if there's no available bus resource of the desired
1056  * type.  Otherwise, set the bus resource start/end to indicate the
1057  * required size, add things to realloc_head (if supplied), and return 0.
1058  */
pbus_size_mem(struct pci_bus * bus,unsigned long mask,unsigned long type,unsigned long type2,unsigned long type3,resource_size_t min_size,resource_size_t add_size,struct list_head * realloc_head)1059 static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
1060 			 unsigned long type, unsigned long type2,
1061 			 unsigned long type3, resource_size_t min_size,
1062 			 resource_size_t add_size,
1063 			 struct list_head *realloc_head)
1064 {
1065 	struct pci_dev *dev;
1066 	resource_size_t min_align, win_align, align, size, size0, size1 = 0;
1067 	resource_size_t aligns[24]; /* Alignments from 1MB to 8TB */
1068 	int order, max_order;
1069 	struct resource *b_res = find_bus_resource_of_type(bus,
1070 					mask | IORESOURCE_PREFETCH, type);
1071 	resource_size_t children_add_size = 0;
1072 	resource_size_t children_add_align = 0;
1073 	resource_size_t add_align = 0;
1074 
1075 	if (!b_res)
1076 		return -ENOSPC;
1077 
1078 	/* If resource is already assigned, nothing more to do */
1079 	if (b_res->parent)
1080 		return 0;
1081 
1082 	memset(aligns, 0, sizeof(aligns));
1083 	max_order = 0;
1084 	size = 0;
1085 
1086 	list_for_each_entry(dev, &bus->devices, bus_list) {
1087 		struct resource *r;
1088 		int i;
1089 
1090 		pci_dev_for_each_resource(dev, r, i) {
1091 			const char *r_name = pci_resource_name(dev, i);
1092 			resource_size_t r_size;
1093 
1094 			if (r->parent || (r->flags & IORESOURCE_PCI_FIXED) ||
1095 			    ((r->flags & mask) != type &&
1096 			     (r->flags & mask) != type2 &&
1097 			     (r->flags & mask) != type3))
1098 				continue;
1099 			r_size = resource_size(r);
1100 #ifdef CONFIG_PCI_IOV
1101 			/* Put SRIOV requested res to the optional list */
1102 			if (realloc_head && i >= PCI_IOV_RESOURCES &&
1103 					i <= PCI_IOV_RESOURCE_END) {
1104 				add_align = max(pci_resource_alignment(dev, r), add_align);
1105 				r->end = r->start - 1;
1106 				add_to_list(realloc_head, dev, r, r_size, 0 /* Don't care */);
1107 				children_add_size += r_size;
1108 				continue;
1109 			}
1110 #endif
1111 			/*
1112 			 * aligns[0] is for 1MB (since bridge memory
1113 			 * windows are always at least 1MB aligned), so
1114 			 * keep "order" from being negative for smaller
1115 			 * resources.
1116 			 */
1117 			align = pci_resource_alignment(dev, r);
1118 			order = __ffs(align) - __ffs(SZ_1M);
1119 			if (order < 0)
1120 				order = 0;
1121 			if (order >= ARRAY_SIZE(aligns)) {
1122 				pci_warn(dev, "%s %pR: disabling; bad alignment %#llx\n",
1123 					 r_name, r, (unsigned long long) align);
1124 				r->flags = 0;
1125 				continue;
1126 			}
1127 			size += max(r_size, align);
1128 			/*
1129 			 * Exclude ranges with size > align from calculation of
1130 			 * the alignment.
1131 			 */
1132 			if (r_size <= align)
1133 				aligns[order] += align;
1134 			if (order > max_order)
1135 				max_order = order;
1136 
1137 			if (realloc_head) {
1138 				children_add_size += get_res_add_size(realloc_head, r);
1139 				children_add_align = get_res_add_align(realloc_head, r);
1140 				add_align = max(add_align, children_add_align);
1141 			}
1142 		}
1143 	}
1144 
1145 	win_align = window_alignment(bus, b_res->flags);
1146 	min_align = calculate_mem_align(aligns, max_order);
1147 	min_align = max(min_align, win_align);
1148 	size0 = calculate_memsize(size, min_size, 0, 0, resource_size(b_res), min_align);
1149 
1150 	if (bus->self && size0 &&
1151 	    !pbus_upstream_space_available(bus, mask | IORESOURCE_PREFETCH, type,
1152 					   size0, add_align)) {
1153 		min_align = 1ULL << (max_order + __ffs(SZ_1M));
1154 		min_align = max(min_align, win_align);
1155 		size0 = calculate_memsize(size, min_size, 0, 0, resource_size(b_res), win_align);
1156 		pci_info(bus->self, "bridge window %pR to %pR requires relaxed alignment rules\n",
1157 			 b_res, &bus->busn_res);
1158 	}
1159 
1160 	if (realloc_head && (add_size > 0 || children_add_size > 0)) {
1161 		add_align = max(min_align, add_align);
1162 		size1 = calculate_memsize(size, min_size, add_size, children_add_size,
1163 					  resource_size(b_res), add_align);
1164 
1165 		if (bus->self && size1 &&
1166 		    !pbus_upstream_space_available(bus, mask | IORESOURCE_PREFETCH, type,
1167 						   size1, add_align)) {
1168 			min_align = 1ULL << (max_order + __ffs(SZ_1M));
1169 			min_align = max(min_align, win_align);
1170 			size1 = calculate_memsize(size, min_size, add_size, children_add_size,
1171 						  resource_size(b_res), win_align);
1172 			pci_info(bus->self,
1173 				 "bridge window %pR to %pR requires relaxed alignment rules\n",
1174 				 b_res, &bus->busn_res);
1175 		}
1176 	}
1177 
1178 	if (!size0 && !size1) {
1179 		if (bus->self && (b_res->start || b_res->end))
1180 			pci_info(bus->self, "disabling bridge window %pR to %pR (unused)\n",
1181 				 b_res, &bus->busn_res);
1182 		b_res->flags = 0;
1183 		return 0;
1184 	}
1185 	b_res->start = min_align;
1186 	b_res->end = size0 + min_align - 1;
1187 	b_res->flags |= IORESOURCE_STARTALIGN;
1188 	if (bus->self && size1 > size0 && realloc_head) {
1189 		add_to_list(realloc_head, bus->self, b_res, size1-size0, add_align);
1190 		pci_info(bus->self, "bridge window %pR to %pR add_size %llx add_align %llx\n",
1191 			   b_res, &bus->busn_res,
1192 			   (unsigned long long) (size1 - size0),
1193 			   (unsigned long long) add_align);
1194 	}
1195 	return 0;
1196 }
1197 
pci_cardbus_resource_alignment(struct resource * res)1198 unsigned long pci_cardbus_resource_alignment(struct resource *res)
1199 {
1200 	if (res->flags & IORESOURCE_IO)
1201 		return pci_cardbus_io_size;
1202 	if (res->flags & IORESOURCE_MEM)
1203 		return pci_cardbus_mem_size;
1204 	return 0;
1205 }
1206 
pci_bus_size_cardbus(struct pci_bus * bus,struct list_head * realloc_head)1207 static void pci_bus_size_cardbus(struct pci_bus *bus,
1208 				 struct list_head *realloc_head)
1209 {
1210 	struct pci_dev *bridge = bus->self;
1211 	struct resource *b_res;
1212 	resource_size_t b_res_3_size = pci_cardbus_mem_size * 2;
1213 	u16 ctrl;
1214 
1215 	b_res = &bridge->resource[PCI_CB_BRIDGE_IO_0_WINDOW];
1216 	if (b_res->parent)
1217 		goto handle_b_res_1;
1218 	/*
1219 	 * Reserve some resources for CardBus.  We reserve a fixed amount
1220 	 * of bus space for CardBus bridges.
1221 	 */
1222 	resource_set_range(b_res, pci_cardbus_io_size, pci_cardbus_io_size);
1223 	b_res->flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
1224 	if (realloc_head) {
1225 		b_res->end -= pci_cardbus_io_size;
1226 		add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size,
1227 			    pci_cardbus_io_size);
1228 	}
1229 
1230 handle_b_res_1:
1231 	b_res = &bridge->resource[PCI_CB_BRIDGE_IO_1_WINDOW];
1232 	if (b_res->parent)
1233 		goto handle_b_res_2;
1234 	resource_set_range(b_res, pci_cardbus_io_size, pci_cardbus_io_size);
1235 	b_res->flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
1236 	if (realloc_head) {
1237 		b_res->end -= pci_cardbus_io_size;
1238 		add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size,
1239 			    pci_cardbus_io_size);
1240 	}
1241 
1242 handle_b_res_2:
1243 	/* MEM1 must not be pref MMIO */
1244 	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1245 	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) {
1246 		ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1;
1247 		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1248 		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1249 	}
1250 
1251 	/* Check whether prefetchable memory is supported by this bridge. */
1252 	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1253 	if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
1254 		ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
1255 		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1256 		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1257 	}
1258 
1259 	b_res = &bridge->resource[PCI_CB_BRIDGE_MEM_0_WINDOW];
1260 	if (b_res->parent)
1261 		goto handle_b_res_3;
1262 	/*
1263 	 * If we have prefetchable memory support, allocate two regions.
1264 	 * Otherwise, allocate one region of twice the size.
1265 	 */
1266 	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
1267 		resource_set_range(b_res, pci_cardbus_mem_size,
1268 				   pci_cardbus_mem_size);
1269 		b_res->flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH |
1270 				    IORESOURCE_STARTALIGN;
1271 		if (realloc_head) {
1272 			b_res->end -= pci_cardbus_mem_size;
1273 			add_to_list(realloc_head, bridge, b_res,
1274 				    pci_cardbus_mem_size, pci_cardbus_mem_size);
1275 		}
1276 
1277 		/* Reduce that to half */
1278 		b_res_3_size = pci_cardbus_mem_size;
1279 	}
1280 
1281 handle_b_res_3:
1282 	b_res = &bridge->resource[PCI_CB_BRIDGE_MEM_1_WINDOW];
1283 	if (b_res->parent)
1284 		goto handle_done;
1285 	resource_set_range(b_res, pci_cardbus_mem_size, b_res_3_size);
1286 	b_res->flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN;
1287 	if (realloc_head) {
1288 		b_res->end -= b_res_3_size;
1289 		add_to_list(realloc_head, bridge, b_res, b_res_3_size,
1290 			    pci_cardbus_mem_size);
1291 	}
1292 
1293 handle_done:
1294 	;
1295 }
1296 
__pci_bus_size_bridges(struct pci_bus * bus,struct list_head * realloc_head)1297 void __pci_bus_size_bridges(struct pci_bus *bus, struct list_head *realloc_head)
1298 {
1299 	struct pci_dev *dev;
1300 	unsigned long mask, prefmask, type2 = 0, type3 = 0;
1301 	resource_size_t additional_io_size = 0, additional_mmio_size = 0,
1302 			additional_mmio_pref_size = 0;
1303 	struct resource *pref;
1304 	struct pci_host_bridge *host;
1305 	int hdr_type, ret;
1306 
1307 	list_for_each_entry(dev, &bus->devices, bus_list) {
1308 		struct pci_bus *b = dev->subordinate;
1309 		if (!b)
1310 			continue;
1311 
1312 		switch (dev->hdr_type) {
1313 		case PCI_HEADER_TYPE_CARDBUS:
1314 			pci_bus_size_cardbus(b, realloc_head);
1315 			break;
1316 
1317 		case PCI_HEADER_TYPE_BRIDGE:
1318 		default:
1319 			__pci_bus_size_bridges(b, realloc_head);
1320 			break;
1321 		}
1322 	}
1323 
1324 	/* The root bus? */
1325 	if (pci_is_root_bus(bus)) {
1326 		host = to_pci_host_bridge(bus->bridge);
1327 		if (!host->size_windows)
1328 			return;
1329 		pci_bus_for_each_resource(bus, pref)
1330 			if (pref && (pref->flags & IORESOURCE_PREFETCH))
1331 				break;
1332 		hdr_type = -1;	/* Intentionally invalid - not a PCI device. */
1333 	} else {
1334 		pref = &bus->self->resource[PCI_BRIDGE_PREF_MEM_WINDOW];
1335 		hdr_type = bus->self->hdr_type;
1336 	}
1337 
1338 	switch (hdr_type) {
1339 	case PCI_HEADER_TYPE_CARDBUS:
1340 		/* Don't size CardBuses yet */
1341 		break;
1342 
1343 	case PCI_HEADER_TYPE_BRIDGE:
1344 		pci_bridge_check_ranges(bus);
1345 		if (bus->self->is_hotplug_bridge) {
1346 			additional_io_size  = pci_hotplug_io_size;
1347 			additional_mmio_size = pci_hotplug_mmio_size;
1348 			additional_mmio_pref_size = pci_hotplug_mmio_pref_size;
1349 		}
1350 		fallthrough;
1351 	default:
1352 		pbus_size_io(bus, realloc_head ? 0 : additional_io_size,
1353 			     additional_io_size, realloc_head);
1354 
1355 		/*
1356 		 * If there's a 64-bit prefetchable MMIO window, compute
1357 		 * the size required to put all 64-bit prefetchable
1358 		 * resources in it.
1359 		 */
1360 		mask = IORESOURCE_MEM;
1361 		prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
1362 		if (pref && (pref->flags & IORESOURCE_MEM_64)) {
1363 			prefmask |= IORESOURCE_MEM_64;
1364 			ret = pbus_size_mem(bus, prefmask, prefmask,
1365 				prefmask, prefmask,
1366 				realloc_head ? 0 : additional_mmio_pref_size,
1367 				additional_mmio_pref_size, realloc_head);
1368 
1369 			/*
1370 			 * If successful, all non-prefetchable resources
1371 			 * and any 32-bit prefetchable resources will go in
1372 			 * the non-prefetchable window.
1373 			 */
1374 			if (ret == 0) {
1375 				mask = prefmask;
1376 				type2 = prefmask & ~IORESOURCE_MEM_64;
1377 				type3 = prefmask & ~IORESOURCE_PREFETCH;
1378 			}
1379 		}
1380 
1381 		/*
1382 		 * If there is no 64-bit prefetchable window, compute the
1383 		 * size required to put all prefetchable resources in the
1384 		 * 32-bit prefetchable window (if there is one).
1385 		 */
1386 		if (!type2) {
1387 			prefmask &= ~IORESOURCE_MEM_64;
1388 			ret = pbus_size_mem(bus, prefmask, prefmask,
1389 				prefmask, prefmask,
1390 				realloc_head ? 0 : additional_mmio_pref_size,
1391 				additional_mmio_pref_size, realloc_head);
1392 
1393 			/*
1394 			 * If successful, only non-prefetchable resources
1395 			 * will go in the non-prefetchable window.
1396 			 */
1397 			if (ret == 0)
1398 				mask = prefmask;
1399 			else
1400 				additional_mmio_size += additional_mmio_pref_size;
1401 
1402 			type2 = type3 = IORESOURCE_MEM;
1403 		}
1404 
1405 		/*
1406 		 * Compute the size required to put everything else in the
1407 		 * non-prefetchable window. This includes:
1408 		 *
1409 		 *   - all non-prefetchable resources
1410 		 *   - 32-bit prefetchable resources if there's a 64-bit
1411 		 *     prefetchable window or no prefetchable window at all
1412 		 *   - 64-bit prefetchable resources if there's no prefetchable
1413 		 *     window at all
1414 		 *
1415 		 * Note that the strategy in __pci_assign_resource() must match
1416 		 * that used here. Specifically, we cannot put a 32-bit
1417 		 * prefetchable resource in a 64-bit prefetchable window.
1418 		 */
1419 		pbus_size_mem(bus, mask, IORESOURCE_MEM, type2, type3,
1420 			      realloc_head ? 0 : additional_mmio_size,
1421 			      additional_mmio_size, realloc_head);
1422 		break;
1423 	}
1424 }
1425 
pci_bus_size_bridges(struct pci_bus * bus)1426 void pci_bus_size_bridges(struct pci_bus *bus)
1427 {
1428 	__pci_bus_size_bridges(bus, NULL);
1429 }
1430 EXPORT_SYMBOL(pci_bus_size_bridges);
1431 
assign_fixed_resource_on_bus(struct pci_bus * b,struct resource * r)1432 static void assign_fixed_resource_on_bus(struct pci_bus *b, struct resource *r)
1433 {
1434 	struct resource *parent_r;
1435 	unsigned long mask = IORESOURCE_IO | IORESOURCE_MEM |
1436 			     IORESOURCE_PREFETCH;
1437 
1438 	pci_bus_for_each_resource(b, parent_r) {
1439 		if (!parent_r)
1440 			continue;
1441 
1442 		if ((r->flags & mask) == (parent_r->flags & mask) &&
1443 		    resource_contains(parent_r, r))
1444 			request_resource(parent_r, r);
1445 	}
1446 }
1447 
1448 /*
1449  * Try to assign any resources marked as IORESOURCE_PCI_FIXED, as they are
1450  * skipped by pbus_assign_resources_sorted().
1451  */
pdev_assign_fixed_resources(struct pci_dev * dev)1452 static void pdev_assign_fixed_resources(struct pci_dev *dev)
1453 {
1454 	struct resource *r;
1455 
1456 	pci_dev_for_each_resource(dev, r) {
1457 		struct pci_bus *b;
1458 
1459 		if (r->parent || !(r->flags & IORESOURCE_PCI_FIXED) ||
1460 		    !(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
1461 			continue;
1462 
1463 		b = dev->bus;
1464 		while (b && !r->parent) {
1465 			assign_fixed_resource_on_bus(b, r);
1466 			b = b->parent;
1467 		}
1468 	}
1469 }
1470 
__pci_bus_assign_resources(const struct pci_bus * bus,struct list_head * realloc_head,struct list_head * fail_head)1471 void __pci_bus_assign_resources(const struct pci_bus *bus,
1472 				struct list_head *realloc_head,
1473 				struct list_head *fail_head)
1474 {
1475 	struct pci_bus *b;
1476 	struct pci_dev *dev;
1477 
1478 	pbus_assign_resources_sorted(bus, realloc_head, fail_head);
1479 
1480 	list_for_each_entry(dev, &bus->devices, bus_list) {
1481 		pdev_assign_fixed_resources(dev);
1482 
1483 		b = dev->subordinate;
1484 		if (!b)
1485 			continue;
1486 
1487 		__pci_bus_assign_resources(b, realloc_head, fail_head);
1488 
1489 		switch (dev->hdr_type) {
1490 		case PCI_HEADER_TYPE_BRIDGE:
1491 			if (!pci_is_enabled(dev))
1492 				pci_setup_bridge(b);
1493 			break;
1494 
1495 		case PCI_HEADER_TYPE_CARDBUS:
1496 			pci_setup_cardbus(b);
1497 			break;
1498 
1499 		default:
1500 			pci_info(dev, "not setting up bridge for bus %04x:%02x\n",
1501 				 pci_domain_nr(b), b->number);
1502 			break;
1503 		}
1504 	}
1505 }
1506 
pci_bus_assign_resources(const struct pci_bus * bus)1507 void pci_bus_assign_resources(const struct pci_bus *bus)
1508 {
1509 	__pci_bus_assign_resources(bus, NULL, NULL);
1510 }
1511 EXPORT_SYMBOL(pci_bus_assign_resources);
1512 
pci_claim_device_resources(struct pci_dev * dev)1513 static void pci_claim_device_resources(struct pci_dev *dev)
1514 {
1515 	int i;
1516 
1517 	for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
1518 		struct resource *r = &dev->resource[i];
1519 
1520 		if (!r->flags || r->parent)
1521 			continue;
1522 
1523 		pci_claim_resource(dev, i);
1524 	}
1525 }
1526 
pci_claim_bridge_resources(struct pci_dev * dev)1527 static void pci_claim_bridge_resources(struct pci_dev *dev)
1528 {
1529 	int i;
1530 
1531 	for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
1532 		struct resource *r = &dev->resource[i];
1533 
1534 		if (!r->flags || r->parent)
1535 			continue;
1536 
1537 		pci_claim_bridge_resource(dev, i);
1538 	}
1539 }
1540 
pci_bus_allocate_dev_resources(struct pci_bus * b)1541 static void pci_bus_allocate_dev_resources(struct pci_bus *b)
1542 {
1543 	struct pci_dev *dev;
1544 	struct pci_bus *child;
1545 
1546 	list_for_each_entry(dev, &b->devices, bus_list) {
1547 		pci_claim_device_resources(dev);
1548 
1549 		child = dev->subordinate;
1550 		if (child)
1551 			pci_bus_allocate_dev_resources(child);
1552 	}
1553 }
1554 
pci_bus_allocate_resources(struct pci_bus * b)1555 static void pci_bus_allocate_resources(struct pci_bus *b)
1556 {
1557 	struct pci_bus *child;
1558 
1559 	/*
1560 	 * Carry out a depth-first search on the PCI bus tree to allocate
1561 	 * bridge apertures.  Read the programmed bridge bases and
1562 	 * recursively claim the respective bridge resources.
1563 	 */
1564 	if (b->self) {
1565 		pci_read_bridge_bases(b);
1566 		pci_claim_bridge_resources(b->self);
1567 	}
1568 
1569 	list_for_each_entry(child, &b->children, node)
1570 		pci_bus_allocate_resources(child);
1571 }
1572 
pci_bus_claim_resources(struct pci_bus * b)1573 void pci_bus_claim_resources(struct pci_bus *b)
1574 {
1575 	pci_bus_allocate_resources(b);
1576 	pci_bus_allocate_dev_resources(b);
1577 }
1578 EXPORT_SYMBOL(pci_bus_claim_resources);
1579 
__pci_bridge_assign_resources(const struct pci_dev * bridge,struct list_head * add_head,struct list_head * fail_head)1580 static void __pci_bridge_assign_resources(const struct pci_dev *bridge,
1581 					  struct list_head *add_head,
1582 					  struct list_head *fail_head)
1583 {
1584 	struct pci_bus *b;
1585 
1586 	pdev_assign_resources_sorted((struct pci_dev *)bridge,
1587 					 add_head, fail_head);
1588 
1589 	b = bridge->subordinate;
1590 	if (!b)
1591 		return;
1592 
1593 	__pci_bus_assign_resources(b, add_head, fail_head);
1594 
1595 	switch (bridge->class >> 8) {
1596 	case PCI_CLASS_BRIDGE_PCI:
1597 		pci_setup_bridge(b);
1598 		break;
1599 
1600 	case PCI_CLASS_BRIDGE_CARDBUS:
1601 		pci_setup_cardbus(b);
1602 		break;
1603 
1604 	default:
1605 		pci_info(bridge, "not setting up bridge for bus %04x:%02x\n",
1606 			 pci_domain_nr(b), b->number);
1607 		break;
1608 	}
1609 }
1610 
1611 #define PCI_RES_TYPE_MASK \
1612 	(IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH |\
1613 	 IORESOURCE_MEM_64)
1614 
pci_bridge_release_resources(struct pci_bus * bus,unsigned long type)1615 static void pci_bridge_release_resources(struct pci_bus *bus,
1616 					 unsigned long type)
1617 {
1618 	struct pci_dev *dev = bus->self;
1619 	struct resource *r;
1620 	unsigned int old_flags;
1621 	struct resource *b_res;
1622 	int idx = 1;
1623 
1624 	b_res = &dev->resource[PCI_BRIDGE_RESOURCES];
1625 
1626 	/*
1627 	 * 1. If IO port assignment fails, release bridge IO port.
1628 	 * 2. If non pref MMIO assignment fails, release bridge nonpref MMIO.
1629 	 * 3. If 64bit pref MMIO assignment fails, and bridge pref is 64bit,
1630 	 *    release bridge pref MMIO.
1631 	 * 4. If pref MMIO assignment fails, and bridge pref is 32bit,
1632 	 *    release bridge pref MMIO.
1633 	 * 5. If pref MMIO assignment fails, and bridge pref is not
1634 	 *    assigned, release bridge nonpref MMIO.
1635 	 */
1636 	if (type & IORESOURCE_IO)
1637 		idx = 0;
1638 	else if (!(type & IORESOURCE_PREFETCH))
1639 		idx = 1;
1640 	else if ((type & IORESOURCE_MEM_64) &&
1641 		 (b_res[2].flags & IORESOURCE_MEM_64))
1642 		idx = 2;
1643 	else if (!(b_res[2].flags & IORESOURCE_MEM_64) &&
1644 		 (b_res[2].flags & IORESOURCE_PREFETCH))
1645 		idx = 2;
1646 	else
1647 		idx = 1;
1648 
1649 	r = &b_res[idx];
1650 
1651 	if (!r->parent)
1652 		return;
1653 
1654 	/* If there are children, release them all */
1655 	release_child_resources(r);
1656 	if (!release_resource(r)) {
1657 		type = old_flags = r->flags & PCI_RES_TYPE_MASK;
1658 		pci_info(dev, "resource %d %pR released\n",
1659 			 PCI_BRIDGE_RESOURCES + idx, r);
1660 		/* Keep the old size */
1661 		r->end = resource_size(r) - 1;
1662 		r->start = 0;
1663 		r->flags = 0;
1664 
1665 		/* Avoiding touch the one without PREF */
1666 		if (type & IORESOURCE_PREFETCH)
1667 			type = IORESOURCE_PREFETCH;
1668 		__pci_setup_bridge(bus, type);
1669 		/* For next child res under same bridge */
1670 		r->flags = old_flags;
1671 	}
1672 }
1673 
1674 enum release_type {
1675 	leaf_only,
1676 	whole_subtree,
1677 };
1678 
1679 /*
1680  * Try to release PCI bridge resources from leaf bridge, so we can allocate
1681  * a larger window later.
1682  */
pci_bus_release_bridge_resources(struct pci_bus * bus,unsigned long type,enum release_type rel_type)1683 static void pci_bus_release_bridge_resources(struct pci_bus *bus,
1684 					     unsigned long type,
1685 					     enum release_type rel_type)
1686 {
1687 	struct pci_dev *dev;
1688 	bool is_leaf_bridge = true;
1689 
1690 	list_for_each_entry(dev, &bus->devices, bus_list) {
1691 		struct pci_bus *b = dev->subordinate;
1692 		if (!b)
1693 			continue;
1694 
1695 		is_leaf_bridge = false;
1696 
1697 		if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
1698 			continue;
1699 
1700 		if (rel_type == whole_subtree)
1701 			pci_bus_release_bridge_resources(b, type,
1702 						 whole_subtree);
1703 	}
1704 
1705 	if (pci_is_root_bus(bus))
1706 		return;
1707 
1708 	if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI)
1709 		return;
1710 
1711 	if ((rel_type == whole_subtree) || is_leaf_bridge)
1712 		pci_bridge_release_resources(bus, type);
1713 }
1714 
pci_bus_dump_res(struct pci_bus * bus)1715 static void pci_bus_dump_res(struct pci_bus *bus)
1716 {
1717 	struct resource *res;
1718 	int i;
1719 
1720 	pci_bus_for_each_resource(bus, res, i) {
1721 		if (!res || !res->end || !res->flags)
1722 			continue;
1723 
1724 		dev_info(&bus->dev, "resource %d %pR\n", i, res);
1725 	}
1726 }
1727 
pci_bus_dump_resources(struct pci_bus * bus)1728 static void pci_bus_dump_resources(struct pci_bus *bus)
1729 {
1730 	struct pci_bus *b;
1731 	struct pci_dev *dev;
1732 
1733 
1734 	pci_bus_dump_res(bus);
1735 
1736 	list_for_each_entry(dev, &bus->devices, bus_list) {
1737 		b = dev->subordinate;
1738 		if (!b)
1739 			continue;
1740 
1741 		pci_bus_dump_resources(b);
1742 	}
1743 }
1744 
pci_bus_get_depth(struct pci_bus * bus)1745 static int pci_bus_get_depth(struct pci_bus *bus)
1746 {
1747 	int depth = 0;
1748 	struct pci_bus *child_bus;
1749 
1750 	list_for_each_entry(child_bus, &bus->children, node) {
1751 		int ret;
1752 
1753 		ret = pci_bus_get_depth(child_bus);
1754 		if (ret + 1 > depth)
1755 			depth = ret + 1;
1756 	}
1757 
1758 	return depth;
1759 }
1760 
1761 /*
1762  * -1: undefined, will auto detect later
1763  *  0: disabled by user
1764  *  1: disabled by auto detect
1765  *  2: enabled by user
1766  *  3: enabled by auto detect
1767  */
1768 enum enable_type {
1769 	undefined = -1,
1770 	user_disabled,
1771 	auto_disabled,
1772 	user_enabled,
1773 	auto_enabled,
1774 };
1775 
1776 static enum enable_type pci_realloc_enable = undefined;
pci_realloc_get_opt(char * str)1777 void __init pci_realloc_get_opt(char *str)
1778 {
1779 	if (!strncmp(str, "off", 3))
1780 		pci_realloc_enable = user_disabled;
1781 	else if (!strncmp(str, "on", 2))
1782 		pci_realloc_enable = user_enabled;
1783 }
pci_realloc_enabled(enum enable_type enable)1784 static bool pci_realloc_enabled(enum enable_type enable)
1785 {
1786 	return enable >= user_enabled;
1787 }
1788 
1789 #if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO)
iov_resources_unassigned(struct pci_dev * dev,void * data)1790 static int iov_resources_unassigned(struct pci_dev *dev, void *data)
1791 {
1792 	int i;
1793 	bool *unassigned = data;
1794 
1795 	for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1796 		struct resource *r = &dev->resource[i + PCI_IOV_RESOURCES];
1797 		struct pci_bus_region region;
1798 
1799 		/* Not assigned or rejected by kernel? */
1800 		if (!r->flags)
1801 			continue;
1802 
1803 		pcibios_resource_to_bus(dev->bus, &region, r);
1804 		if (!region.start) {
1805 			*unassigned = true;
1806 			return 1; /* Return early from pci_walk_bus() */
1807 		}
1808 	}
1809 
1810 	return 0;
1811 }
1812 
pci_realloc_detect(struct pci_bus * bus,enum enable_type enable_local)1813 static enum enable_type pci_realloc_detect(struct pci_bus *bus,
1814 					   enum enable_type enable_local)
1815 {
1816 	bool unassigned = false;
1817 	struct pci_host_bridge *host;
1818 
1819 	if (enable_local != undefined)
1820 		return enable_local;
1821 
1822 	host = pci_find_host_bridge(bus);
1823 	if (host->preserve_config)
1824 		return auto_disabled;
1825 
1826 	pci_walk_bus(bus, iov_resources_unassigned, &unassigned);
1827 	if (unassigned)
1828 		return auto_enabled;
1829 
1830 	return enable_local;
1831 }
1832 #else
pci_realloc_detect(struct pci_bus * bus,enum enable_type enable_local)1833 static enum enable_type pci_realloc_detect(struct pci_bus *bus,
1834 					   enum enable_type enable_local)
1835 {
1836 	return enable_local;
1837 }
1838 #endif
1839 
adjust_bridge_window(struct pci_dev * bridge,struct resource * res,struct list_head * add_list,resource_size_t new_size)1840 static void adjust_bridge_window(struct pci_dev *bridge, struct resource *res,
1841 				 struct list_head *add_list,
1842 				 resource_size_t new_size)
1843 {
1844 	resource_size_t add_size, size = resource_size(res);
1845 
1846 	if (res->parent)
1847 		return;
1848 
1849 	if (!new_size)
1850 		return;
1851 
1852 	if (new_size > size) {
1853 		add_size = new_size - size;
1854 		pci_dbg(bridge, "bridge window %pR extended by %pa\n", res,
1855 			&add_size);
1856 	} else if (new_size < size) {
1857 		add_size = size - new_size;
1858 		pci_dbg(bridge, "bridge window %pR shrunken by %pa\n", res,
1859 			&add_size);
1860 	} else {
1861 		return;
1862 	}
1863 
1864 	resource_set_size(res, new_size);
1865 
1866 	/* If the resource is part of the add_list, remove it now */
1867 	if (add_list)
1868 		remove_from_list(add_list, res);
1869 }
1870 
remove_dev_resource(struct resource * avail,struct pci_dev * dev,struct resource * res)1871 static void remove_dev_resource(struct resource *avail, struct pci_dev *dev,
1872 				struct resource *res)
1873 {
1874 	resource_size_t size, align, tmp;
1875 
1876 	size = resource_size(res);
1877 	if (!size)
1878 		return;
1879 
1880 	align = pci_resource_alignment(dev, res);
1881 	align = align ? ALIGN(avail->start, align) - avail->start : 0;
1882 	tmp = align + size;
1883 	avail->start = min(avail->start + tmp, avail->end + 1);
1884 }
1885 
remove_dev_resources(struct pci_dev * dev,struct resource * io,struct resource * mmio,struct resource * mmio_pref)1886 static void remove_dev_resources(struct pci_dev *dev, struct resource *io,
1887 				 struct resource *mmio,
1888 				 struct resource *mmio_pref)
1889 {
1890 	struct resource *res;
1891 
1892 	pci_dev_for_each_resource(dev, res) {
1893 		if (resource_type(res) == IORESOURCE_IO) {
1894 			remove_dev_resource(io, dev, res);
1895 		} else if (resource_type(res) == IORESOURCE_MEM) {
1896 
1897 			/*
1898 			 * Make sure prefetchable memory is reduced from
1899 			 * the correct resource. Specifically we put 32-bit
1900 			 * prefetchable memory in non-prefetchable window
1901 			 * if there is an 64-bit prefetchable window.
1902 			 *
1903 			 * See comments in __pci_bus_size_bridges() for
1904 			 * more information.
1905 			 */
1906 			if ((res->flags & IORESOURCE_PREFETCH) &&
1907 			    ((res->flags & IORESOURCE_MEM_64) ==
1908 			     (mmio_pref->flags & IORESOURCE_MEM_64)))
1909 				remove_dev_resource(mmio_pref, dev, res);
1910 			else
1911 				remove_dev_resource(mmio, dev, res);
1912 		}
1913 	}
1914 }
1915 
1916 #define ALIGN_DOWN_IF_NONZERO(addr, align) \
1917 			((align) ? ALIGN_DOWN((addr), (align)) : (addr))
1918 
1919 /*
1920  * io, mmio and mmio_pref contain the total amount of bridge window space
1921  * available. This includes the minimal space needed to cover all the
1922  * existing devices on the bus and the possible extra space that can be
1923  * shared with the bridges.
1924  */
pci_bus_distribute_available_resources(struct pci_bus * bus,struct list_head * add_list,struct resource io,struct resource mmio,struct resource mmio_pref)1925 static void pci_bus_distribute_available_resources(struct pci_bus *bus,
1926 					    struct list_head *add_list,
1927 					    struct resource io,
1928 					    struct resource mmio,
1929 					    struct resource mmio_pref)
1930 {
1931 	unsigned int normal_bridges = 0, hotplug_bridges = 0;
1932 	struct resource *io_res, *mmio_res, *mmio_pref_res;
1933 	struct pci_dev *dev, *bridge = bus->self;
1934 	resource_size_t io_per_b, mmio_per_b, mmio_pref_per_b, align;
1935 
1936 	io_res = &bridge->resource[PCI_BRIDGE_IO_WINDOW];
1937 	mmio_res = &bridge->resource[PCI_BRIDGE_MEM_WINDOW];
1938 	mmio_pref_res = &bridge->resource[PCI_BRIDGE_PREF_MEM_WINDOW];
1939 
1940 	/*
1941 	 * The alignment of this bridge is yet to be considered, hence it must
1942 	 * be done now before extending its bridge window.
1943 	 */
1944 	align = pci_resource_alignment(bridge, io_res);
1945 	if (!io_res->parent && align)
1946 		io.start = min(ALIGN(io.start, align), io.end + 1);
1947 
1948 	align = pci_resource_alignment(bridge, mmio_res);
1949 	if (!mmio_res->parent && align)
1950 		mmio.start = min(ALIGN(mmio.start, align), mmio.end + 1);
1951 
1952 	align = pci_resource_alignment(bridge, mmio_pref_res);
1953 	if (!mmio_pref_res->parent && align)
1954 		mmio_pref.start = min(ALIGN(mmio_pref.start, align),
1955 			mmio_pref.end + 1);
1956 
1957 	/*
1958 	 * Now that we have adjusted for alignment, update the bridge window
1959 	 * resources to fill as much remaining resource space as possible.
1960 	 */
1961 	adjust_bridge_window(bridge, io_res, add_list, resource_size(&io));
1962 	adjust_bridge_window(bridge, mmio_res, add_list, resource_size(&mmio));
1963 	adjust_bridge_window(bridge, mmio_pref_res, add_list,
1964 			     resource_size(&mmio_pref));
1965 
1966 	/*
1967 	 * Calculate how many hotplug bridges and normal bridges there
1968 	 * are on this bus.  We will distribute the additional available
1969 	 * resources between hotplug bridges.
1970 	 */
1971 	for_each_pci_bridge(dev, bus) {
1972 		if (dev->is_hotplug_bridge)
1973 			hotplug_bridges++;
1974 		else
1975 			normal_bridges++;
1976 	}
1977 
1978 	if (!(hotplug_bridges + normal_bridges))
1979 		return;
1980 
1981 	/*
1982 	 * Calculate the amount of space we can forward from "bus" to any
1983 	 * downstream buses, i.e., the space left over after assigning the
1984 	 * BARs and windows on "bus".
1985 	 */
1986 	list_for_each_entry(dev, &bus->devices, bus_list) {
1987 		if (!dev->is_virtfn)
1988 			remove_dev_resources(dev, &io, &mmio, &mmio_pref);
1989 	}
1990 
1991 	/*
1992 	 * If there is at least one hotplug bridge on this bus it gets all
1993 	 * the extra resource space that was left after the reductions
1994 	 * above.
1995 	 *
1996 	 * If there are no hotplug bridges the extra resource space is
1997 	 * split between non-hotplug bridges. This is to allow possible
1998 	 * hotplug bridges below them to get the extra space as well.
1999 	 */
2000 	if (hotplug_bridges) {
2001 		io_per_b = div64_ul(resource_size(&io), hotplug_bridges);
2002 		mmio_per_b = div64_ul(resource_size(&mmio), hotplug_bridges);
2003 		mmio_pref_per_b = div64_ul(resource_size(&mmio_pref),
2004 					   hotplug_bridges);
2005 	} else {
2006 		io_per_b = div64_ul(resource_size(&io), normal_bridges);
2007 		mmio_per_b = div64_ul(resource_size(&mmio), normal_bridges);
2008 		mmio_pref_per_b = div64_ul(resource_size(&mmio_pref),
2009 					   normal_bridges);
2010 	}
2011 
2012 	for_each_pci_bridge(dev, bus) {
2013 		struct resource *res;
2014 		struct pci_bus *b;
2015 
2016 		b = dev->subordinate;
2017 		if (!b)
2018 			continue;
2019 		if (hotplug_bridges && !dev->is_hotplug_bridge)
2020 			continue;
2021 
2022 		res = &dev->resource[PCI_BRIDGE_IO_WINDOW];
2023 
2024 		/*
2025 		 * Make sure the split resource space is properly aligned
2026 		 * for bridge windows (align it down to avoid going above
2027 		 * what is available).
2028 		 */
2029 		align = pci_resource_alignment(dev, res);
2030 		resource_set_size(&io, ALIGN_DOWN_IF_NONZERO(io_per_b, align));
2031 
2032 		/*
2033 		 * The x_per_b holds the extra resource space that can be
2034 		 * added for each bridge but there is the minimal already
2035 		 * reserved as well so adjust x.start down accordingly to
2036 		 * cover the whole space.
2037 		 */
2038 		io.start -= resource_size(res);
2039 
2040 		res = &dev->resource[PCI_BRIDGE_MEM_WINDOW];
2041 		align = pci_resource_alignment(dev, res);
2042 		resource_set_size(&mmio,
2043 				  ALIGN_DOWN_IF_NONZERO(mmio_per_b,align));
2044 		mmio.start -= resource_size(res);
2045 
2046 		res = &dev->resource[PCI_BRIDGE_PREF_MEM_WINDOW];
2047 		align = pci_resource_alignment(dev, res);
2048 		resource_set_size(&mmio_pref,
2049 				  ALIGN_DOWN_IF_NONZERO(mmio_pref_per_b, align));
2050 		mmio_pref.start -= resource_size(res);
2051 
2052 		pci_bus_distribute_available_resources(b, add_list, io, mmio,
2053 						       mmio_pref);
2054 
2055 		io.start += io.end + 1;
2056 		mmio.start += mmio.end + 1;
2057 		mmio_pref.start += mmio_pref.end + 1;
2058 	}
2059 }
2060 
pci_bridge_distribute_available_resources(struct pci_dev * bridge,struct list_head * add_list)2061 static void pci_bridge_distribute_available_resources(struct pci_dev *bridge,
2062 						      struct list_head *add_list)
2063 {
2064 	struct resource available_io, available_mmio, available_mmio_pref;
2065 
2066 	if (!bridge->is_hotplug_bridge)
2067 		return;
2068 
2069 	pci_dbg(bridge, "distributing available resources\n");
2070 
2071 	/* Take the initial extra resources from the hotplug port */
2072 	available_io = bridge->resource[PCI_BRIDGE_IO_WINDOW];
2073 	available_mmio = bridge->resource[PCI_BRIDGE_MEM_WINDOW];
2074 	available_mmio_pref = bridge->resource[PCI_BRIDGE_PREF_MEM_WINDOW];
2075 
2076 	pci_bus_distribute_available_resources(bridge->subordinate,
2077 					       add_list, available_io,
2078 					       available_mmio,
2079 					       available_mmio_pref);
2080 }
2081 
pci_bridge_resources_not_assigned(struct pci_dev * dev)2082 static bool pci_bridge_resources_not_assigned(struct pci_dev *dev)
2083 {
2084 	const struct resource *r;
2085 
2086 	/*
2087 	 * If the child device's resources are not yet assigned it means we
2088 	 * are configuring them (not the boot firmware), so we should be
2089 	 * able to extend the upstream bridge resources in the same way we
2090 	 * do with the normal hotplug case.
2091 	 */
2092 	r = &dev->resource[PCI_BRIDGE_IO_WINDOW];
2093 	if (r->flags && !(r->flags & IORESOURCE_STARTALIGN))
2094 		return false;
2095 	r = &dev->resource[PCI_BRIDGE_MEM_WINDOW];
2096 	if (r->flags && !(r->flags & IORESOURCE_STARTALIGN))
2097 		return false;
2098 	r = &dev->resource[PCI_BRIDGE_PREF_MEM_WINDOW];
2099 	if (r->flags && !(r->flags & IORESOURCE_STARTALIGN))
2100 		return false;
2101 
2102 	return true;
2103 }
2104 
2105 static void
pci_root_bus_distribute_available_resources(struct pci_bus * bus,struct list_head * add_list)2106 pci_root_bus_distribute_available_resources(struct pci_bus *bus,
2107 					    struct list_head *add_list)
2108 {
2109 	struct pci_dev *dev, *bridge = bus->self;
2110 
2111 	for_each_pci_bridge(dev, bus) {
2112 		struct pci_bus *b;
2113 
2114 		b = dev->subordinate;
2115 		if (!b)
2116 			continue;
2117 
2118 		/*
2119 		 * Need to check "bridge" here too because it is NULL
2120 		 * in case of root bus.
2121 		 */
2122 		if (bridge && pci_bridge_resources_not_assigned(dev))
2123 			pci_bridge_distribute_available_resources(dev, add_list);
2124 		else
2125 			pci_root_bus_distribute_available_resources(b, add_list);
2126 	}
2127 }
2128 
2129 /*
2130  * First try will not touch PCI bridge res.
2131  * Second and later try will clear small leaf bridge res.
2132  * Will stop till to the max depth if can not find good one.
2133  */
pci_assign_unassigned_root_bus_resources(struct pci_bus * bus)2134 void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus)
2135 {
2136 	LIST_HEAD(realloc_head);
2137 	/* List of resources that want additional resources */
2138 	struct list_head *add_list = NULL;
2139 	int tried_times = 0;
2140 	enum release_type rel_type = leaf_only;
2141 	LIST_HEAD(fail_head);
2142 	struct pci_dev_resource *fail_res;
2143 	int pci_try_num = 1;
2144 	enum enable_type enable_local;
2145 
2146 	/* Don't realloc if asked to do so */
2147 	enable_local = pci_realloc_detect(bus, pci_realloc_enable);
2148 	if (pci_realloc_enabled(enable_local)) {
2149 		int max_depth = pci_bus_get_depth(bus);
2150 
2151 		pci_try_num = max_depth + 1;
2152 		dev_info(&bus->dev, "max bus depth: %d pci_try_num: %d\n",
2153 			 max_depth, pci_try_num);
2154 	}
2155 
2156 again:
2157 	/*
2158 	 * Last try will use add_list, otherwise will try good to have as must
2159 	 * have, so can realloc parent bridge resource
2160 	 */
2161 	if (tried_times + 1 == pci_try_num)
2162 		add_list = &realloc_head;
2163 	/*
2164 	 * Depth first, calculate sizes and alignments of all subordinate buses.
2165 	 */
2166 	__pci_bus_size_bridges(bus, add_list);
2167 
2168 	pci_root_bus_distribute_available_resources(bus, add_list);
2169 
2170 	/* Depth last, allocate resources and update the hardware. */
2171 	__pci_bus_assign_resources(bus, add_list, &fail_head);
2172 	if (add_list)
2173 		BUG_ON(!list_empty(add_list));
2174 	tried_times++;
2175 
2176 	/* Any device complain? */
2177 	if (list_empty(&fail_head))
2178 		goto dump;
2179 
2180 	if (tried_times >= pci_try_num) {
2181 		if (enable_local == undefined)
2182 			dev_info(&bus->dev, "Some PCI device resources are unassigned, try booting with pci=realloc\n");
2183 		else if (enable_local == auto_enabled)
2184 			dev_info(&bus->dev, "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n");
2185 
2186 		free_list(&fail_head);
2187 		goto dump;
2188 	}
2189 
2190 	dev_info(&bus->dev, "No. %d try to assign unassigned res\n",
2191 		 tried_times + 1);
2192 
2193 	/* Third times and later will not check if it is leaf */
2194 	if ((tried_times + 1) > 2)
2195 		rel_type = whole_subtree;
2196 
2197 	/*
2198 	 * Try to release leaf bridge's resources that doesn't fit resource of
2199 	 * child device under that bridge.
2200 	 */
2201 	list_for_each_entry(fail_res, &fail_head, list)
2202 		pci_bus_release_bridge_resources(fail_res->dev->bus,
2203 						 fail_res->flags & PCI_RES_TYPE_MASK,
2204 						 rel_type);
2205 
2206 	/* Restore size and flags */
2207 	list_for_each_entry(fail_res, &fail_head, list) {
2208 		struct resource *res = fail_res->res;
2209 		int idx;
2210 
2211 		res->start = fail_res->start;
2212 		res->end = fail_res->end;
2213 		res->flags = fail_res->flags;
2214 
2215 		if (pci_is_bridge(fail_res->dev)) {
2216 			idx = res - &fail_res->dev->resource[0];
2217 			if (idx >= PCI_BRIDGE_RESOURCES &&
2218 			    idx <= PCI_BRIDGE_RESOURCE_END)
2219 				res->flags = 0;
2220 		}
2221 	}
2222 	free_list(&fail_head);
2223 
2224 	goto again;
2225 
2226 dump:
2227 	/* Dump the resource on buses */
2228 	pci_bus_dump_resources(bus);
2229 }
2230 
pci_assign_unassigned_resources(void)2231 void pci_assign_unassigned_resources(void)
2232 {
2233 	struct pci_bus *root_bus;
2234 
2235 	list_for_each_entry(root_bus, &pci_root_buses, node) {
2236 		pci_assign_unassigned_root_bus_resources(root_bus);
2237 
2238 		/* Make sure the root bridge has a companion ACPI device */
2239 		if (ACPI_HANDLE(root_bus->bridge))
2240 			acpi_ioapic_add(ACPI_HANDLE(root_bus->bridge));
2241 	}
2242 }
2243 
pci_assign_unassigned_bridge_resources(struct pci_dev * bridge)2244 void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge)
2245 {
2246 	struct pci_bus *parent = bridge->subordinate;
2247 	/* List of resources that want additional resources */
2248 	LIST_HEAD(add_list);
2249 
2250 	int tried_times = 0;
2251 	LIST_HEAD(fail_head);
2252 	struct pci_dev_resource *fail_res;
2253 	int retval;
2254 
2255 again:
2256 	__pci_bus_size_bridges(parent, &add_list);
2257 
2258 	/*
2259 	 * Distribute remaining resources (if any) equally between hotplug
2260 	 * bridges below.  This makes it possible to extend the hierarchy
2261 	 * later without running out of resources.
2262 	 */
2263 	pci_bridge_distribute_available_resources(bridge, &add_list);
2264 
2265 	__pci_bridge_assign_resources(bridge, &add_list, &fail_head);
2266 	BUG_ON(!list_empty(&add_list));
2267 	tried_times++;
2268 
2269 	if (list_empty(&fail_head))
2270 		goto enable_all;
2271 
2272 	if (tried_times >= 2) {
2273 		/* Still fail, don't need to try more */
2274 		free_list(&fail_head);
2275 		goto enable_all;
2276 	}
2277 
2278 	printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
2279 			 tried_times + 1);
2280 
2281 	/*
2282 	 * Try to release leaf bridge's resources that aren't big enough
2283 	 * to contain child device resources.
2284 	 */
2285 	list_for_each_entry(fail_res, &fail_head, list)
2286 		pci_bus_release_bridge_resources(fail_res->dev->bus,
2287 						 fail_res->flags & PCI_RES_TYPE_MASK,
2288 						 whole_subtree);
2289 
2290 	/* Restore size and flags */
2291 	list_for_each_entry(fail_res, &fail_head, list) {
2292 		struct resource *res = fail_res->res;
2293 		int idx;
2294 
2295 		res->start = fail_res->start;
2296 		res->end = fail_res->end;
2297 		res->flags = fail_res->flags;
2298 
2299 		if (pci_is_bridge(fail_res->dev)) {
2300 			idx = res - &fail_res->dev->resource[0];
2301 			if (idx >= PCI_BRIDGE_RESOURCES &&
2302 			    idx <= PCI_BRIDGE_RESOURCE_END)
2303 				res->flags = 0;
2304 		}
2305 	}
2306 	free_list(&fail_head);
2307 
2308 	goto again;
2309 
2310 enable_all:
2311 	retval = pci_reenable_device(bridge);
2312 	if (retval)
2313 		pci_err(bridge, "Error reenabling bridge (%d)\n", retval);
2314 	pci_set_master(bridge);
2315 }
2316 EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources);
2317 
pci_reassign_bridge_resources(struct pci_dev * bridge,unsigned long type)2318 int pci_reassign_bridge_resources(struct pci_dev *bridge, unsigned long type)
2319 {
2320 	struct pci_dev_resource *dev_res;
2321 	struct pci_dev *next;
2322 	LIST_HEAD(saved);
2323 	LIST_HEAD(added);
2324 	LIST_HEAD(failed);
2325 	unsigned int i;
2326 	int ret;
2327 
2328 	down_read(&pci_bus_sem);
2329 
2330 	/* Walk to the root hub, releasing bridge BARs when possible */
2331 	next = bridge;
2332 	do {
2333 		bridge = next;
2334 		for (i = PCI_BRIDGE_RESOURCES; i < PCI_BRIDGE_RESOURCE_END;
2335 		     i++) {
2336 			struct resource *res = &bridge->resource[i];
2337 			const char *res_name = pci_resource_name(bridge, i);
2338 
2339 			if ((res->flags ^ type) & PCI_RES_TYPE_MASK)
2340 				continue;
2341 
2342 			/* Ignore BARs which are still in use */
2343 			if (res->child)
2344 				continue;
2345 
2346 			ret = add_to_list(&saved, bridge, res, 0, 0);
2347 			if (ret)
2348 				goto cleanup;
2349 
2350 			pci_info(bridge, "%s %pR: releasing\n", res_name, res);
2351 
2352 			if (res->parent)
2353 				release_resource(res);
2354 			res->start = 0;
2355 			res->end = 0;
2356 			break;
2357 		}
2358 		if (i == PCI_BRIDGE_RESOURCE_END)
2359 			break;
2360 
2361 		next = bridge->bus ? bridge->bus->self : NULL;
2362 	} while (next);
2363 
2364 	if (list_empty(&saved)) {
2365 		up_read(&pci_bus_sem);
2366 		return -ENOENT;
2367 	}
2368 
2369 	__pci_bus_size_bridges(bridge->subordinate, &added);
2370 	__pci_bridge_assign_resources(bridge, &added, &failed);
2371 	BUG_ON(!list_empty(&added));
2372 
2373 	if (!list_empty(&failed)) {
2374 		ret = -ENOSPC;
2375 		goto cleanup;
2376 	}
2377 
2378 	list_for_each_entry(dev_res, &saved, list) {
2379 		/* Skip the bridge we just assigned resources for */
2380 		if (bridge == dev_res->dev)
2381 			continue;
2382 
2383 		bridge = dev_res->dev;
2384 		pci_setup_bridge(bridge->subordinate);
2385 	}
2386 
2387 	free_list(&saved);
2388 	up_read(&pci_bus_sem);
2389 	return 0;
2390 
2391 cleanup:
2392 	/* Restore size and flags */
2393 	list_for_each_entry(dev_res, &failed, list) {
2394 		struct resource *res = dev_res->res;
2395 
2396 		res->start = dev_res->start;
2397 		res->end = dev_res->end;
2398 		res->flags = dev_res->flags;
2399 	}
2400 	free_list(&failed);
2401 
2402 	/* Revert to the old configuration */
2403 	list_for_each_entry(dev_res, &saved, list) {
2404 		struct resource *res = dev_res->res;
2405 
2406 		bridge = dev_res->dev;
2407 		i = res - bridge->resource;
2408 
2409 		res->start = dev_res->start;
2410 		res->end = dev_res->end;
2411 		res->flags = dev_res->flags;
2412 
2413 		pci_claim_resource(bridge, i);
2414 		pci_setup_bridge(bridge->subordinate);
2415 	}
2416 	free_list(&saved);
2417 	up_read(&pci_bus_sem);
2418 
2419 	return ret;
2420 }
2421 
pci_assign_unassigned_bus_resources(struct pci_bus * bus)2422 void pci_assign_unassigned_bus_resources(struct pci_bus *bus)
2423 {
2424 	struct pci_dev *dev;
2425 	/* List of resources that want additional resources */
2426 	LIST_HEAD(add_list);
2427 
2428 	down_read(&pci_bus_sem);
2429 	for_each_pci_bridge(dev, bus)
2430 		if (pci_has_subordinate(dev))
2431 			__pci_bus_size_bridges(dev->subordinate, &add_list);
2432 	up_read(&pci_bus_sem);
2433 	__pci_bus_assign_resources(bus, &add_list, NULL);
2434 	BUG_ON(!list_empty(&add_list));
2435 }
2436 EXPORT_SYMBOL_GPL(pci_assign_unassigned_bus_resources);
2437