1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * Copyright (C) 2018 Cadence Design Systems Inc.
4 *
5 * Author: Boris Brezillon <[email protected]>
6 */
7
8 #include <linux/atomic.h>
9 #include <linux/bug.h>
10 #include <linux/device.h>
11 #include <linux/err.h>
12 #include <linux/export.h>
13 #include <linux/kernel.h>
14 #include <linux/list.h>
15 #include <linux/of.h>
16 #include <linux/pm_runtime.h>
17 #include <linux/slab.h>
18 #include <linux/spinlock.h>
19 #include <linux/workqueue.h>
20
21 #include "internals.h"
22
23 static DEFINE_IDR(i3c_bus_idr);
24 static DEFINE_MUTEX(i3c_core_lock);
25 static int __i3c_first_dynamic_bus_num;
26 static BLOCKING_NOTIFIER_HEAD(i3c_bus_notifier);
27
28 /**
29 * i3c_bus_maintenance_lock - Lock the bus for a maintenance operation
30 * @bus: I3C bus to take the lock on
31 *
32 * This function takes the bus lock so that no other operations can occur on
33 * the bus. This is needed for all kind of bus maintenance operation, like
34 * - enabling/disabling slave events
35 * - re-triggering DAA
36 * - changing the dynamic address of a device
37 * - relinquishing mastership
38 * - ...
39 *
40 * The reason for this kind of locking is that we don't want drivers and core
41 * logic to rely on I3C device information that could be changed behind their
42 * back.
43 */
i3c_bus_maintenance_lock(struct i3c_bus * bus)44 static void i3c_bus_maintenance_lock(struct i3c_bus *bus)
45 {
46 down_write(&bus->lock);
47 }
48
49 /**
50 * i3c_bus_maintenance_unlock - Release the bus lock after a maintenance
51 * operation
52 * @bus: I3C bus to release the lock on
53 *
54 * Should be called when the bus maintenance operation is done. See
55 * i3c_bus_maintenance_lock() for more details on what these maintenance
56 * operations are.
57 */
i3c_bus_maintenance_unlock(struct i3c_bus * bus)58 static void i3c_bus_maintenance_unlock(struct i3c_bus *bus)
59 {
60 up_write(&bus->lock);
61 }
62
63 /**
64 * i3c_bus_normaluse_lock - Lock the bus for a normal operation
65 * @bus: I3C bus to take the lock on
66 *
67 * This function takes the bus lock for any operation that is not a maintenance
68 * operation (see i3c_bus_maintenance_lock() for a non-exhaustive list of
69 * maintenance operations). Basically all communications with I3C devices are
70 * normal operations (HDR, SDR transfers or CCC commands that do not change bus
71 * state or I3C dynamic address).
72 *
73 * Note that this lock is not guaranteeing serialization of normal operations.
74 * In other words, transfer requests passed to the I3C master can be submitted
75 * in parallel and I3C master drivers have to use their own locking to make
76 * sure two different communications are not inter-mixed, or access to the
77 * output/input queue is not done while the engine is busy.
78 */
i3c_bus_normaluse_lock(struct i3c_bus * bus)79 void i3c_bus_normaluse_lock(struct i3c_bus *bus)
80 {
81 down_read(&bus->lock);
82 }
83
84 /**
85 * i3c_bus_normaluse_unlock - Release the bus lock after a normal operation
86 * @bus: I3C bus to release the lock on
87 *
88 * Should be called when a normal operation is done. See
89 * i3c_bus_normaluse_lock() for more details on what these normal operations
90 * are.
91 */
i3c_bus_normaluse_unlock(struct i3c_bus * bus)92 void i3c_bus_normaluse_unlock(struct i3c_bus *bus)
93 {
94 up_read(&bus->lock);
95 }
96
97 static struct i3c_master_controller *
i3c_bus_to_i3c_master(struct i3c_bus * i3cbus)98 i3c_bus_to_i3c_master(struct i3c_bus *i3cbus)
99 {
100 return container_of(i3cbus, struct i3c_master_controller, bus);
101 }
102
dev_to_i3cmaster(struct device * dev)103 static struct i3c_master_controller *dev_to_i3cmaster(struct device *dev)
104 {
105 return container_of(dev, struct i3c_master_controller, dev);
106 }
107
108 static const struct device_type i3c_device_type;
109
dev_to_i3cbus(struct device * dev)110 static struct i3c_bus *dev_to_i3cbus(struct device *dev)
111 {
112 struct i3c_master_controller *master;
113
114 if (dev->type == &i3c_device_type)
115 return dev_to_i3cdev(dev)->bus;
116
117 master = dev_to_i3cmaster(dev);
118
119 return &master->bus;
120 }
121
dev_to_i3cdesc(struct device * dev)122 static struct i3c_dev_desc *dev_to_i3cdesc(struct device *dev)
123 {
124 struct i3c_master_controller *master;
125
126 if (dev->type == &i3c_device_type)
127 return dev_to_i3cdev(dev)->desc;
128
129 master = dev_to_i3cmaster(dev);
130
131 return master->this;
132 }
133
bcr_show(struct device * dev,struct device_attribute * da,char * buf)134 static ssize_t bcr_show(struct device *dev,
135 struct device_attribute *da,
136 char *buf)
137 {
138 struct i3c_bus *bus = dev_to_i3cbus(dev);
139 struct i3c_dev_desc *desc;
140 ssize_t ret;
141
142 i3c_bus_normaluse_lock(bus);
143 desc = dev_to_i3cdesc(dev);
144 ret = sprintf(buf, "%x\n", desc->info.bcr);
145 i3c_bus_normaluse_unlock(bus);
146
147 return ret;
148 }
149 static DEVICE_ATTR_RO(bcr);
150
dcr_show(struct device * dev,struct device_attribute * da,char * buf)151 static ssize_t dcr_show(struct device *dev,
152 struct device_attribute *da,
153 char *buf)
154 {
155 struct i3c_bus *bus = dev_to_i3cbus(dev);
156 struct i3c_dev_desc *desc;
157 ssize_t ret;
158
159 i3c_bus_normaluse_lock(bus);
160 desc = dev_to_i3cdesc(dev);
161 ret = sprintf(buf, "%x\n", desc->info.dcr);
162 i3c_bus_normaluse_unlock(bus);
163
164 return ret;
165 }
166 static DEVICE_ATTR_RO(dcr);
167
pid_show(struct device * dev,struct device_attribute * da,char * buf)168 static ssize_t pid_show(struct device *dev,
169 struct device_attribute *da,
170 char *buf)
171 {
172 struct i3c_bus *bus = dev_to_i3cbus(dev);
173 struct i3c_dev_desc *desc;
174 ssize_t ret;
175
176 i3c_bus_normaluse_lock(bus);
177 desc = dev_to_i3cdesc(dev);
178 ret = sprintf(buf, "%llx\n", desc->info.pid);
179 i3c_bus_normaluse_unlock(bus);
180
181 return ret;
182 }
183 static DEVICE_ATTR_RO(pid);
184
dynamic_address_show(struct device * dev,struct device_attribute * da,char * buf)185 static ssize_t dynamic_address_show(struct device *dev,
186 struct device_attribute *da,
187 char *buf)
188 {
189 struct i3c_bus *bus = dev_to_i3cbus(dev);
190 struct i3c_dev_desc *desc;
191 ssize_t ret;
192
193 i3c_bus_normaluse_lock(bus);
194 desc = dev_to_i3cdesc(dev);
195 ret = sprintf(buf, "%02x\n", desc->info.dyn_addr);
196 i3c_bus_normaluse_unlock(bus);
197
198 return ret;
199 }
200 static DEVICE_ATTR_RO(dynamic_address);
201
202 static const char * const hdrcap_strings[] = {
203 "hdr-ddr", "hdr-tsp", "hdr-tsl",
204 };
205
hdrcap_show(struct device * dev,struct device_attribute * da,char * buf)206 static ssize_t hdrcap_show(struct device *dev,
207 struct device_attribute *da,
208 char *buf)
209 {
210 struct i3c_bus *bus = dev_to_i3cbus(dev);
211 struct i3c_dev_desc *desc;
212 ssize_t offset = 0, ret;
213 unsigned long caps;
214 int mode;
215
216 i3c_bus_normaluse_lock(bus);
217 desc = dev_to_i3cdesc(dev);
218 caps = desc->info.hdr_cap;
219 for_each_set_bit(mode, &caps, 8) {
220 if (mode >= ARRAY_SIZE(hdrcap_strings))
221 break;
222
223 if (!hdrcap_strings[mode])
224 continue;
225
226 ret = sprintf(buf + offset, offset ? " %s" : "%s",
227 hdrcap_strings[mode]);
228 if (ret < 0)
229 goto out;
230
231 offset += ret;
232 }
233
234 ret = sprintf(buf + offset, "\n");
235 if (ret < 0)
236 goto out;
237
238 ret = offset + ret;
239
240 out:
241 i3c_bus_normaluse_unlock(bus);
242
243 return ret;
244 }
245 static DEVICE_ATTR_RO(hdrcap);
246
modalias_show(struct device * dev,struct device_attribute * da,char * buf)247 static ssize_t modalias_show(struct device *dev,
248 struct device_attribute *da, char *buf)
249 {
250 struct i3c_device *i3c = dev_to_i3cdev(dev);
251 struct i3c_device_info devinfo;
252 u16 manuf, part, ext;
253
254 i3c_device_get_info(i3c, &devinfo);
255 manuf = I3C_PID_MANUF_ID(devinfo.pid);
256 part = I3C_PID_PART_ID(devinfo.pid);
257 ext = I3C_PID_EXTRA_INFO(devinfo.pid);
258
259 if (I3C_PID_RND_LOWER_32BITS(devinfo.pid))
260 return sprintf(buf, "i3c:dcr%02Xmanuf%04X", devinfo.dcr,
261 manuf);
262
263 return sprintf(buf, "i3c:dcr%02Xmanuf%04Xpart%04Xext%04X",
264 devinfo.dcr, manuf, part, ext);
265 }
266 static DEVICE_ATTR_RO(modalias);
267
268 static struct attribute *i3c_device_attrs[] = {
269 &dev_attr_bcr.attr,
270 &dev_attr_dcr.attr,
271 &dev_attr_pid.attr,
272 &dev_attr_dynamic_address.attr,
273 &dev_attr_hdrcap.attr,
274 &dev_attr_modalias.attr,
275 NULL,
276 };
277 ATTRIBUTE_GROUPS(i3c_device);
278
i3c_device_uevent(const struct device * dev,struct kobj_uevent_env * env)279 static int i3c_device_uevent(const struct device *dev, struct kobj_uevent_env *env)
280 {
281 const struct i3c_device *i3cdev = dev_to_i3cdev(dev);
282 struct i3c_device_info devinfo;
283 u16 manuf, part, ext;
284
285 if (i3cdev->desc)
286 devinfo = i3cdev->desc->info;
287 manuf = I3C_PID_MANUF_ID(devinfo.pid);
288 part = I3C_PID_PART_ID(devinfo.pid);
289 ext = I3C_PID_EXTRA_INFO(devinfo.pid);
290
291 if (I3C_PID_RND_LOWER_32BITS(devinfo.pid))
292 return add_uevent_var(env, "MODALIAS=i3c:dcr%02Xmanuf%04X",
293 devinfo.dcr, manuf);
294
295 return add_uevent_var(env,
296 "MODALIAS=i3c:dcr%02Xmanuf%04Xpart%04Xext%04X",
297 devinfo.dcr, manuf, part, ext);
298 }
299
300 static const struct device_type i3c_device_type = {
301 .groups = i3c_device_groups,
302 .uevent = i3c_device_uevent,
303 };
304
i3c_device_match(struct device * dev,const struct device_driver * drv)305 static int i3c_device_match(struct device *dev, const struct device_driver *drv)
306 {
307 struct i3c_device *i3cdev;
308 const struct i3c_driver *i3cdrv;
309
310 if (dev->type != &i3c_device_type)
311 return 0;
312
313 i3cdev = dev_to_i3cdev(dev);
314 i3cdrv = drv_to_i3cdrv(drv);
315 if (i3c_device_match_id(i3cdev, i3cdrv->id_table))
316 return 1;
317
318 return 0;
319 }
320
i3c_device_probe(struct device * dev)321 static int i3c_device_probe(struct device *dev)
322 {
323 struct i3c_device *i3cdev = dev_to_i3cdev(dev);
324 struct i3c_driver *driver = drv_to_i3cdrv(dev->driver);
325
326 return driver->probe(i3cdev);
327 }
328
i3c_device_remove(struct device * dev)329 static void i3c_device_remove(struct device *dev)
330 {
331 struct i3c_device *i3cdev = dev_to_i3cdev(dev);
332 struct i3c_driver *driver = drv_to_i3cdrv(dev->driver);
333
334 if (driver->remove)
335 driver->remove(i3cdev);
336
337 i3c_device_free_ibi(i3cdev);
338 }
339
340 const struct bus_type i3c_bus_type = {
341 .name = "i3c",
342 .match = i3c_device_match,
343 .probe = i3c_device_probe,
344 .remove = i3c_device_remove,
345 };
346 EXPORT_SYMBOL_GPL(i3c_bus_type);
347
348 static enum i3c_addr_slot_status
i3c_bus_get_addr_slot_status_mask(struct i3c_bus * bus,u16 addr,u32 mask)349 i3c_bus_get_addr_slot_status_mask(struct i3c_bus *bus, u16 addr, u32 mask)
350 {
351 unsigned long status;
352 int bitpos = addr * I3C_ADDR_SLOT_STATUS_BITS;
353
354 if (addr > I2C_MAX_ADDR)
355 return I3C_ADDR_SLOT_RSVD;
356
357 status = bus->addrslots[bitpos / BITS_PER_LONG];
358 status >>= bitpos % BITS_PER_LONG;
359
360 return status & mask;
361 }
362
363 static enum i3c_addr_slot_status
i3c_bus_get_addr_slot_status(struct i3c_bus * bus,u16 addr)364 i3c_bus_get_addr_slot_status(struct i3c_bus *bus, u16 addr)
365 {
366 return i3c_bus_get_addr_slot_status_mask(bus, addr, I3C_ADDR_SLOT_STATUS_MASK);
367 }
368
i3c_bus_set_addr_slot_status_mask(struct i3c_bus * bus,u16 addr,enum i3c_addr_slot_status status,u32 mask)369 static void i3c_bus_set_addr_slot_status_mask(struct i3c_bus *bus, u16 addr,
370 enum i3c_addr_slot_status status, u32 mask)
371 {
372 int bitpos = addr * I3C_ADDR_SLOT_STATUS_BITS;
373 unsigned long *ptr;
374
375 if (addr > I2C_MAX_ADDR)
376 return;
377
378 ptr = bus->addrslots + (bitpos / BITS_PER_LONG);
379 *ptr &= ~((unsigned long)mask << (bitpos % BITS_PER_LONG));
380 *ptr |= ((unsigned long)status & mask) << (bitpos % BITS_PER_LONG);
381 }
382
i3c_bus_set_addr_slot_status(struct i3c_bus * bus,u16 addr,enum i3c_addr_slot_status status)383 static void i3c_bus_set_addr_slot_status(struct i3c_bus *bus, u16 addr,
384 enum i3c_addr_slot_status status)
385 {
386 i3c_bus_set_addr_slot_status_mask(bus, addr, status, I3C_ADDR_SLOT_STATUS_MASK);
387 }
388
i3c_bus_dev_addr_is_avail(struct i3c_bus * bus,u8 addr)389 static bool i3c_bus_dev_addr_is_avail(struct i3c_bus *bus, u8 addr)
390 {
391 enum i3c_addr_slot_status status;
392
393 status = i3c_bus_get_addr_slot_status(bus, addr);
394
395 return status == I3C_ADDR_SLOT_FREE;
396 }
397
398 /*
399 * ┌────┬─────────────┬───┬─────────┬───┐
400 * │S/Sr│ 7'h7E RnW=0 │ACK│ ENTDAA │ T ├────┐
401 * └────┴─────────────┴───┴─────────┴───┘ │
402 * ┌─────────────────────────────────────────┘
403 * │ ┌──┬─────────────┬───┬─────────────────┬────────────────┬───┬─────────┐
404 * └─►│Sr│7'h7E RnW=1 │ACK│48bit UID BCR DCR│Assign 7bit Addr│PAR│ ACK/NACK│
405 * └──┴─────────────┴───┴─────────────────┴────────────────┴───┴─────────┘
406 * Some master controllers (such as HCI) need to prepare the entire above transaction before
407 * sending it out to the I3C bus. This means that a 7-bit dynamic address needs to be allocated
408 * before knowing the target device's UID information.
409 *
410 * However, some I3C targets may request specific addresses (called as "init_dyn_addr"), which is
411 * typically specified by the DT-'s assigned-address property. Lower addresses having higher IBI
412 * priority. If it is available, i3c_bus_get_free_addr() preferably return a free address that is
413 * not in the list of desired addresses (called as "init_dyn_addr"). This allows the device with
414 * the "init_dyn_addr" to switch to its "init_dyn_addr" when it hot-joins the I3C bus. Otherwise,
415 * if the "init_dyn_addr" is already in use by another I3C device, the target device will not be
416 * able to switch to its desired address.
417 *
418 * If the previous step fails, fallback returning one of the remaining unassigned address,
419 * regardless of its state in the desired list.
420 */
i3c_bus_get_free_addr(struct i3c_bus * bus,u8 start_addr)421 static int i3c_bus_get_free_addr(struct i3c_bus *bus, u8 start_addr)
422 {
423 enum i3c_addr_slot_status status;
424 u8 addr;
425
426 for (addr = start_addr; addr < I3C_MAX_ADDR; addr++) {
427 status = i3c_bus_get_addr_slot_status_mask(bus, addr,
428 I3C_ADDR_SLOT_EXT_STATUS_MASK);
429 if (status == I3C_ADDR_SLOT_FREE)
430 return addr;
431 }
432
433 for (addr = start_addr; addr < I3C_MAX_ADDR; addr++) {
434 status = i3c_bus_get_addr_slot_status_mask(bus, addr,
435 I3C_ADDR_SLOT_STATUS_MASK);
436 if (status == I3C_ADDR_SLOT_FREE)
437 return addr;
438 }
439
440 return -ENOMEM;
441 }
442
i3c_bus_init_addrslots(struct i3c_bus * bus)443 static void i3c_bus_init_addrslots(struct i3c_bus *bus)
444 {
445 int i;
446
447 /* Addresses 0 to 7 are reserved. */
448 for (i = 0; i < 8; i++)
449 i3c_bus_set_addr_slot_status(bus, i, I3C_ADDR_SLOT_RSVD);
450
451 /*
452 * Reserve broadcast address and all addresses that might collide
453 * with the broadcast address when facing a single bit error.
454 */
455 i3c_bus_set_addr_slot_status(bus, I3C_BROADCAST_ADDR,
456 I3C_ADDR_SLOT_RSVD);
457 for (i = 0; i < 7; i++)
458 i3c_bus_set_addr_slot_status(bus, I3C_BROADCAST_ADDR ^ BIT(i),
459 I3C_ADDR_SLOT_RSVD);
460 }
461
i3c_bus_cleanup(struct i3c_bus * i3cbus)462 static void i3c_bus_cleanup(struct i3c_bus *i3cbus)
463 {
464 mutex_lock(&i3c_core_lock);
465 idr_remove(&i3c_bus_idr, i3cbus->id);
466 mutex_unlock(&i3c_core_lock);
467 }
468
i3c_bus_init(struct i3c_bus * i3cbus,struct device_node * np)469 static int i3c_bus_init(struct i3c_bus *i3cbus, struct device_node *np)
470 {
471 int ret, start, end, id = -1;
472
473 init_rwsem(&i3cbus->lock);
474 INIT_LIST_HEAD(&i3cbus->devs.i2c);
475 INIT_LIST_HEAD(&i3cbus->devs.i3c);
476 i3c_bus_init_addrslots(i3cbus);
477 i3cbus->mode = I3C_BUS_MODE_PURE;
478
479 if (np)
480 id = of_alias_get_id(np, "i3c");
481
482 mutex_lock(&i3c_core_lock);
483 if (id >= 0) {
484 start = id;
485 end = start + 1;
486 } else {
487 start = __i3c_first_dynamic_bus_num;
488 end = 0;
489 }
490
491 ret = idr_alloc(&i3c_bus_idr, i3cbus, start, end, GFP_KERNEL);
492 mutex_unlock(&i3c_core_lock);
493
494 if (ret < 0)
495 return ret;
496
497 i3cbus->id = ret;
498
499 return 0;
500 }
501
i3c_for_each_bus_locked(int (* fn)(struct i3c_bus * bus,void * data),void * data)502 void i3c_for_each_bus_locked(int (*fn)(struct i3c_bus *bus, void *data),
503 void *data)
504 {
505 struct i3c_bus *bus;
506 int id;
507
508 mutex_lock(&i3c_core_lock);
509 idr_for_each_entry(&i3c_bus_idr, bus, id)
510 fn(bus, data);
511 mutex_unlock(&i3c_core_lock);
512 }
513 EXPORT_SYMBOL_GPL(i3c_for_each_bus_locked);
514
i3c_register_notifier(struct notifier_block * nb)515 int i3c_register_notifier(struct notifier_block *nb)
516 {
517 return blocking_notifier_chain_register(&i3c_bus_notifier, nb);
518 }
519 EXPORT_SYMBOL_GPL(i3c_register_notifier);
520
i3c_unregister_notifier(struct notifier_block * nb)521 int i3c_unregister_notifier(struct notifier_block *nb)
522 {
523 return blocking_notifier_chain_unregister(&i3c_bus_notifier, nb);
524 }
525 EXPORT_SYMBOL_GPL(i3c_unregister_notifier);
526
i3c_bus_notify(struct i3c_bus * bus,unsigned int action)527 static void i3c_bus_notify(struct i3c_bus *bus, unsigned int action)
528 {
529 blocking_notifier_call_chain(&i3c_bus_notifier, action, bus);
530 }
531
532 static const char * const i3c_bus_mode_strings[] = {
533 [I3C_BUS_MODE_PURE] = "pure",
534 [I3C_BUS_MODE_MIXED_FAST] = "mixed-fast",
535 [I3C_BUS_MODE_MIXED_LIMITED] = "mixed-limited",
536 [I3C_BUS_MODE_MIXED_SLOW] = "mixed-slow",
537 };
538
mode_show(struct device * dev,struct device_attribute * da,char * buf)539 static ssize_t mode_show(struct device *dev,
540 struct device_attribute *da,
541 char *buf)
542 {
543 struct i3c_bus *i3cbus = dev_to_i3cbus(dev);
544 ssize_t ret;
545
546 i3c_bus_normaluse_lock(i3cbus);
547 if (i3cbus->mode < 0 ||
548 i3cbus->mode >= ARRAY_SIZE(i3c_bus_mode_strings) ||
549 !i3c_bus_mode_strings[i3cbus->mode])
550 ret = sprintf(buf, "unknown\n");
551 else
552 ret = sprintf(buf, "%s\n", i3c_bus_mode_strings[i3cbus->mode]);
553 i3c_bus_normaluse_unlock(i3cbus);
554
555 return ret;
556 }
557 static DEVICE_ATTR_RO(mode);
558
current_master_show(struct device * dev,struct device_attribute * da,char * buf)559 static ssize_t current_master_show(struct device *dev,
560 struct device_attribute *da,
561 char *buf)
562 {
563 struct i3c_bus *i3cbus = dev_to_i3cbus(dev);
564 ssize_t ret;
565
566 i3c_bus_normaluse_lock(i3cbus);
567 ret = sprintf(buf, "%d-%llx\n", i3cbus->id,
568 i3cbus->cur_master->info.pid);
569 i3c_bus_normaluse_unlock(i3cbus);
570
571 return ret;
572 }
573 static DEVICE_ATTR_RO(current_master);
574
i3c_scl_frequency_show(struct device * dev,struct device_attribute * da,char * buf)575 static ssize_t i3c_scl_frequency_show(struct device *dev,
576 struct device_attribute *da,
577 char *buf)
578 {
579 struct i3c_bus *i3cbus = dev_to_i3cbus(dev);
580 ssize_t ret;
581
582 i3c_bus_normaluse_lock(i3cbus);
583 ret = sprintf(buf, "%ld\n", i3cbus->scl_rate.i3c);
584 i3c_bus_normaluse_unlock(i3cbus);
585
586 return ret;
587 }
588 static DEVICE_ATTR_RO(i3c_scl_frequency);
589
i2c_scl_frequency_show(struct device * dev,struct device_attribute * da,char * buf)590 static ssize_t i2c_scl_frequency_show(struct device *dev,
591 struct device_attribute *da,
592 char *buf)
593 {
594 struct i3c_bus *i3cbus = dev_to_i3cbus(dev);
595 ssize_t ret;
596
597 i3c_bus_normaluse_lock(i3cbus);
598 ret = sprintf(buf, "%ld\n", i3cbus->scl_rate.i2c);
599 i3c_bus_normaluse_unlock(i3cbus);
600
601 return ret;
602 }
603 static DEVICE_ATTR_RO(i2c_scl_frequency);
604
i3c_set_hotjoin(struct i3c_master_controller * master,bool enable)605 static int i3c_set_hotjoin(struct i3c_master_controller *master, bool enable)
606 {
607 int ret;
608
609 if (!master || !master->ops)
610 return -EINVAL;
611
612 if (!master->ops->enable_hotjoin || !master->ops->disable_hotjoin)
613 return -EINVAL;
614
615 i3c_bus_normaluse_lock(&master->bus);
616
617 if (enable)
618 ret = master->ops->enable_hotjoin(master);
619 else
620 ret = master->ops->disable_hotjoin(master);
621
622 master->hotjoin = enable;
623
624 i3c_bus_normaluse_unlock(&master->bus);
625
626 return ret;
627 }
628
hotjoin_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)629 static ssize_t hotjoin_store(struct device *dev, struct device_attribute *attr,
630 const char *buf, size_t count)
631 {
632 struct i3c_bus *i3cbus = dev_to_i3cbus(dev);
633 int ret;
634 bool res;
635
636 if (!i3cbus->cur_master)
637 return -EINVAL;
638
639 if (kstrtobool(buf, &res))
640 return -EINVAL;
641
642 ret = i3c_set_hotjoin(i3cbus->cur_master->common.master, res);
643 if (ret)
644 return ret;
645
646 return count;
647 }
648
649 /*
650 * i3c_master_enable_hotjoin - Enable hotjoin
651 * @master: I3C master object
652 *
653 * Return: a 0 in case of success, an negative error code otherwise.
654 */
i3c_master_enable_hotjoin(struct i3c_master_controller * master)655 int i3c_master_enable_hotjoin(struct i3c_master_controller *master)
656 {
657 return i3c_set_hotjoin(master, true);
658 }
659 EXPORT_SYMBOL_GPL(i3c_master_enable_hotjoin);
660
661 /*
662 * i3c_master_disable_hotjoin - Disable hotjoin
663 * @master: I3C master object
664 *
665 * Return: a 0 in case of success, an negative error code otherwise.
666 */
i3c_master_disable_hotjoin(struct i3c_master_controller * master)667 int i3c_master_disable_hotjoin(struct i3c_master_controller *master)
668 {
669 return i3c_set_hotjoin(master, false);
670 }
671 EXPORT_SYMBOL_GPL(i3c_master_disable_hotjoin);
672
hotjoin_show(struct device * dev,struct device_attribute * da,char * buf)673 static ssize_t hotjoin_show(struct device *dev, struct device_attribute *da, char *buf)
674 {
675 struct i3c_bus *i3cbus = dev_to_i3cbus(dev);
676 ssize_t ret;
677
678 i3c_bus_normaluse_lock(i3cbus);
679 ret = sysfs_emit(buf, "%d\n", i3cbus->cur_master->common.master->hotjoin);
680 i3c_bus_normaluse_unlock(i3cbus);
681
682 return ret;
683 }
684
685 static DEVICE_ATTR_RW(hotjoin);
686
687 static struct attribute *i3c_masterdev_attrs[] = {
688 &dev_attr_mode.attr,
689 &dev_attr_current_master.attr,
690 &dev_attr_i3c_scl_frequency.attr,
691 &dev_attr_i2c_scl_frequency.attr,
692 &dev_attr_bcr.attr,
693 &dev_attr_dcr.attr,
694 &dev_attr_pid.attr,
695 &dev_attr_dynamic_address.attr,
696 &dev_attr_hdrcap.attr,
697 &dev_attr_hotjoin.attr,
698 NULL,
699 };
700 ATTRIBUTE_GROUPS(i3c_masterdev);
701
i3c_masterdev_release(struct device * dev)702 static void i3c_masterdev_release(struct device *dev)
703 {
704 struct i3c_master_controller *master = dev_to_i3cmaster(dev);
705 struct i3c_bus *bus = dev_to_i3cbus(dev);
706
707 if (master->wq)
708 destroy_workqueue(master->wq);
709
710 WARN_ON(!list_empty(&bus->devs.i2c) || !list_empty(&bus->devs.i3c));
711 i3c_bus_cleanup(bus);
712
713 of_node_put(dev->of_node);
714 }
715
716 static const struct device_type i3c_masterdev_type = {
717 .groups = i3c_masterdev_groups,
718 };
719
i3c_bus_set_mode(struct i3c_bus * i3cbus,enum i3c_bus_mode mode,unsigned long max_i2c_scl_rate)720 static int i3c_bus_set_mode(struct i3c_bus *i3cbus, enum i3c_bus_mode mode,
721 unsigned long max_i2c_scl_rate)
722 {
723 struct i3c_master_controller *master = i3c_bus_to_i3c_master(i3cbus);
724
725 i3cbus->mode = mode;
726
727 switch (i3cbus->mode) {
728 case I3C_BUS_MODE_PURE:
729 if (!i3cbus->scl_rate.i3c)
730 i3cbus->scl_rate.i3c = I3C_BUS_TYP_I3C_SCL_RATE;
731 break;
732 case I3C_BUS_MODE_MIXED_FAST:
733 case I3C_BUS_MODE_MIXED_LIMITED:
734 if (!i3cbus->scl_rate.i3c)
735 i3cbus->scl_rate.i3c = I3C_BUS_TYP_I3C_SCL_RATE;
736 if (!i3cbus->scl_rate.i2c)
737 i3cbus->scl_rate.i2c = max_i2c_scl_rate;
738 break;
739 case I3C_BUS_MODE_MIXED_SLOW:
740 if (!i3cbus->scl_rate.i2c)
741 i3cbus->scl_rate.i2c = max_i2c_scl_rate;
742 if (!i3cbus->scl_rate.i3c ||
743 i3cbus->scl_rate.i3c > i3cbus->scl_rate.i2c)
744 i3cbus->scl_rate.i3c = i3cbus->scl_rate.i2c;
745 break;
746 default:
747 return -EINVAL;
748 }
749
750 dev_dbg(&master->dev, "i2c-scl = %ld Hz i3c-scl = %ld Hz\n",
751 i3cbus->scl_rate.i2c, i3cbus->scl_rate.i3c);
752
753 /*
754 * I3C/I2C frequency may have been overridden, check that user-provided
755 * values are not exceeding max possible frequency.
756 */
757 if (i3cbus->scl_rate.i3c > I3C_BUS_MAX_I3C_SCL_RATE ||
758 i3cbus->scl_rate.i2c > I3C_BUS_I2C_FM_PLUS_SCL_RATE)
759 return -EINVAL;
760
761 return 0;
762 }
763
764 static struct i3c_master_controller *
i2c_adapter_to_i3c_master(struct i2c_adapter * adap)765 i2c_adapter_to_i3c_master(struct i2c_adapter *adap)
766 {
767 return container_of(adap, struct i3c_master_controller, i2c);
768 }
769
770 static struct i2c_adapter *
i3c_master_to_i2c_adapter(struct i3c_master_controller * master)771 i3c_master_to_i2c_adapter(struct i3c_master_controller *master)
772 {
773 return &master->i2c;
774 }
775
i3c_master_free_i2c_dev(struct i2c_dev_desc * dev)776 static void i3c_master_free_i2c_dev(struct i2c_dev_desc *dev)
777 {
778 kfree(dev);
779 }
780
781 static struct i2c_dev_desc *
i3c_master_alloc_i2c_dev(struct i3c_master_controller * master,u16 addr,u8 lvr)782 i3c_master_alloc_i2c_dev(struct i3c_master_controller *master,
783 u16 addr, u8 lvr)
784 {
785 struct i2c_dev_desc *dev;
786
787 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
788 if (!dev)
789 return ERR_PTR(-ENOMEM);
790
791 dev->common.master = master;
792 dev->addr = addr;
793 dev->lvr = lvr;
794
795 return dev;
796 }
797
i3c_ccc_cmd_dest_init(struct i3c_ccc_cmd_dest * dest,u8 addr,u16 payloadlen)798 static void *i3c_ccc_cmd_dest_init(struct i3c_ccc_cmd_dest *dest, u8 addr,
799 u16 payloadlen)
800 {
801 dest->addr = addr;
802 dest->payload.len = payloadlen;
803 if (payloadlen)
804 dest->payload.data = kzalloc(payloadlen, GFP_KERNEL);
805 else
806 dest->payload.data = NULL;
807
808 return dest->payload.data;
809 }
810
i3c_ccc_cmd_dest_cleanup(struct i3c_ccc_cmd_dest * dest)811 static void i3c_ccc_cmd_dest_cleanup(struct i3c_ccc_cmd_dest *dest)
812 {
813 kfree(dest->payload.data);
814 }
815
i3c_ccc_cmd_init(struct i3c_ccc_cmd * cmd,bool rnw,u8 id,struct i3c_ccc_cmd_dest * dests,unsigned int ndests)816 static void i3c_ccc_cmd_init(struct i3c_ccc_cmd *cmd, bool rnw, u8 id,
817 struct i3c_ccc_cmd_dest *dests,
818 unsigned int ndests)
819 {
820 cmd->rnw = rnw ? 1 : 0;
821 cmd->id = id;
822 cmd->dests = dests;
823 cmd->ndests = ndests;
824 cmd->err = I3C_ERROR_UNKNOWN;
825 }
826
i3c_master_send_ccc_cmd_locked(struct i3c_master_controller * master,struct i3c_ccc_cmd * cmd)827 static int i3c_master_send_ccc_cmd_locked(struct i3c_master_controller *master,
828 struct i3c_ccc_cmd *cmd)
829 {
830 int ret;
831
832 if (!cmd || !master)
833 return -EINVAL;
834
835 if (WARN_ON(master->init_done &&
836 !rwsem_is_locked(&master->bus.lock)))
837 return -EINVAL;
838
839 if (!master->ops->send_ccc_cmd)
840 return -ENOTSUPP;
841
842 if ((cmd->id & I3C_CCC_DIRECT) && (!cmd->dests || !cmd->ndests))
843 return -EINVAL;
844
845 if (master->ops->supports_ccc_cmd &&
846 !master->ops->supports_ccc_cmd(master, cmd))
847 return -ENOTSUPP;
848
849 ret = master->ops->send_ccc_cmd(master, cmd);
850 if (ret) {
851 if (cmd->err != I3C_ERROR_UNKNOWN)
852 return cmd->err;
853
854 return ret;
855 }
856
857 return 0;
858 }
859
860 static struct i2c_dev_desc *
i3c_master_find_i2c_dev_by_addr(const struct i3c_master_controller * master,u16 addr)861 i3c_master_find_i2c_dev_by_addr(const struct i3c_master_controller *master,
862 u16 addr)
863 {
864 struct i2c_dev_desc *dev;
865
866 i3c_bus_for_each_i2cdev(&master->bus, dev) {
867 if (dev->addr == addr)
868 return dev;
869 }
870
871 return NULL;
872 }
873
874 /**
875 * i3c_master_get_free_addr() - get a free address on the bus
876 * @master: I3C master object
877 * @start_addr: where to start searching
878 *
879 * This function must be called with the bus lock held in write mode.
880 *
881 * Return: the first free address starting at @start_addr (included) or -ENOMEM
882 * if there's no more address available.
883 */
i3c_master_get_free_addr(struct i3c_master_controller * master,u8 start_addr)884 int i3c_master_get_free_addr(struct i3c_master_controller *master,
885 u8 start_addr)
886 {
887 return i3c_bus_get_free_addr(&master->bus, start_addr);
888 }
889 EXPORT_SYMBOL_GPL(i3c_master_get_free_addr);
890
i3c_device_release(struct device * dev)891 static void i3c_device_release(struct device *dev)
892 {
893 struct i3c_device *i3cdev = dev_to_i3cdev(dev);
894
895 WARN_ON(i3cdev->desc);
896
897 of_node_put(i3cdev->dev.of_node);
898 kfree(i3cdev);
899 }
900
i3c_master_free_i3c_dev(struct i3c_dev_desc * dev)901 static void i3c_master_free_i3c_dev(struct i3c_dev_desc *dev)
902 {
903 kfree(dev);
904 }
905
906 static struct i3c_dev_desc *
i3c_master_alloc_i3c_dev(struct i3c_master_controller * master,const struct i3c_device_info * info)907 i3c_master_alloc_i3c_dev(struct i3c_master_controller *master,
908 const struct i3c_device_info *info)
909 {
910 struct i3c_dev_desc *dev;
911
912 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
913 if (!dev)
914 return ERR_PTR(-ENOMEM);
915
916 dev->common.master = master;
917 dev->info = *info;
918 mutex_init(&dev->ibi_lock);
919
920 return dev;
921 }
922
i3c_master_rstdaa_locked(struct i3c_master_controller * master,u8 addr)923 static int i3c_master_rstdaa_locked(struct i3c_master_controller *master,
924 u8 addr)
925 {
926 enum i3c_addr_slot_status addrstat;
927 struct i3c_ccc_cmd_dest dest;
928 struct i3c_ccc_cmd cmd;
929 int ret;
930
931 if (!master)
932 return -EINVAL;
933
934 addrstat = i3c_bus_get_addr_slot_status(&master->bus, addr);
935 if (addr != I3C_BROADCAST_ADDR && addrstat != I3C_ADDR_SLOT_I3C_DEV)
936 return -EINVAL;
937
938 i3c_ccc_cmd_dest_init(&dest, addr, 0);
939 i3c_ccc_cmd_init(&cmd, false,
940 I3C_CCC_RSTDAA(addr == I3C_BROADCAST_ADDR),
941 &dest, 1);
942 ret = i3c_master_send_ccc_cmd_locked(master, &cmd);
943 i3c_ccc_cmd_dest_cleanup(&dest);
944
945 return ret;
946 }
947
948 /**
949 * i3c_master_entdaa_locked() - start a DAA (Dynamic Address Assignment)
950 * procedure
951 * @master: master used to send frames on the bus
952 *
953 * Send a ENTDAA CCC command to start a DAA procedure.
954 *
955 * Note that this function only sends the ENTDAA CCC command, all the logic
956 * behind dynamic address assignment has to be handled in the I3C master
957 * driver.
958 *
959 * This function must be called with the bus lock held in write mode.
960 *
961 * Return: 0 in case of success, a positive I3C error code if the error is
962 * one of the official Mx error codes, and a negative error code otherwise.
963 */
i3c_master_entdaa_locked(struct i3c_master_controller * master)964 int i3c_master_entdaa_locked(struct i3c_master_controller *master)
965 {
966 struct i3c_ccc_cmd_dest dest;
967 struct i3c_ccc_cmd cmd;
968 int ret;
969
970 i3c_ccc_cmd_dest_init(&dest, I3C_BROADCAST_ADDR, 0);
971 i3c_ccc_cmd_init(&cmd, false, I3C_CCC_ENTDAA, &dest, 1);
972 ret = i3c_master_send_ccc_cmd_locked(master, &cmd);
973 i3c_ccc_cmd_dest_cleanup(&dest);
974
975 return ret;
976 }
977 EXPORT_SYMBOL_GPL(i3c_master_entdaa_locked);
978
i3c_master_enec_disec_locked(struct i3c_master_controller * master,u8 addr,bool enable,u8 evts)979 static int i3c_master_enec_disec_locked(struct i3c_master_controller *master,
980 u8 addr, bool enable, u8 evts)
981 {
982 struct i3c_ccc_events *events;
983 struct i3c_ccc_cmd_dest dest;
984 struct i3c_ccc_cmd cmd;
985 int ret;
986
987 events = i3c_ccc_cmd_dest_init(&dest, addr, sizeof(*events));
988 if (!events)
989 return -ENOMEM;
990
991 events->events = evts;
992 i3c_ccc_cmd_init(&cmd, false,
993 enable ?
994 I3C_CCC_ENEC(addr == I3C_BROADCAST_ADDR) :
995 I3C_CCC_DISEC(addr == I3C_BROADCAST_ADDR),
996 &dest, 1);
997 ret = i3c_master_send_ccc_cmd_locked(master, &cmd);
998 i3c_ccc_cmd_dest_cleanup(&dest);
999
1000 return ret;
1001 }
1002
1003 /**
1004 * i3c_master_disec_locked() - send a DISEC CCC command
1005 * @master: master used to send frames on the bus
1006 * @addr: a valid I3C slave address or %I3C_BROADCAST_ADDR
1007 * @evts: events to disable
1008 *
1009 * Send a DISEC CCC command to disable some or all events coming from a
1010 * specific slave, or all devices if @addr is %I3C_BROADCAST_ADDR.
1011 *
1012 * This function must be called with the bus lock held in write mode.
1013 *
1014 * Return: 0 in case of success, a positive I3C error code if the error is
1015 * one of the official Mx error codes, and a negative error code otherwise.
1016 */
i3c_master_disec_locked(struct i3c_master_controller * master,u8 addr,u8 evts)1017 int i3c_master_disec_locked(struct i3c_master_controller *master, u8 addr,
1018 u8 evts)
1019 {
1020 return i3c_master_enec_disec_locked(master, addr, false, evts);
1021 }
1022 EXPORT_SYMBOL_GPL(i3c_master_disec_locked);
1023
1024 /**
1025 * i3c_master_enec_locked() - send an ENEC CCC command
1026 * @master: master used to send frames on the bus
1027 * @addr: a valid I3C slave address or %I3C_BROADCAST_ADDR
1028 * @evts: events to disable
1029 *
1030 * Sends an ENEC CCC command to enable some or all events coming from a
1031 * specific slave, or all devices if @addr is %I3C_BROADCAST_ADDR.
1032 *
1033 * This function must be called with the bus lock held in write mode.
1034 *
1035 * Return: 0 in case of success, a positive I3C error code if the error is
1036 * one of the official Mx error codes, and a negative error code otherwise.
1037 */
i3c_master_enec_locked(struct i3c_master_controller * master,u8 addr,u8 evts)1038 int i3c_master_enec_locked(struct i3c_master_controller *master, u8 addr,
1039 u8 evts)
1040 {
1041 return i3c_master_enec_disec_locked(master, addr, true, evts);
1042 }
1043 EXPORT_SYMBOL_GPL(i3c_master_enec_locked);
1044
1045 /**
1046 * i3c_master_defslvs_locked() - send a DEFSLVS CCC command
1047 * @master: master used to send frames on the bus
1048 *
1049 * Send a DEFSLVS CCC command containing all the devices known to the @master.
1050 * This is useful when you have secondary masters on the bus to propagate
1051 * device information.
1052 *
1053 * This should be called after all I3C devices have been discovered (in other
1054 * words, after the DAA procedure has finished) and instantiated in
1055 * &i3c_master_controller_ops->bus_init().
1056 * It should also be called if a master ACKed an Hot-Join request and assigned
1057 * a dynamic address to the device joining the bus.
1058 *
1059 * This function must be called with the bus lock held in write mode.
1060 *
1061 * Return: 0 in case of success, a positive I3C error code if the error is
1062 * one of the official Mx error codes, and a negative error code otherwise.
1063 */
i3c_master_defslvs_locked(struct i3c_master_controller * master)1064 int i3c_master_defslvs_locked(struct i3c_master_controller *master)
1065 {
1066 struct i3c_ccc_defslvs *defslvs;
1067 struct i3c_ccc_dev_desc *desc;
1068 struct i3c_ccc_cmd_dest dest;
1069 struct i3c_dev_desc *i3cdev;
1070 struct i2c_dev_desc *i2cdev;
1071 struct i3c_ccc_cmd cmd;
1072 struct i3c_bus *bus;
1073 bool send = false;
1074 int ndevs = 0, ret;
1075
1076 if (!master)
1077 return -EINVAL;
1078
1079 bus = i3c_master_get_bus(master);
1080 i3c_bus_for_each_i3cdev(bus, i3cdev) {
1081 ndevs++;
1082
1083 if (i3cdev == master->this)
1084 continue;
1085
1086 if (I3C_BCR_DEVICE_ROLE(i3cdev->info.bcr) ==
1087 I3C_BCR_I3C_MASTER)
1088 send = true;
1089 }
1090
1091 /* No other master on the bus, skip DEFSLVS. */
1092 if (!send)
1093 return 0;
1094
1095 i3c_bus_for_each_i2cdev(bus, i2cdev)
1096 ndevs++;
1097
1098 defslvs = i3c_ccc_cmd_dest_init(&dest, I3C_BROADCAST_ADDR,
1099 struct_size(defslvs, slaves,
1100 ndevs - 1));
1101 if (!defslvs)
1102 return -ENOMEM;
1103
1104 defslvs->count = ndevs;
1105 defslvs->master.bcr = master->this->info.bcr;
1106 defslvs->master.dcr = master->this->info.dcr;
1107 defslvs->master.dyn_addr = master->this->info.dyn_addr << 1;
1108 defslvs->master.static_addr = I3C_BROADCAST_ADDR << 1;
1109
1110 desc = defslvs->slaves;
1111 i3c_bus_for_each_i2cdev(bus, i2cdev) {
1112 desc->lvr = i2cdev->lvr;
1113 desc->static_addr = i2cdev->addr << 1;
1114 desc++;
1115 }
1116
1117 i3c_bus_for_each_i3cdev(bus, i3cdev) {
1118 /* Skip the I3C dev representing this master. */
1119 if (i3cdev == master->this)
1120 continue;
1121
1122 desc->bcr = i3cdev->info.bcr;
1123 desc->dcr = i3cdev->info.dcr;
1124 desc->dyn_addr = i3cdev->info.dyn_addr << 1;
1125 desc->static_addr = i3cdev->info.static_addr << 1;
1126 desc++;
1127 }
1128
1129 i3c_ccc_cmd_init(&cmd, false, I3C_CCC_DEFSLVS, &dest, 1);
1130 ret = i3c_master_send_ccc_cmd_locked(master, &cmd);
1131 i3c_ccc_cmd_dest_cleanup(&dest);
1132
1133 return ret;
1134 }
1135 EXPORT_SYMBOL_GPL(i3c_master_defslvs_locked);
1136
i3c_master_setda_locked(struct i3c_master_controller * master,u8 oldaddr,u8 newaddr,bool setdasa)1137 static int i3c_master_setda_locked(struct i3c_master_controller *master,
1138 u8 oldaddr, u8 newaddr, bool setdasa)
1139 {
1140 struct i3c_ccc_cmd_dest dest;
1141 struct i3c_ccc_setda *setda;
1142 struct i3c_ccc_cmd cmd;
1143 int ret;
1144
1145 if (!oldaddr || !newaddr)
1146 return -EINVAL;
1147
1148 setda = i3c_ccc_cmd_dest_init(&dest, oldaddr, sizeof(*setda));
1149 if (!setda)
1150 return -ENOMEM;
1151
1152 setda->addr = newaddr << 1;
1153 i3c_ccc_cmd_init(&cmd, false,
1154 setdasa ? I3C_CCC_SETDASA : I3C_CCC_SETNEWDA,
1155 &dest, 1);
1156 ret = i3c_master_send_ccc_cmd_locked(master, &cmd);
1157 i3c_ccc_cmd_dest_cleanup(&dest);
1158
1159 return ret;
1160 }
1161
i3c_master_setdasa_locked(struct i3c_master_controller * master,u8 static_addr,u8 dyn_addr)1162 static int i3c_master_setdasa_locked(struct i3c_master_controller *master,
1163 u8 static_addr, u8 dyn_addr)
1164 {
1165 return i3c_master_setda_locked(master, static_addr, dyn_addr, true);
1166 }
1167
i3c_master_setnewda_locked(struct i3c_master_controller * master,u8 oldaddr,u8 newaddr)1168 static int i3c_master_setnewda_locked(struct i3c_master_controller *master,
1169 u8 oldaddr, u8 newaddr)
1170 {
1171 return i3c_master_setda_locked(master, oldaddr, newaddr, false);
1172 }
1173
i3c_master_getmrl_locked(struct i3c_master_controller * master,struct i3c_device_info * info)1174 static int i3c_master_getmrl_locked(struct i3c_master_controller *master,
1175 struct i3c_device_info *info)
1176 {
1177 struct i3c_ccc_cmd_dest dest;
1178 struct i3c_ccc_mrl *mrl;
1179 struct i3c_ccc_cmd cmd;
1180 int ret;
1181
1182 mrl = i3c_ccc_cmd_dest_init(&dest, info->dyn_addr, sizeof(*mrl));
1183 if (!mrl)
1184 return -ENOMEM;
1185
1186 /*
1187 * When the device does not have IBI payload GETMRL only returns 2
1188 * bytes of data.
1189 */
1190 if (!(info->bcr & I3C_BCR_IBI_PAYLOAD))
1191 dest.payload.len -= 1;
1192
1193 i3c_ccc_cmd_init(&cmd, true, I3C_CCC_GETMRL, &dest, 1);
1194 ret = i3c_master_send_ccc_cmd_locked(master, &cmd);
1195 if (ret)
1196 goto out;
1197
1198 switch (dest.payload.len) {
1199 case 3:
1200 info->max_ibi_len = mrl->ibi_len;
1201 fallthrough;
1202 case 2:
1203 info->max_read_len = be16_to_cpu(mrl->read_len);
1204 break;
1205 default:
1206 ret = -EIO;
1207 goto out;
1208 }
1209
1210 out:
1211 i3c_ccc_cmd_dest_cleanup(&dest);
1212
1213 return ret;
1214 }
1215
i3c_master_getmwl_locked(struct i3c_master_controller * master,struct i3c_device_info * info)1216 static int i3c_master_getmwl_locked(struct i3c_master_controller *master,
1217 struct i3c_device_info *info)
1218 {
1219 struct i3c_ccc_cmd_dest dest;
1220 struct i3c_ccc_mwl *mwl;
1221 struct i3c_ccc_cmd cmd;
1222 int ret;
1223
1224 mwl = i3c_ccc_cmd_dest_init(&dest, info->dyn_addr, sizeof(*mwl));
1225 if (!mwl)
1226 return -ENOMEM;
1227
1228 i3c_ccc_cmd_init(&cmd, true, I3C_CCC_GETMWL, &dest, 1);
1229 ret = i3c_master_send_ccc_cmd_locked(master, &cmd);
1230 if (ret)
1231 goto out;
1232
1233 if (dest.payload.len != sizeof(*mwl)) {
1234 ret = -EIO;
1235 goto out;
1236 }
1237
1238 info->max_write_len = be16_to_cpu(mwl->len);
1239
1240 out:
1241 i3c_ccc_cmd_dest_cleanup(&dest);
1242
1243 return ret;
1244 }
1245
i3c_master_getmxds_locked(struct i3c_master_controller * master,struct i3c_device_info * info)1246 static int i3c_master_getmxds_locked(struct i3c_master_controller *master,
1247 struct i3c_device_info *info)
1248 {
1249 struct i3c_ccc_getmxds *getmaxds;
1250 struct i3c_ccc_cmd_dest dest;
1251 struct i3c_ccc_cmd cmd;
1252 int ret;
1253
1254 getmaxds = i3c_ccc_cmd_dest_init(&dest, info->dyn_addr,
1255 sizeof(*getmaxds));
1256 if (!getmaxds)
1257 return -ENOMEM;
1258
1259 i3c_ccc_cmd_init(&cmd, true, I3C_CCC_GETMXDS, &dest, 1);
1260 ret = i3c_master_send_ccc_cmd_locked(master, &cmd);
1261 if (ret) {
1262 /*
1263 * Retry when the device does not support max read turnaround
1264 * while expecting shorter length from this CCC command.
1265 */
1266 dest.payload.len -= 3;
1267 ret = i3c_master_send_ccc_cmd_locked(master, &cmd);
1268 if (ret)
1269 goto out;
1270 }
1271
1272 if (dest.payload.len != 2 && dest.payload.len != 5) {
1273 ret = -EIO;
1274 goto out;
1275 }
1276
1277 info->max_read_ds = getmaxds->maxrd;
1278 info->max_write_ds = getmaxds->maxwr;
1279 if (dest.payload.len == 5)
1280 info->max_read_turnaround = getmaxds->maxrdturn[0] |
1281 ((u32)getmaxds->maxrdturn[1] << 8) |
1282 ((u32)getmaxds->maxrdturn[2] << 16);
1283
1284 out:
1285 i3c_ccc_cmd_dest_cleanup(&dest);
1286
1287 return ret;
1288 }
1289
i3c_master_gethdrcap_locked(struct i3c_master_controller * master,struct i3c_device_info * info)1290 static int i3c_master_gethdrcap_locked(struct i3c_master_controller *master,
1291 struct i3c_device_info *info)
1292 {
1293 struct i3c_ccc_gethdrcap *gethdrcap;
1294 struct i3c_ccc_cmd_dest dest;
1295 struct i3c_ccc_cmd cmd;
1296 int ret;
1297
1298 gethdrcap = i3c_ccc_cmd_dest_init(&dest, info->dyn_addr,
1299 sizeof(*gethdrcap));
1300 if (!gethdrcap)
1301 return -ENOMEM;
1302
1303 i3c_ccc_cmd_init(&cmd, true, I3C_CCC_GETHDRCAP, &dest, 1);
1304 ret = i3c_master_send_ccc_cmd_locked(master, &cmd);
1305 if (ret)
1306 goto out;
1307
1308 if (dest.payload.len != 1) {
1309 ret = -EIO;
1310 goto out;
1311 }
1312
1313 info->hdr_cap = gethdrcap->modes;
1314
1315 out:
1316 i3c_ccc_cmd_dest_cleanup(&dest);
1317
1318 return ret;
1319 }
1320
i3c_master_getpid_locked(struct i3c_master_controller * master,struct i3c_device_info * info)1321 static int i3c_master_getpid_locked(struct i3c_master_controller *master,
1322 struct i3c_device_info *info)
1323 {
1324 struct i3c_ccc_getpid *getpid;
1325 struct i3c_ccc_cmd_dest dest;
1326 struct i3c_ccc_cmd cmd;
1327 int ret, i;
1328
1329 getpid = i3c_ccc_cmd_dest_init(&dest, info->dyn_addr, sizeof(*getpid));
1330 if (!getpid)
1331 return -ENOMEM;
1332
1333 i3c_ccc_cmd_init(&cmd, true, I3C_CCC_GETPID, &dest, 1);
1334 ret = i3c_master_send_ccc_cmd_locked(master, &cmd);
1335 if (ret)
1336 goto out;
1337
1338 info->pid = 0;
1339 for (i = 0; i < sizeof(getpid->pid); i++) {
1340 int sft = (sizeof(getpid->pid) - i - 1) * 8;
1341
1342 info->pid |= (u64)getpid->pid[i] << sft;
1343 }
1344
1345 out:
1346 i3c_ccc_cmd_dest_cleanup(&dest);
1347
1348 return ret;
1349 }
1350
i3c_master_getbcr_locked(struct i3c_master_controller * master,struct i3c_device_info * info)1351 static int i3c_master_getbcr_locked(struct i3c_master_controller *master,
1352 struct i3c_device_info *info)
1353 {
1354 struct i3c_ccc_getbcr *getbcr;
1355 struct i3c_ccc_cmd_dest dest;
1356 struct i3c_ccc_cmd cmd;
1357 int ret;
1358
1359 getbcr = i3c_ccc_cmd_dest_init(&dest, info->dyn_addr, sizeof(*getbcr));
1360 if (!getbcr)
1361 return -ENOMEM;
1362
1363 i3c_ccc_cmd_init(&cmd, true, I3C_CCC_GETBCR, &dest, 1);
1364 ret = i3c_master_send_ccc_cmd_locked(master, &cmd);
1365 if (ret)
1366 goto out;
1367
1368 info->bcr = getbcr->bcr;
1369
1370 out:
1371 i3c_ccc_cmd_dest_cleanup(&dest);
1372
1373 return ret;
1374 }
1375
i3c_master_getdcr_locked(struct i3c_master_controller * master,struct i3c_device_info * info)1376 static int i3c_master_getdcr_locked(struct i3c_master_controller *master,
1377 struct i3c_device_info *info)
1378 {
1379 struct i3c_ccc_getdcr *getdcr;
1380 struct i3c_ccc_cmd_dest dest;
1381 struct i3c_ccc_cmd cmd;
1382 int ret;
1383
1384 getdcr = i3c_ccc_cmd_dest_init(&dest, info->dyn_addr, sizeof(*getdcr));
1385 if (!getdcr)
1386 return -ENOMEM;
1387
1388 i3c_ccc_cmd_init(&cmd, true, I3C_CCC_GETDCR, &dest, 1);
1389 ret = i3c_master_send_ccc_cmd_locked(master, &cmd);
1390 if (ret)
1391 goto out;
1392
1393 info->dcr = getdcr->dcr;
1394
1395 out:
1396 i3c_ccc_cmd_dest_cleanup(&dest);
1397
1398 return ret;
1399 }
1400
i3c_master_retrieve_dev_info(struct i3c_dev_desc * dev)1401 static int i3c_master_retrieve_dev_info(struct i3c_dev_desc *dev)
1402 {
1403 struct i3c_master_controller *master = i3c_dev_get_master(dev);
1404 enum i3c_addr_slot_status slot_status;
1405 int ret;
1406
1407 if (!dev->info.dyn_addr)
1408 return -EINVAL;
1409
1410 slot_status = i3c_bus_get_addr_slot_status(&master->bus,
1411 dev->info.dyn_addr);
1412 if (slot_status == I3C_ADDR_SLOT_RSVD ||
1413 slot_status == I3C_ADDR_SLOT_I2C_DEV)
1414 return -EINVAL;
1415
1416 ret = i3c_master_getpid_locked(master, &dev->info);
1417 if (ret)
1418 return ret;
1419
1420 ret = i3c_master_getbcr_locked(master, &dev->info);
1421 if (ret)
1422 return ret;
1423
1424 ret = i3c_master_getdcr_locked(master, &dev->info);
1425 if (ret)
1426 return ret;
1427
1428 if (dev->info.bcr & I3C_BCR_MAX_DATA_SPEED_LIM) {
1429 ret = i3c_master_getmxds_locked(master, &dev->info);
1430 if (ret)
1431 return ret;
1432 }
1433
1434 if (dev->info.bcr & I3C_BCR_IBI_PAYLOAD)
1435 dev->info.max_ibi_len = 1;
1436
1437 i3c_master_getmrl_locked(master, &dev->info);
1438 i3c_master_getmwl_locked(master, &dev->info);
1439
1440 if (dev->info.bcr & I3C_BCR_HDR_CAP) {
1441 ret = i3c_master_gethdrcap_locked(master, &dev->info);
1442 if (ret)
1443 return ret;
1444 }
1445
1446 return 0;
1447 }
1448
i3c_master_put_i3c_addrs(struct i3c_dev_desc * dev)1449 static void i3c_master_put_i3c_addrs(struct i3c_dev_desc *dev)
1450 {
1451 struct i3c_master_controller *master = i3c_dev_get_master(dev);
1452
1453 if (dev->info.static_addr)
1454 i3c_bus_set_addr_slot_status(&master->bus,
1455 dev->info.static_addr,
1456 I3C_ADDR_SLOT_FREE);
1457
1458 if (dev->info.dyn_addr)
1459 i3c_bus_set_addr_slot_status(&master->bus, dev->info.dyn_addr,
1460 I3C_ADDR_SLOT_FREE);
1461
1462 if (dev->boardinfo && dev->boardinfo->init_dyn_addr)
1463 i3c_bus_set_addr_slot_status(&master->bus, dev->boardinfo->init_dyn_addr,
1464 I3C_ADDR_SLOT_FREE);
1465 }
1466
i3c_master_get_i3c_addrs(struct i3c_dev_desc * dev)1467 static int i3c_master_get_i3c_addrs(struct i3c_dev_desc *dev)
1468 {
1469 struct i3c_master_controller *master = i3c_dev_get_master(dev);
1470 enum i3c_addr_slot_status status;
1471
1472 if (!dev->info.static_addr && !dev->info.dyn_addr)
1473 return 0;
1474
1475 if (dev->info.static_addr) {
1476 status = i3c_bus_get_addr_slot_status(&master->bus,
1477 dev->info.static_addr);
1478 /* Since static address and assigned dynamic address can be
1479 * equal, allow this case to pass.
1480 */
1481 if (status != I3C_ADDR_SLOT_FREE &&
1482 dev->info.static_addr != dev->boardinfo->init_dyn_addr)
1483 return -EBUSY;
1484
1485 i3c_bus_set_addr_slot_status(&master->bus,
1486 dev->info.static_addr,
1487 I3C_ADDR_SLOT_I3C_DEV);
1488 }
1489
1490 /*
1491 * ->init_dyn_addr should have been reserved before that, so, if we're
1492 * trying to apply a pre-reserved dynamic address, we should not try
1493 * to reserve the address slot a second time.
1494 */
1495 if (dev->info.dyn_addr &&
1496 (!dev->boardinfo ||
1497 dev->boardinfo->init_dyn_addr != dev->info.dyn_addr)) {
1498 status = i3c_bus_get_addr_slot_status(&master->bus,
1499 dev->info.dyn_addr);
1500 if (status != I3C_ADDR_SLOT_FREE)
1501 goto err_release_static_addr;
1502
1503 i3c_bus_set_addr_slot_status(&master->bus, dev->info.dyn_addr,
1504 I3C_ADDR_SLOT_I3C_DEV);
1505 }
1506
1507 return 0;
1508
1509 err_release_static_addr:
1510 if (dev->info.static_addr)
1511 i3c_bus_set_addr_slot_status(&master->bus,
1512 dev->info.static_addr,
1513 I3C_ADDR_SLOT_FREE);
1514
1515 return -EBUSY;
1516 }
1517
i3c_master_attach_i3c_dev(struct i3c_master_controller * master,struct i3c_dev_desc * dev)1518 static int i3c_master_attach_i3c_dev(struct i3c_master_controller *master,
1519 struct i3c_dev_desc *dev)
1520 {
1521 int ret;
1522
1523 /*
1524 * We don't attach devices to the controller until they are
1525 * addressable on the bus.
1526 */
1527 if (!dev->info.static_addr && !dev->info.dyn_addr)
1528 return 0;
1529
1530 ret = i3c_master_get_i3c_addrs(dev);
1531 if (ret)
1532 return ret;
1533
1534 /* Do not attach the master device itself. */
1535 if (master->this != dev && master->ops->attach_i3c_dev) {
1536 ret = master->ops->attach_i3c_dev(dev);
1537 if (ret) {
1538 i3c_master_put_i3c_addrs(dev);
1539 return ret;
1540 }
1541 }
1542
1543 list_add_tail(&dev->common.node, &master->bus.devs.i3c);
1544
1545 return 0;
1546 }
1547
i3c_master_reattach_i3c_dev(struct i3c_dev_desc * dev,u8 old_dyn_addr)1548 static int i3c_master_reattach_i3c_dev(struct i3c_dev_desc *dev,
1549 u8 old_dyn_addr)
1550 {
1551 struct i3c_master_controller *master = i3c_dev_get_master(dev);
1552 int ret;
1553
1554 if (dev->info.dyn_addr != old_dyn_addr) {
1555 i3c_bus_set_addr_slot_status(&master->bus,
1556 dev->info.dyn_addr,
1557 I3C_ADDR_SLOT_I3C_DEV);
1558 if (old_dyn_addr)
1559 i3c_bus_set_addr_slot_status(&master->bus, old_dyn_addr,
1560 I3C_ADDR_SLOT_FREE);
1561 }
1562
1563 if (master->ops->reattach_i3c_dev) {
1564 ret = master->ops->reattach_i3c_dev(dev, old_dyn_addr);
1565 if (ret) {
1566 i3c_master_put_i3c_addrs(dev);
1567 return ret;
1568 }
1569 }
1570
1571 return 0;
1572 }
1573
i3c_master_detach_i3c_dev(struct i3c_dev_desc * dev)1574 static void i3c_master_detach_i3c_dev(struct i3c_dev_desc *dev)
1575 {
1576 struct i3c_master_controller *master = i3c_dev_get_master(dev);
1577
1578 /* Do not detach the master device itself. */
1579 if (master->this != dev && master->ops->detach_i3c_dev)
1580 master->ops->detach_i3c_dev(dev);
1581
1582 i3c_master_put_i3c_addrs(dev);
1583 list_del(&dev->common.node);
1584 }
1585
i3c_master_attach_i2c_dev(struct i3c_master_controller * master,struct i2c_dev_desc * dev)1586 static int i3c_master_attach_i2c_dev(struct i3c_master_controller *master,
1587 struct i2c_dev_desc *dev)
1588 {
1589 int ret;
1590
1591 if (master->ops->attach_i2c_dev) {
1592 ret = master->ops->attach_i2c_dev(dev);
1593 if (ret)
1594 return ret;
1595 }
1596
1597 list_add_tail(&dev->common.node, &master->bus.devs.i2c);
1598
1599 return 0;
1600 }
1601
i3c_master_detach_i2c_dev(struct i2c_dev_desc * dev)1602 static void i3c_master_detach_i2c_dev(struct i2c_dev_desc *dev)
1603 {
1604 struct i3c_master_controller *master = i2c_dev_get_master(dev);
1605
1606 list_del(&dev->common.node);
1607
1608 if (master->ops->detach_i2c_dev)
1609 master->ops->detach_i2c_dev(dev);
1610 }
1611
i3c_master_early_i3c_dev_add(struct i3c_master_controller * master,struct i3c_dev_boardinfo * boardinfo)1612 static int i3c_master_early_i3c_dev_add(struct i3c_master_controller *master,
1613 struct i3c_dev_boardinfo *boardinfo)
1614 {
1615 struct i3c_device_info info = {
1616 .static_addr = boardinfo->static_addr,
1617 .pid = boardinfo->pid,
1618 };
1619 struct i3c_dev_desc *i3cdev;
1620 int ret;
1621
1622 i3cdev = i3c_master_alloc_i3c_dev(master, &info);
1623 if (IS_ERR(i3cdev))
1624 return -ENOMEM;
1625
1626 i3cdev->boardinfo = boardinfo;
1627
1628 ret = i3c_master_attach_i3c_dev(master, i3cdev);
1629 if (ret)
1630 goto err_free_dev;
1631
1632 ret = i3c_master_setdasa_locked(master, i3cdev->info.static_addr,
1633 i3cdev->boardinfo->init_dyn_addr);
1634 if (ret)
1635 goto err_detach_dev;
1636
1637 i3cdev->info.dyn_addr = i3cdev->boardinfo->init_dyn_addr;
1638 ret = i3c_master_reattach_i3c_dev(i3cdev, 0);
1639 if (ret)
1640 goto err_rstdaa;
1641
1642 ret = i3c_master_retrieve_dev_info(i3cdev);
1643 if (ret)
1644 goto err_rstdaa;
1645
1646 return 0;
1647
1648 err_rstdaa:
1649 i3c_master_rstdaa_locked(master, i3cdev->boardinfo->init_dyn_addr);
1650 err_detach_dev:
1651 i3c_master_detach_i3c_dev(i3cdev);
1652 err_free_dev:
1653 i3c_master_free_i3c_dev(i3cdev);
1654
1655 return ret;
1656 }
1657
1658 static void
i3c_master_register_new_i3c_devs(struct i3c_master_controller * master)1659 i3c_master_register_new_i3c_devs(struct i3c_master_controller *master)
1660 {
1661 struct i3c_dev_desc *desc;
1662 int ret;
1663
1664 if (!master->init_done)
1665 return;
1666
1667 i3c_bus_for_each_i3cdev(&master->bus, desc) {
1668 if (desc->dev || !desc->info.dyn_addr || desc == master->this)
1669 continue;
1670
1671 desc->dev = kzalloc(sizeof(*desc->dev), GFP_KERNEL);
1672 if (!desc->dev)
1673 continue;
1674
1675 desc->dev->bus = &master->bus;
1676 desc->dev->desc = desc;
1677 desc->dev->dev.parent = &master->dev;
1678 desc->dev->dev.type = &i3c_device_type;
1679 desc->dev->dev.bus = &i3c_bus_type;
1680 desc->dev->dev.release = i3c_device_release;
1681 dev_set_name(&desc->dev->dev, "%d-%llx", master->bus.id,
1682 desc->info.pid);
1683
1684 if (desc->boardinfo)
1685 desc->dev->dev.of_node = desc->boardinfo->of_node;
1686
1687 ret = device_register(&desc->dev->dev);
1688 if (ret) {
1689 dev_err(&master->dev,
1690 "Failed to add I3C device (err = %d)\n", ret);
1691 put_device(&desc->dev->dev);
1692 }
1693 }
1694 }
1695
1696 /**
1697 * i3c_master_do_daa() - do a DAA (Dynamic Address Assignment)
1698 * @master: master doing the DAA
1699 *
1700 * This function is instantiating an I3C device object and adding it to the
1701 * I3C device list. All device information are automatically retrieved using
1702 * standard CCC commands.
1703 *
1704 * The I3C device object is returned in case the master wants to attach
1705 * private data to it using i3c_dev_set_master_data().
1706 *
1707 * This function must be called with the bus lock held in write mode.
1708 *
1709 * Return: a 0 in case of success, an negative error code otherwise.
1710 */
i3c_master_do_daa(struct i3c_master_controller * master)1711 int i3c_master_do_daa(struct i3c_master_controller *master)
1712 {
1713 int ret;
1714
1715 i3c_bus_maintenance_lock(&master->bus);
1716 ret = master->ops->do_daa(master);
1717 i3c_bus_maintenance_unlock(&master->bus);
1718
1719 if (ret)
1720 return ret;
1721
1722 i3c_bus_normaluse_lock(&master->bus);
1723 i3c_master_register_new_i3c_devs(master);
1724 i3c_bus_normaluse_unlock(&master->bus);
1725
1726 return 0;
1727 }
1728 EXPORT_SYMBOL_GPL(i3c_master_do_daa);
1729
1730 /**
1731 * i3c_master_set_info() - set master device information
1732 * @master: master used to send frames on the bus
1733 * @info: I3C device information
1734 *
1735 * Set master device info. This should be called from
1736 * &i3c_master_controller_ops->bus_init().
1737 *
1738 * Not all &i3c_device_info fields are meaningful for a master device.
1739 * Here is a list of fields that should be properly filled:
1740 *
1741 * - &i3c_device_info->dyn_addr
1742 * - &i3c_device_info->bcr
1743 * - &i3c_device_info->dcr
1744 * - &i3c_device_info->pid
1745 * - &i3c_device_info->hdr_cap if %I3C_BCR_HDR_CAP bit is set in
1746 * &i3c_device_info->bcr
1747 *
1748 * This function must be called with the bus lock held in maintenance mode.
1749 *
1750 * Return: 0 if @info contains valid information (not every piece of
1751 * information can be checked, but we can at least make sure @info->dyn_addr
1752 * and @info->bcr are correct), -EINVAL otherwise.
1753 */
i3c_master_set_info(struct i3c_master_controller * master,const struct i3c_device_info * info)1754 int i3c_master_set_info(struct i3c_master_controller *master,
1755 const struct i3c_device_info *info)
1756 {
1757 struct i3c_dev_desc *i3cdev;
1758 int ret;
1759
1760 if (!i3c_bus_dev_addr_is_avail(&master->bus, info->dyn_addr))
1761 return -EINVAL;
1762
1763 if (I3C_BCR_DEVICE_ROLE(info->bcr) == I3C_BCR_I3C_MASTER &&
1764 master->secondary)
1765 return -EINVAL;
1766
1767 if (master->this)
1768 return -EINVAL;
1769
1770 i3cdev = i3c_master_alloc_i3c_dev(master, info);
1771 if (IS_ERR(i3cdev))
1772 return PTR_ERR(i3cdev);
1773
1774 master->this = i3cdev;
1775 master->bus.cur_master = master->this;
1776
1777 ret = i3c_master_attach_i3c_dev(master, i3cdev);
1778 if (ret)
1779 goto err_free_dev;
1780
1781 return 0;
1782
1783 err_free_dev:
1784 i3c_master_free_i3c_dev(i3cdev);
1785
1786 return ret;
1787 }
1788 EXPORT_SYMBOL_GPL(i3c_master_set_info);
1789
i3c_master_detach_free_devs(struct i3c_master_controller * master)1790 static void i3c_master_detach_free_devs(struct i3c_master_controller *master)
1791 {
1792 struct i3c_dev_desc *i3cdev, *i3ctmp;
1793 struct i2c_dev_desc *i2cdev, *i2ctmp;
1794
1795 list_for_each_entry_safe(i3cdev, i3ctmp, &master->bus.devs.i3c,
1796 common.node) {
1797 i3c_master_detach_i3c_dev(i3cdev);
1798
1799 if (i3cdev->boardinfo && i3cdev->boardinfo->init_dyn_addr)
1800 i3c_bus_set_addr_slot_status(&master->bus,
1801 i3cdev->boardinfo->init_dyn_addr,
1802 I3C_ADDR_SLOT_FREE);
1803
1804 i3c_master_free_i3c_dev(i3cdev);
1805 }
1806
1807 list_for_each_entry_safe(i2cdev, i2ctmp, &master->bus.devs.i2c,
1808 common.node) {
1809 i3c_master_detach_i2c_dev(i2cdev);
1810 i3c_bus_set_addr_slot_status(&master->bus,
1811 i2cdev->addr,
1812 I3C_ADDR_SLOT_FREE);
1813 i3c_master_free_i2c_dev(i2cdev);
1814 }
1815 }
1816
1817 /**
1818 * i3c_master_bus_init() - initialize an I3C bus
1819 * @master: main master initializing the bus
1820 *
1821 * This function is following all initialisation steps described in the I3C
1822 * specification:
1823 *
1824 * 1. Attach I2C devs to the master so that the master can fill its internal
1825 * device table appropriately
1826 *
1827 * 2. Call &i3c_master_controller_ops->bus_init() method to initialize
1828 * the master controller. That's usually where the bus mode is selected
1829 * (pure bus or mixed fast/slow bus)
1830 *
1831 * 3. Instruct all devices on the bus to drop their dynamic address. This is
1832 * particularly important when the bus was previously configured by someone
1833 * else (for example the bootloader)
1834 *
1835 * 4. Disable all slave events.
1836 *
1837 * 5. Reserve address slots for I3C devices with init_dyn_addr. And if devices
1838 * also have static_addr, try to pre-assign dynamic addresses requested by
1839 * the FW with SETDASA and attach corresponding statically defined I3C
1840 * devices to the master.
1841 *
1842 * 6. Do a DAA (Dynamic Address Assignment) to assign dynamic addresses to all
1843 * remaining I3C devices
1844 *
1845 * Once this is done, all I3C and I2C devices should be usable.
1846 *
1847 * Return: a 0 in case of success, an negative error code otherwise.
1848 */
i3c_master_bus_init(struct i3c_master_controller * master)1849 static int i3c_master_bus_init(struct i3c_master_controller *master)
1850 {
1851 enum i3c_addr_slot_status status;
1852 struct i2c_dev_boardinfo *i2cboardinfo;
1853 struct i3c_dev_boardinfo *i3cboardinfo;
1854 struct i2c_dev_desc *i2cdev;
1855 int ret;
1856
1857 /*
1858 * First attach all devices with static definitions provided by the
1859 * FW.
1860 */
1861 list_for_each_entry(i2cboardinfo, &master->boardinfo.i2c, node) {
1862 status = i3c_bus_get_addr_slot_status(&master->bus,
1863 i2cboardinfo->base.addr);
1864 if (status != I3C_ADDR_SLOT_FREE) {
1865 ret = -EBUSY;
1866 goto err_detach_devs;
1867 }
1868
1869 i3c_bus_set_addr_slot_status(&master->bus,
1870 i2cboardinfo->base.addr,
1871 I3C_ADDR_SLOT_I2C_DEV);
1872
1873 i2cdev = i3c_master_alloc_i2c_dev(master,
1874 i2cboardinfo->base.addr,
1875 i2cboardinfo->lvr);
1876 if (IS_ERR(i2cdev)) {
1877 ret = PTR_ERR(i2cdev);
1878 goto err_detach_devs;
1879 }
1880
1881 ret = i3c_master_attach_i2c_dev(master, i2cdev);
1882 if (ret) {
1883 i3c_master_free_i2c_dev(i2cdev);
1884 goto err_detach_devs;
1885 }
1886 }
1887
1888 /*
1889 * Now execute the controller specific ->bus_init() routine, which
1890 * might configure its internal logic to match the bus limitations.
1891 */
1892 ret = master->ops->bus_init(master);
1893 if (ret)
1894 goto err_detach_devs;
1895
1896 /*
1897 * The master device should have been instantiated in ->bus_init(),
1898 * complain if this was not the case.
1899 */
1900 if (!master->this) {
1901 dev_err(&master->dev,
1902 "master_set_info() was not called in ->bus_init()\n");
1903 ret = -EINVAL;
1904 goto err_bus_cleanup;
1905 }
1906
1907 if (master->ops->set_speed) {
1908 ret = master->ops->set_speed(master, I3C_OPEN_DRAIN_SLOW_SPEED);
1909 if (ret)
1910 goto err_bus_cleanup;
1911 }
1912
1913 /*
1914 * Reset all dynamic address that may have been assigned before
1915 * (assigned by the bootloader for example).
1916 */
1917 ret = i3c_master_rstdaa_locked(master, I3C_BROADCAST_ADDR);
1918 if (ret && ret != I3C_ERROR_M2)
1919 goto err_bus_cleanup;
1920
1921 if (master->ops->set_speed) {
1922 ret = master->ops->set_speed(master, I3C_OPEN_DRAIN_NORMAL_SPEED);
1923 if (ret)
1924 goto err_bus_cleanup;
1925 }
1926
1927 /* Disable all slave events before starting DAA. */
1928 ret = i3c_master_disec_locked(master, I3C_BROADCAST_ADDR,
1929 I3C_CCC_EVENT_SIR | I3C_CCC_EVENT_MR |
1930 I3C_CCC_EVENT_HJ);
1931 if (ret && ret != I3C_ERROR_M2)
1932 goto err_bus_cleanup;
1933
1934 /*
1935 * Reserve init_dyn_addr first, and then try to pre-assign dynamic
1936 * address and retrieve device information if needed.
1937 * In case pre-assign dynamic address fails, setting dynamic address to
1938 * the requested init_dyn_addr is retried after DAA is done in
1939 * i3c_master_add_i3c_dev_locked().
1940 */
1941 list_for_each_entry(i3cboardinfo, &master->boardinfo.i3c, node) {
1942
1943 /*
1944 * We don't reserve a dynamic address for devices that
1945 * don't explicitly request one.
1946 */
1947 if (!i3cboardinfo->init_dyn_addr)
1948 continue;
1949
1950 ret = i3c_bus_get_addr_slot_status(&master->bus,
1951 i3cboardinfo->init_dyn_addr);
1952 if (ret != I3C_ADDR_SLOT_FREE) {
1953 ret = -EBUSY;
1954 goto err_rstdaa;
1955 }
1956
1957 /* Do not mark as occupied until real device exist in bus */
1958 i3c_bus_set_addr_slot_status_mask(&master->bus,
1959 i3cboardinfo->init_dyn_addr,
1960 I3C_ADDR_SLOT_EXT_DESIRED,
1961 I3C_ADDR_SLOT_EXT_STATUS_MASK);
1962
1963 /*
1964 * Only try to create/attach devices that have a static
1965 * address. Other devices will be created/attached when
1966 * DAA happens, and the requested dynamic address will
1967 * be set using SETNEWDA once those devices become
1968 * addressable.
1969 */
1970
1971 if (i3cboardinfo->static_addr)
1972 i3c_master_early_i3c_dev_add(master, i3cboardinfo);
1973 }
1974
1975 ret = i3c_master_do_daa(master);
1976 if (ret)
1977 goto err_rstdaa;
1978
1979 return 0;
1980
1981 err_rstdaa:
1982 i3c_master_rstdaa_locked(master, I3C_BROADCAST_ADDR);
1983
1984 err_bus_cleanup:
1985 if (master->ops->bus_cleanup)
1986 master->ops->bus_cleanup(master);
1987
1988 err_detach_devs:
1989 i3c_master_detach_free_devs(master);
1990
1991 return ret;
1992 }
1993
i3c_master_bus_cleanup(struct i3c_master_controller * master)1994 static void i3c_master_bus_cleanup(struct i3c_master_controller *master)
1995 {
1996 if (master->ops->bus_cleanup)
1997 master->ops->bus_cleanup(master);
1998
1999 i3c_master_detach_free_devs(master);
2000 }
2001
i3c_master_attach_boardinfo(struct i3c_dev_desc * i3cdev)2002 static void i3c_master_attach_boardinfo(struct i3c_dev_desc *i3cdev)
2003 {
2004 struct i3c_master_controller *master = i3cdev->common.master;
2005 struct i3c_dev_boardinfo *i3cboardinfo;
2006
2007 list_for_each_entry(i3cboardinfo, &master->boardinfo.i3c, node) {
2008 if (i3cdev->info.pid != i3cboardinfo->pid)
2009 continue;
2010
2011 i3cdev->boardinfo = i3cboardinfo;
2012 i3cdev->info.static_addr = i3cboardinfo->static_addr;
2013 return;
2014 }
2015 }
2016
2017 static struct i3c_dev_desc *
i3c_master_search_i3c_dev_duplicate(struct i3c_dev_desc * refdev)2018 i3c_master_search_i3c_dev_duplicate(struct i3c_dev_desc *refdev)
2019 {
2020 struct i3c_master_controller *master = i3c_dev_get_master(refdev);
2021 struct i3c_dev_desc *i3cdev;
2022
2023 i3c_bus_for_each_i3cdev(&master->bus, i3cdev) {
2024 if (i3cdev != refdev && i3cdev->info.pid == refdev->info.pid)
2025 return i3cdev;
2026 }
2027
2028 return NULL;
2029 }
2030
2031 /**
2032 * i3c_master_add_i3c_dev_locked() - add an I3C slave to the bus
2033 * @master: master used to send frames on the bus
2034 * @addr: I3C slave dynamic address assigned to the device
2035 *
2036 * This function is instantiating an I3C device object and adding it to the
2037 * I3C device list. All device information are automatically retrieved using
2038 * standard CCC commands.
2039 *
2040 * The I3C device object is returned in case the master wants to attach
2041 * private data to it using i3c_dev_set_master_data().
2042 *
2043 * This function must be called with the bus lock held in write mode.
2044 *
2045 * Return: a 0 in case of success, an negative error code otherwise.
2046 */
i3c_master_add_i3c_dev_locked(struct i3c_master_controller * master,u8 addr)2047 int i3c_master_add_i3c_dev_locked(struct i3c_master_controller *master,
2048 u8 addr)
2049 {
2050 struct i3c_device_info info = { .dyn_addr = addr };
2051 struct i3c_dev_desc *newdev, *olddev;
2052 u8 old_dyn_addr = addr, expected_dyn_addr;
2053 struct i3c_ibi_setup ibireq = { };
2054 bool enable_ibi = false;
2055 int ret;
2056
2057 if (!master)
2058 return -EINVAL;
2059
2060 newdev = i3c_master_alloc_i3c_dev(master, &info);
2061 if (IS_ERR(newdev))
2062 return PTR_ERR(newdev);
2063
2064 ret = i3c_master_attach_i3c_dev(master, newdev);
2065 if (ret)
2066 goto err_free_dev;
2067
2068 ret = i3c_master_retrieve_dev_info(newdev);
2069 if (ret)
2070 goto err_detach_dev;
2071
2072 i3c_master_attach_boardinfo(newdev);
2073
2074 olddev = i3c_master_search_i3c_dev_duplicate(newdev);
2075 if (olddev) {
2076 newdev->dev = olddev->dev;
2077 if (newdev->dev)
2078 newdev->dev->desc = newdev;
2079
2080 /*
2081 * We need to restore the IBI state too, so let's save the
2082 * IBI information and try to restore them after olddev has
2083 * been detached+released and its IBI has been stopped and
2084 * the associated resources have been freed.
2085 */
2086 mutex_lock(&olddev->ibi_lock);
2087 if (olddev->ibi) {
2088 ibireq.handler = olddev->ibi->handler;
2089 ibireq.max_payload_len = olddev->ibi->max_payload_len;
2090 ibireq.num_slots = olddev->ibi->num_slots;
2091
2092 if (olddev->ibi->enabled)
2093 enable_ibi = true;
2094 /*
2095 * The olddev should not receive any commands on the
2096 * i3c bus as it does not exist and has been assigned
2097 * a new address. This will result in NACK or timeout.
2098 * So, update the olddev->ibi->enabled flag to false
2099 * to avoid DISEC with OldAddr.
2100 */
2101 olddev->ibi->enabled = false;
2102 i3c_dev_free_ibi_locked(olddev);
2103 }
2104 mutex_unlock(&olddev->ibi_lock);
2105
2106 old_dyn_addr = olddev->info.dyn_addr;
2107
2108 i3c_master_detach_i3c_dev(olddev);
2109 i3c_master_free_i3c_dev(olddev);
2110 }
2111
2112 /*
2113 * Depending on our previous state, the expected dynamic address might
2114 * differ:
2115 * - if the device already had a dynamic address assigned, let's try to
2116 * re-apply this one
2117 * - if the device did not have a dynamic address and the firmware
2118 * requested a specific address, pick this one
2119 * - in any other case, keep the address automatically assigned by the
2120 * master
2121 */
2122 if (old_dyn_addr && old_dyn_addr != newdev->info.dyn_addr)
2123 expected_dyn_addr = old_dyn_addr;
2124 else if (newdev->boardinfo && newdev->boardinfo->init_dyn_addr)
2125 expected_dyn_addr = newdev->boardinfo->init_dyn_addr;
2126 else
2127 expected_dyn_addr = newdev->info.dyn_addr;
2128
2129 if (newdev->info.dyn_addr != expected_dyn_addr &&
2130 i3c_bus_get_addr_slot_status(&master->bus, expected_dyn_addr) == I3C_ADDR_SLOT_FREE) {
2131 /*
2132 * Try to apply the expected dynamic address. If it fails, keep
2133 * the address assigned by the master.
2134 */
2135 ret = i3c_master_setnewda_locked(master,
2136 newdev->info.dyn_addr,
2137 expected_dyn_addr);
2138 if (!ret) {
2139 old_dyn_addr = newdev->info.dyn_addr;
2140 newdev->info.dyn_addr = expected_dyn_addr;
2141 i3c_master_reattach_i3c_dev(newdev, old_dyn_addr);
2142 } else {
2143 dev_err(&master->dev,
2144 "Failed to assign reserved/old address to device %d%llx",
2145 master->bus.id, newdev->info.pid);
2146 }
2147 }
2148
2149 /*
2150 * Now is time to try to restore the IBI setup. If we're lucky,
2151 * everything works as before, otherwise, all we can do is complain.
2152 * FIXME: maybe we should add callback to inform the driver that it
2153 * should request the IBI again instead of trying to hide that from
2154 * him.
2155 */
2156 if (ibireq.handler) {
2157 mutex_lock(&newdev->ibi_lock);
2158 ret = i3c_dev_request_ibi_locked(newdev, &ibireq);
2159 if (ret) {
2160 dev_err(&master->dev,
2161 "Failed to request IBI on device %d-%llx",
2162 master->bus.id, newdev->info.pid);
2163 } else if (enable_ibi) {
2164 ret = i3c_dev_enable_ibi_locked(newdev);
2165 if (ret)
2166 dev_err(&master->dev,
2167 "Failed to re-enable IBI on device %d-%llx",
2168 master->bus.id, newdev->info.pid);
2169 }
2170 mutex_unlock(&newdev->ibi_lock);
2171 }
2172
2173 return 0;
2174
2175 err_detach_dev:
2176 if (newdev->dev && newdev->dev->desc)
2177 newdev->dev->desc = NULL;
2178
2179 i3c_master_detach_i3c_dev(newdev);
2180
2181 err_free_dev:
2182 i3c_master_free_i3c_dev(newdev);
2183
2184 return ret;
2185 }
2186 EXPORT_SYMBOL_GPL(i3c_master_add_i3c_dev_locked);
2187
2188 #define OF_I3C_REG1_IS_I2C_DEV BIT(31)
2189
2190 static int
of_i3c_master_add_i2c_boardinfo(struct i3c_master_controller * master,struct device_node * node,u32 * reg)2191 of_i3c_master_add_i2c_boardinfo(struct i3c_master_controller *master,
2192 struct device_node *node, u32 *reg)
2193 {
2194 struct i2c_dev_boardinfo *boardinfo;
2195 struct device *dev = &master->dev;
2196 int ret;
2197
2198 boardinfo = devm_kzalloc(dev, sizeof(*boardinfo), GFP_KERNEL);
2199 if (!boardinfo)
2200 return -ENOMEM;
2201
2202 ret = of_i2c_get_board_info(dev, node, &boardinfo->base);
2203 if (ret)
2204 return ret;
2205
2206 /*
2207 * The I3C Specification does not clearly say I2C devices with 10-bit
2208 * address are supported. These devices can't be passed properly through
2209 * DEFSLVS command.
2210 */
2211 if (boardinfo->base.flags & I2C_CLIENT_TEN) {
2212 dev_err(dev, "I2C device with 10 bit address not supported.");
2213 return -ENOTSUPP;
2214 }
2215
2216 /* LVR is encoded in reg[2]. */
2217 boardinfo->lvr = reg[2];
2218
2219 list_add_tail(&boardinfo->node, &master->boardinfo.i2c);
2220 of_node_get(node);
2221
2222 return 0;
2223 }
2224
2225 static int
of_i3c_master_add_i3c_boardinfo(struct i3c_master_controller * master,struct device_node * node,u32 * reg)2226 of_i3c_master_add_i3c_boardinfo(struct i3c_master_controller *master,
2227 struct device_node *node, u32 *reg)
2228 {
2229 struct i3c_dev_boardinfo *boardinfo;
2230 struct device *dev = &master->dev;
2231 enum i3c_addr_slot_status addrstatus;
2232 u32 init_dyn_addr = 0;
2233
2234 boardinfo = devm_kzalloc(dev, sizeof(*boardinfo), GFP_KERNEL);
2235 if (!boardinfo)
2236 return -ENOMEM;
2237
2238 if (reg[0]) {
2239 if (reg[0] > I3C_MAX_ADDR)
2240 return -EINVAL;
2241
2242 addrstatus = i3c_bus_get_addr_slot_status(&master->bus,
2243 reg[0]);
2244 if (addrstatus != I3C_ADDR_SLOT_FREE)
2245 return -EINVAL;
2246 }
2247
2248 boardinfo->static_addr = reg[0];
2249
2250 if (!of_property_read_u32(node, "assigned-address", &init_dyn_addr)) {
2251 if (init_dyn_addr > I3C_MAX_ADDR)
2252 return -EINVAL;
2253
2254 addrstatus = i3c_bus_get_addr_slot_status(&master->bus,
2255 init_dyn_addr);
2256 if (addrstatus != I3C_ADDR_SLOT_FREE)
2257 return -EINVAL;
2258 }
2259
2260 boardinfo->pid = ((u64)reg[1] << 32) | reg[2];
2261
2262 if ((boardinfo->pid & GENMASK_ULL(63, 48)) ||
2263 I3C_PID_RND_LOWER_32BITS(boardinfo->pid))
2264 return -EINVAL;
2265
2266 boardinfo->init_dyn_addr = init_dyn_addr;
2267 boardinfo->of_node = of_node_get(node);
2268 list_add_tail(&boardinfo->node, &master->boardinfo.i3c);
2269
2270 return 0;
2271 }
2272
of_i3c_master_add_dev(struct i3c_master_controller * master,struct device_node * node)2273 static int of_i3c_master_add_dev(struct i3c_master_controller *master,
2274 struct device_node *node)
2275 {
2276 u32 reg[3];
2277 int ret;
2278
2279 if (!master || !node)
2280 return -EINVAL;
2281
2282 ret = of_property_read_u32_array(node, "reg", reg, ARRAY_SIZE(reg));
2283 if (ret)
2284 return ret;
2285
2286 /*
2287 * The manufacturer ID can't be 0. If reg[1] == 0 that means we're
2288 * dealing with an I2C device.
2289 */
2290 if (!reg[1])
2291 ret = of_i3c_master_add_i2c_boardinfo(master, node, reg);
2292 else
2293 ret = of_i3c_master_add_i3c_boardinfo(master, node, reg);
2294
2295 return ret;
2296 }
2297
of_populate_i3c_bus(struct i3c_master_controller * master)2298 static int of_populate_i3c_bus(struct i3c_master_controller *master)
2299 {
2300 struct device *dev = &master->dev;
2301 struct device_node *i3cbus_np = dev->of_node;
2302 struct device_node *node;
2303 int ret;
2304 u32 val;
2305
2306 if (!i3cbus_np)
2307 return 0;
2308
2309 for_each_available_child_of_node(i3cbus_np, node) {
2310 ret = of_i3c_master_add_dev(master, node);
2311 if (ret) {
2312 of_node_put(node);
2313 return ret;
2314 }
2315 }
2316
2317 /*
2318 * The user might want to limit I2C and I3C speed in case some devices
2319 * on the bus are not supporting typical rates, or if the bus topology
2320 * prevents it from using max possible rate.
2321 */
2322 if (!of_property_read_u32(i3cbus_np, "i2c-scl-hz", &val))
2323 master->bus.scl_rate.i2c = val;
2324
2325 if (!of_property_read_u32(i3cbus_np, "i3c-scl-hz", &val))
2326 master->bus.scl_rate.i3c = val;
2327
2328 return 0;
2329 }
2330
i3c_master_i2c_adapter_xfer(struct i2c_adapter * adap,struct i2c_msg * xfers,int nxfers)2331 static int i3c_master_i2c_adapter_xfer(struct i2c_adapter *adap,
2332 struct i2c_msg *xfers, int nxfers)
2333 {
2334 struct i3c_master_controller *master = i2c_adapter_to_i3c_master(adap);
2335 struct i2c_dev_desc *dev;
2336 int i, ret;
2337 u16 addr;
2338
2339 if (!xfers || !master || nxfers <= 0)
2340 return -EINVAL;
2341
2342 if (!master->ops->i2c_xfers)
2343 return -ENOTSUPP;
2344
2345 /* Doing transfers to different devices is not supported. */
2346 addr = xfers[0].addr;
2347 for (i = 1; i < nxfers; i++) {
2348 if (addr != xfers[i].addr)
2349 return -ENOTSUPP;
2350 }
2351
2352 i3c_bus_normaluse_lock(&master->bus);
2353 dev = i3c_master_find_i2c_dev_by_addr(master, addr);
2354 if (!dev)
2355 ret = -ENOENT;
2356 else
2357 ret = master->ops->i2c_xfers(dev, xfers, nxfers);
2358 i3c_bus_normaluse_unlock(&master->bus);
2359
2360 return ret ? ret : nxfers;
2361 }
2362
i3c_master_i2c_funcs(struct i2c_adapter * adapter)2363 static u32 i3c_master_i2c_funcs(struct i2c_adapter *adapter)
2364 {
2365 return I2C_FUNC_SMBUS_EMUL | I2C_FUNC_I2C;
2366 }
2367
i3c_master_i2c_get_lvr(struct i2c_client * client)2368 static u8 i3c_master_i2c_get_lvr(struct i2c_client *client)
2369 {
2370 /* Fall back to no spike filters and FM bus mode. */
2371 u8 lvr = I3C_LVR_I2C_INDEX(2) | I3C_LVR_I2C_FM_MODE;
2372
2373 if (client->dev.of_node) {
2374 u32 reg[3];
2375
2376 if (!of_property_read_u32_array(client->dev.of_node, "reg",
2377 reg, ARRAY_SIZE(reg)))
2378 lvr = reg[2];
2379 }
2380
2381 return lvr;
2382 }
2383
i3c_master_i2c_attach(struct i2c_adapter * adap,struct i2c_client * client)2384 static int i3c_master_i2c_attach(struct i2c_adapter *adap, struct i2c_client *client)
2385 {
2386 struct i3c_master_controller *master = i2c_adapter_to_i3c_master(adap);
2387 enum i3c_addr_slot_status status;
2388 struct i2c_dev_desc *i2cdev;
2389 int ret;
2390
2391 /* Already added by board info? */
2392 if (i3c_master_find_i2c_dev_by_addr(master, client->addr))
2393 return 0;
2394
2395 status = i3c_bus_get_addr_slot_status(&master->bus, client->addr);
2396 if (status != I3C_ADDR_SLOT_FREE)
2397 return -EBUSY;
2398
2399 i3c_bus_set_addr_slot_status(&master->bus, client->addr,
2400 I3C_ADDR_SLOT_I2C_DEV);
2401
2402 i2cdev = i3c_master_alloc_i2c_dev(master, client->addr,
2403 i3c_master_i2c_get_lvr(client));
2404 if (IS_ERR(i2cdev)) {
2405 ret = PTR_ERR(i2cdev);
2406 goto out_clear_status;
2407 }
2408
2409 ret = i3c_master_attach_i2c_dev(master, i2cdev);
2410 if (ret)
2411 goto out_free_dev;
2412
2413 return 0;
2414
2415 out_free_dev:
2416 i3c_master_free_i2c_dev(i2cdev);
2417 out_clear_status:
2418 i3c_bus_set_addr_slot_status(&master->bus, client->addr,
2419 I3C_ADDR_SLOT_FREE);
2420
2421 return ret;
2422 }
2423
i3c_master_i2c_detach(struct i2c_adapter * adap,struct i2c_client * client)2424 static int i3c_master_i2c_detach(struct i2c_adapter *adap, struct i2c_client *client)
2425 {
2426 struct i3c_master_controller *master = i2c_adapter_to_i3c_master(adap);
2427 struct i2c_dev_desc *dev;
2428
2429 dev = i3c_master_find_i2c_dev_by_addr(master, client->addr);
2430 if (!dev)
2431 return -ENODEV;
2432
2433 i3c_master_detach_i2c_dev(dev);
2434 i3c_bus_set_addr_slot_status(&master->bus, dev->addr,
2435 I3C_ADDR_SLOT_FREE);
2436 i3c_master_free_i2c_dev(dev);
2437
2438 return 0;
2439 }
2440
2441 static const struct i2c_algorithm i3c_master_i2c_algo = {
2442 .master_xfer = i3c_master_i2c_adapter_xfer,
2443 .functionality = i3c_master_i2c_funcs,
2444 };
2445
i3c_i2c_notifier_call(struct notifier_block * nb,unsigned long action,void * data)2446 static int i3c_i2c_notifier_call(struct notifier_block *nb, unsigned long action,
2447 void *data)
2448 {
2449 struct i2c_adapter *adap;
2450 struct i2c_client *client;
2451 struct device *dev = data;
2452 struct i3c_master_controller *master;
2453 int ret;
2454
2455 if (dev->type != &i2c_client_type)
2456 return 0;
2457
2458 client = to_i2c_client(dev);
2459 adap = client->adapter;
2460
2461 if (adap->algo != &i3c_master_i2c_algo)
2462 return 0;
2463
2464 master = i2c_adapter_to_i3c_master(adap);
2465
2466 i3c_bus_maintenance_lock(&master->bus);
2467 switch (action) {
2468 case BUS_NOTIFY_ADD_DEVICE:
2469 ret = i3c_master_i2c_attach(adap, client);
2470 break;
2471 case BUS_NOTIFY_DEL_DEVICE:
2472 ret = i3c_master_i2c_detach(adap, client);
2473 break;
2474 }
2475 i3c_bus_maintenance_unlock(&master->bus);
2476
2477 return ret;
2478 }
2479
2480 static struct notifier_block i2cdev_notifier = {
2481 .notifier_call = i3c_i2c_notifier_call,
2482 };
2483
i3c_master_i2c_adapter_init(struct i3c_master_controller * master)2484 static int i3c_master_i2c_adapter_init(struct i3c_master_controller *master)
2485 {
2486 struct i2c_adapter *adap = i3c_master_to_i2c_adapter(master);
2487 struct i2c_dev_desc *i2cdev;
2488 struct i2c_dev_boardinfo *i2cboardinfo;
2489 int ret, id = -ENODEV;
2490
2491 adap->dev.parent = master->dev.parent;
2492 adap->owner = master->dev.parent->driver->owner;
2493 adap->algo = &i3c_master_i2c_algo;
2494 strscpy(adap->name, dev_name(master->dev.parent), sizeof(adap->name));
2495
2496 /* FIXME: Should we allow i3c masters to override these values? */
2497 adap->timeout = 1000;
2498 adap->retries = 3;
2499
2500 if (master->dev.of_node)
2501 id = of_alias_get_id(master->dev.of_node, "i2c");
2502
2503 if (id >= 0) {
2504 adap->nr = id;
2505 ret = i2c_add_numbered_adapter(adap);
2506 } else {
2507 ret = i2c_add_adapter(adap);
2508 }
2509 if (ret)
2510 return ret;
2511
2512 /*
2513 * We silently ignore failures here. The bus should keep working
2514 * correctly even if one or more i2c devices are not registered.
2515 */
2516 list_for_each_entry(i2cboardinfo, &master->boardinfo.i2c, node) {
2517 i2cdev = i3c_master_find_i2c_dev_by_addr(master,
2518 i2cboardinfo->base.addr);
2519 if (WARN_ON(!i2cdev))
2520 continue;
2521 i2cdev->dev = i2c_new_client_device(adap, &i2cboardinfo->base);
2522 }
2523
2524 return 0;
2525 }
2526
i3c_master_i2c_adapter_cleanup(struct i3c_master_controller * master)2527 static void i3c_master_i2c_adapter_cleanup(struct i3c_master_controller *master)
2528 {
2529 struct i2c_dev_desc *i2cdev;
2530
2531 i2c_del_adapter(&master->i2c);
2532
2533 i3c_bus_for_each_i2cdev(&master->bus, i2cdev)
2534 i2cdev->dev = NULL;
2535 }
2536
i3c_master_unregister_i3c_devs(struct i3c_master_controller * master)2537 static void i3c_master_unregister_i3c_devs(struct i3c_master_controller *master)
2538 {
2539 struct i3c_dev_desc *i3cdev;
2540
2541 i3c_bus_for_each_i3cdev(&master->bus, i3cdev) {
2542 if (!i3cdev->dev)
2543 continue;
2544
2545 i3cdev->dev->desc = NULL;
2546 if (device_is_registered(&i3cdev->dev->dev))
2547 device_unregister(&i3cdev->dev->dev);
2548 else
2549 put_device(&i3cdev->dev->dev);
2550 i3cdev->dev = NULL;
2551 }
2552 }
2553
2554 /**
2555 * i3c_master_queue_ibi() - Queue an IBI
2556 * @dev: the device this IBI is coming from
2557 * @slot: the IBI slot used to store the payload
2558 *
2559 * Queue an IBI to the controller workqueue. The IBI handler attached to
2560 * the dev will be called from a workqueue context.
2561 */
i3c_master_queue_ibi(struct i3c_dev_desc * dev,struct i3c_ibi_slot * slot)2562 void i3c_master_queue_ibi(struct i3c_dev_desc *dev, struct i3c_ibi_slot *slot)
2563 {
2564 if (!dev->ibi || !slot)
2565 return;
2566
2567 atomic_inc(&dev->ibi->pending_ibis);
2568 queue_work(dev->ibi->wq, &slot->work);
2569 }
2570 EXPORT_SYMBOL_GPL(i3c_master_queue_ibi);
2571
i3c_master_handle_ibi(struct work_struct * work)2572 static void i3c_master_handle_ibi(struct work_struct *work)
2573 {
2574 struct i3c_ibi_slot *slot = container_of(work, struct i3c_ibi_slot,
2575 work);
2576 struct i3c_dev_desc *dev = slot->dev;
2577 struct i3c_master_controller *master = i3c_dev_get_master(dev);
2578 struct i3c_ibi_payload payload;
2579
2580 payload.data = slot->data;
2581 payload.len = slot->len;
2582
2583 if (dev->dev)
2584 dev->ibi->handler(dev->dev, &payload);
2585
2586 master->ops->recycle_ibi_slot(dev, slot);
2587 if (atomic_dec_and_test(&dev->ibi->pending_ibis))
2588 complete(&dev->ibi->all_ibis_handled);
2589 }
2590
i3c_master_init_ibi_slot(struct i3c_dev_desc * dev,struct i3c_ibi_slot * slot)2591 static void i3c_master_init_ibi_slot(struct i3c_dev_desc *dev,
2592 struct i3c_ibi_slot *slot)
2593 {
2594 slot->dev = dev;
2595 INIT_WORK(&slot->work, i3c_master_handle_ibi);
2596 }
2597
2598 struct i3c_generic_ibi_slot {
2599 struct list_head node;
2600 struct i3c_ibi_slot base;
2601 };
2602
2603 struct i3c_generic_ibi_pool {
2604 spinlock_t lock;
2605 unsigned int num_slots;
2606 struct i3c_generic_ibi_slot *slots;
2607 void *payload_buf;
2608 struct list_head free_slots;
2609 struct list_head pending;
2610 };
2611
2612 /**
2613 * i3c_generic_ibi_free_pool() - Free a generic IBI pool
2614 * @pool: the IBI pool to free
2615 *
2616 * Free all IBI slots allated by a generic IBI pool.
2617 */
i3c_generic_ibi_free_pool(struct i3c_generic_ibi_pool * pool)2618 void i3c_generic_ibi_free_pool(struct i3c_generic_ibi_pool *pool)
2619 {
2620 struct i3c_generic_ibi_slot *slot;
2621 unsigned int nslots = 0;
2622
2623 while (!list_empty(&pool->free_slots)) {
2624 slot = list_first_entry(&pool->free_slots,
2625 struct i3c_generic_ibi_slot, node);
2626 list_del(&slot->node);
2627 nslots++;
2628 }
2629
2630 /*
2631 * If the number of freed slots is not equal to the number of allocated
2632 * slots we have a leak somewhere.
2633 */
2634 WARN_ON(nslots != pool->num_slots);
2635
2636 kfree(pool->payload_buf);
2637 kfree(pool->slots);
2638 kfree(pool);
2639 }
2640 EXPORT_SYMBOL_GPL(i3c_generic_ibi_free_pool);
2641
2642 /**
2643 * i3c_generic_ibi_alloc_pool() - Create a generic IBI pool
2644 * @dev: the device this pool will be used for
2645 * @req: IBI setup request describing what the device driver expects
2646 *
2647 * Create a generic IBI pool based on the information provided in @req.
2648 *
2649 * Return: a valid IBI pool in case of success, an ERR_PTR() otherwise.
2650 */
2651 struct i3c_generic_ibi_pool *
i3c_generic_ibi_alloc_pool(struct i3c_dev_desc * dev,const struct i3c_ibi_setup * req)2652 i3c_generic_ibi_alloc_pool(struct i3c_dev_desc *dev,
2653 const struct i3c_ibi_setup *req)
2654 {
2655 struct i3c_generic_ibi_pool *pool;
2656 struct i3c_generic_ibi_slot *slot;
2657 unsigned int i;
2658 int ret;
2659
2660 pool = kzalloc(sizeof(*pool), GFP_KERNEL);
2661 if (!pool)
2662 return ERR_PTR(-ENOMEM);
2663
2664 spin_lock_init(&pool->lock);
2665 INIT_LIST_HEAD(&pool->free_slots);
2666 INIT_LIST_HEAD(&pool->pending);
2667
2668 pool->slots = kcalloc(req->num_slots, sizeof(*slot), GFP_KERNEL);
2669 if (!pool->slots) {
2670 ret = -ENOMEM;
2671 goto err_free_pool;
2672 }
2673
2674 if (req->max_payload_len) {
2675 pool->payload_buf = kcalloc(req->num_slots,
2676 req->max_payload_len, GFP_KERNEL);
2677 if (!pool->payload_buf) {
2678 ret = -ENOMEM;
2679 goto err_free_pool;
2680 }
2681 }
2682
2683 for (i = 0; i < req->num_slots; i++) {
2684 slot = &pool->slots[i];
2685 i3c_master_init_ibi_slot(dev, &slot->base);
2686
2687 if (req->max_payload_len)
2688 slot->base.data = pool->payload_buf +
2689 (i * req->max_payload_len);
2690
2691 list_add_tail(&slot->node, &pool->free_slots);
2692 pool->num_slots++;
2693 }
2694
2695 return pool;
2696
2697 err_free_pool:
2698 i3c_generic_ibi_free_pool(pool);
2699 return ERR_PTR(ret);
2700 }
2701 EXPORT_SYMBOL_GPL(i3c_generic_ibi_alloc_pool);
2702
2703 /**
2704 * i3c_generic_ibi_get_free_slot() - Get a free slot from a generic IBI pool
2705 * @pool: the pool to query an IBI slot on
2706 *
2707 * Search for a free slot in a generic IBI pool.
2708 * The slot should be returned to the pool using i3c_generic_ibi_recycle_slot()
2709 * when it's no longer needed.
2710 *
2711 * Return: a pointer to a free slot, or NULL if there's no free slot available.
2712 */
2713 struct i3c_ibi_slot *
i3c_generic_ibi_get_free_slot(struct i3c_generic_ibi_pool * pool)2714 i3c_generic_ibi_get_free_slot(struct i3c_generic_ibi_pool *pool)
2715 {
2716 struct i3c_generic_ibi_slot *slot;
2717 unsigned long flags;
2718
2719 spin_lock_irqsave(&pool->lock, flags);
2720 slot = list_first_entry_or_null(&pool->free_slots,
2721 struct i3c_generic_ibi_slot, node);
2722 if (slot)
2723 list_del(&slot->node);
2724 spin_unlock_irqrestore(&pool->lock, flags);
2725
2726 return slot ? &slot->base : NULL;
2727 }
2728 EXPORT_SYMBOL_GPL(i3c_generic_ibi_get_free_slot);
2729
2730 /**
2731 * i3c_generic_ibi_recycle_slot() - Return a slot to a generic IBI pool
2732 * @pool: the pool to return the IBI slot to
2733 * @s: IBI slot to recycle
2734 *
2735 * Add an IBI slot back to its generic IBI pool. Should be called from the
2736 * master driver struct_master_controller_ops->recycle_ibi() method.
2737 */
i3c_generic_ibi_recycle_slot(struct i3c_generic_ibi_pool * pool,struct i3c_ibi_slot * s)2738 void i3c_generic_ibi_recycle_slot(struct i3c_generic_ibi_pool *pool,
2739 struct i3c_ibi_slot *s)
2740 {
2741 struct i3c_generic_ibi_slot *slot;
2742 unsigned long flags;
2743
2744 if (!s)
2745 return;
2746
2747 slot = container_of(s, struct i3c_generic_ibi_slot, base);
2748 spin_lock_irqsave(&pool->lock, flags);
2749 list_add_tail(&slot->node, &pool->free_slots);
2750 spin_unlock_irqrestore(&pool->lock, flags);
2751 }
2752 EXPORT_SYMBOL_GPL(i3c_generic_ibi_recycle_slot);
2753
i3c_master_check_ops(const struct i3c_master_controller_ops * ops)2754 static int i3c_master_check_ops(const struct i3c_master_controller_ops *ops)
2755 {
2756 if (!ops || !ops->bus_init || !ops->priv_xfers ||
2757 !ops->send_ccc_cmd || !ops->do_daa || !ops->i2c_xfers)
2758 return -EINVAL;
2759
2760 if (ops->request_ibi &&
2761 (!ops->enable_ibi || !ops->disable_ibi || !ops->free_ibi ||
2762 !ops->recycle_ibi_slot))
2763 return -EINVAL;
2764
2765 return 0;
2766 }
2767
2768 /**
2769 * i3c_master_register() - register an I3C master
2770 * @master: master used to send frames on the bus
2771 * @parent: the parent device (the one that provides this I3C master
2772 * controller)
2773 * @ops: the master controller operations
2774 * @secondary: true if you are registering a secondary master. Will return
2775 * -ENOTSUPP if set to true since secondary masters are not yet
2776 * supported
2777 *
2778 * This function takes care of everything for you:
2779 *
2780 * - creates and initializes the I3C bus
2781 * - populates the bus with static I2C devs if @parent->of_node is not
2782 * NULL
2783 * - registers all I3C devices added by the controller during bus
2784 * initialization
2785 * - registers the I2C adapter and all I2C devices
2786 *
2787 * Return: 0 in case of success, a negative error code otherwise.
2788 */
i3c_master_register(struct i3c_master_controller * master,struct device * parent,const struct i3c_master_controller_ops * ops,bool secondary)2789 int i3c_master_register(struct i3c_master_controller *master,
2790 struct device *parent,
2791 const struct i3c_master_controller_ops *ops,
2792 bool secondary)
2793 {
2794 unsigned long i2c_scl_rate = I3C_BUS_I2C_FM_PLUS_SCL_RATE;
2795 struct i3c_bus *i3cbus = i3c_master_get_bus(master);
2796 enum i3c_bus_mode mode = I3C_BUS_MODE_PURE;
2797 struct i2c_dev_boardinfo *i2cbi;
2798 int ret;
2799
2800 /* We do not support secondary masters yet. */
2801 if (secondary)
2802 return -ENOTSUPP;
2803
2804 ret = i3c_master_check_ops(ops);
2805 if (ret)
2806 return ret;
2807
2808 master->dev.parent = parent;
2809 master->dev.of_node = of_node_get(parent->of_node);
2810 master->dev.bus = &i3c_bus_type;
2811 master->dev.type = &i3c_masterdev_type;
2812 master->dev.release = i3c_masterdev_release;
2813 master->ops = ops;
2814 master->secondary = secondary;
2815 INIT_LIST_HEAD(&master->boardinfo.i2c);
2816 INIT_LIST_HEAD(&master->boardinfo.i3c);
2817
2818 ret = i3c_bus_init(i3cbus, master->dev.of_node);
2819 if (ret)
2820 return ret;
2821
2822 device_initialize(&master->dev);
2823 dev_set_name(&master->dev, "i3c-%d", i3cbus->id);
2824
2825 master->dev.dma_mask = parent->dma_mask;
2826 master->dev.coherent_dma_mask = parent->coherent_dma_mask;
2827 master->dev.dma_parms = parent->dma_parms;
2828
2829 ret = of_populate_i3c_bus(master);
2830 if (ret)
2831 goto err_put_dev;
2832
2833 list_for_each_entry(i2cbi, &master->boardinfo.i2c, node) {
2834 switch (i2cbi->lvr & I3C_LVR_I2C_INDEX_MASK) {
2835 case I3C_LVR_I2C_INDEX(0):
2836 if (mode < I3C_BUS_MODE_MIXED_FAST)
2837 mode = I3C_BUS_MODE_MIXED_FAST;
2838 break;
2839 case I3C_LVR_I2C_INDEX(1):
2840 if (mode < I3C_BUS_MODE_MIXED_LIMITED)
2841 mode = I3C_BUS_MODE_MIXED_LIMITED;
2842 break;
2843 case I3C_LVR_I2C_INDEX(2):
2844 if (mode < I3C_BUS_MODE_MIXED_SLOW)
2845 mode = I3C_BUS_MODE_MIXED_SLOW;
2846 break;
2847 default:
2848 ret = -EINVAL;
2849 goto err_put_dev;
2850 }
2851
2852 if (i2cbi->lvr & I3C_LVR_I2C_FM_MODE)
2853 i2c_scl_rate = I3C_BUS_I2C_FM_SCL_RATE;
2854 }
2855
2856 ret = i3c_bus_set_mode(i3cbus, mode, i2c_scl_rate);
2857 if (ret)
2858 goto err_put_dev;
2859
2860 master->wq = alloc_workqueue("%s", 0, 0, dev_name(parent));
2861 if (!master->wq) {
2862 ret = -ENOMEM;
2863 goto err_put_dev;
2864 }
2865
2866 ret = i3c_master_bus_init(master);
2867 if (ret)
2868 goto err_put_dev;
2869
2870 ret = device_add(&master->dev);
2871 if (ret)
2872 goto err_cleanup_bus;
2873
2874 /*
2875 * Expose our I3C bus as an I2C adapter so that I2C devices are exposed
2876 * through the I2C subsystem.
2877 */
2878 ret = i3c_master_i2c_adapter_init(master);
2879 if (ret)
2880 goto err_del_dev;
2881
2882 i3c_bus_notify(i3cbus, I3C_NOTIFY_BUS_ADD);
2883
2884 pm_runtime_no_callbacks(&master->dev);
2885 pm_suspend_ignore_children(&master->dev, true);
2886 pm_runtime_enable(&master->dev);
2887
2888 /*
2889 * We're done initializing the bus and the controller, we can now
2890 * register I3C devices discovered during the initial DAA.
2891 */
2892 master->init_done = true;
2893 i3c_bus_normaluse_lock(&master->bus);
2894 i3c_master_register_new_i3c_devs(master);
2895 i3c_bus_normaluse_unlock(&master->bus);
2896
2897 return 0;
2898
2899 err_del_dev:
2900 device_del(&master->dev);
2901
2902 err_cleanup_bus:
2903 i3c_master_bus_cleanup(master);
2904
2905 err_put_dev:
2906 put_device(&master->dev);
2907
2908 return ret;
2909 }
2910 EXPORT_SYMBOL_GPL(i3c_master_register);
2911
2912 /**
2913 * i3c_master_unregister() - unregister an I3C master
2914 * @master: master used to send frames on the bus
2915 *
2916 * Basically undo everything done in i3c_master_register().
2917 */
i3c_master_unregister(struct i3c_master_controller * master)2918 void i3c_master_unregister(struct i3c_master_controller *master)
2919 {
2920 i3c_bus_notify(&master->bus, I3C_NOTIFY_BUS_REMOVE);
2921
2922 i3c_master_i2c_adapter_cleanup(master);
2923 i3c_master_unregister_i3c_devs(master);
2924 i3c_master_bus_cleanup(master);
2925 pm_runtime_disable(&master->dev);
2926 device_unregister(&master->dev);
2927 }
2928 EXPORT_SYMBOL_GPL(i3c_master_unregister);
2929
i3c_dev_setdasa_locked(struct i3c_dev_desc * dev)2930 int i3c_dev_setdasa_locked(struct i3c_dev_desc *dev)
2931 {
2932 struct i3c_master_controller *master;
2933
2934 if (!dev)
2935 return -ENOENT;
2936
2937 master = i3c_dev_get_master(dev);
2938 if (!master)
2939 return -EINVAL;
2940
2941 if (!dev->boardinfo || !dev->boardinfo->init_dyn_addr ||
2942 !dev->boardinfo->static_addr)
2943 return -EINVAL;
2944
2945 return i3c_master_setdasa_locked(master, dev->info.static_addr,
2946 dev->boardinfo->init_dyn_addr);
2947 }
2948
i3c_dev_do_priv_xfers_locked(struct i3c_dev_desc * dev,struct i3c_priv_xfer * xfers,int nxfers)2949 int i3c_dev_do_priv_xfers_locked(struct i3c_dev_desc *dev,
2950 struct i3c_priv_xfer *xfers,
2951 int nxfers)
2952 {
2953 struct i3c_master_controller *master;
2954
2955 if (!dev)
2956 return -ENOENT;
2957
2958 master = i3c_dev_get_master(dev);
2959 if (!master || !xfers)
2960 return -EINVAL;
2961
2962 if (!master->ops->priv_xfers)
2963 return -ENOTSUPP;
2964
2965 return master->ops->priv_xfers(dev, xfers, nxfers);
2966 }
2967
i3c_dev_disable_ibi_locked(struct i3c_dev_desc * dev)2968 int i3c_dev_disable_ibi_locked(struct i3c_dev_desc *dev)
2969 {
2970 struct i3c_master_controller *master;
2971 int ret;
2972
2973 if (!dev->ibi)
2974 return -EINVAL;
2975
2976 master = i3c_dev_get_master(dev);
2977 ret = master->ops->disable_ibi(dev);
2978 if (ret)
2979 return ret;
2980
2981 reinit_completion(&dev->ibi->all_ibis_handled);
2982 if (atomic_read(&dev->ibi->pending_ibis))
2983 wait_for_completion(&dev->ibi->all_ibis_handled);
2984
2985 dev->ibi->enabled = false;
2986
2987 return 0;
2988 }
2989
i3c_dev_enable_ibi_locked(struct i3c_dev_desc * dev)2990 int i3c_dev_enable_ibi_locked(struct i3c_dev_desc *dev)
2991 {
2992 struct i3c_master_controller *master = i3c_dev_get_master(dev);
2993 int ret;
2994
2995 if (!dev->ibi)
2996 return -EINVAL;
2997
2998 ret = master->ops->enable_ibi(dev);
2999 if (!ret)
3000 dev->ibi->enabled = true;
3001
3002 return ret;
3003 }
3004
i3c_dev_request_ibi_locked(struct i3c_dev_desc * dev,const struct i3c_ibi_setup * req)3005 int i3c_dev_request_ibi_locked(struct i3c_dev_desc *dev,
3006 const struct i3c_ibi_setup *req)
3007 {
3008 struct i3c_master_controller *master = i3c_dev_get_master(dev);
3009 struct i3c_device_ibi_info *ibi;
3010 int ret;
3011
3012 if (!master->ops->request_ibi)
3013 return -ENOTSUPP;
3014
3015 if (dev->ibi)
3016 return -EBUSY;
3017
3018 ibi = kzalloc(sizeof(*ibi), GFP_KERNEL);
3019 if (!ibi)
3020 return -ENOMEM;
3021
3022 ibi->wq = alloc_ordered_workqueue(dev_name(i3cdev_to_dev(dev->dev)), WQ_MEM_RECLAIM);
3023 if (!ibi->wq) {
3024 kfree(ibi);
3025 return -ENOMEM;
3026 }
3027
3028 atomic_set(&ibi->pending_ibis, 0);
3029 init_completion(&ibi->all_ibis_handled);
3030 ibi->handler = req->handler;
3031 ibi->max_payload_len = req->max_payload_len;
3032 ibi->num_slots = req->num_slots;
3033
3034 dev->ibi = ibi;
3035 ret = master->ops->request_ibi(dev, req);
3036 if (ret) {
3037 kfree(ibi);
3038 dev->ibi = NULL;
3039 }
3040
3041 return ret;
3042 }
3043
i3c_dev_free_ibi_locked(struct i3c_dev_desc * dev)3044 void i3c_dev_free_ibi_locked(struct i3c_dev_desc *dev)
3045 {
3046 struct i3c_master_controller *master = i3c_dev_get_master(dev);
3047
3048 if (!dev->ibi)
3049 return;
3050
3051 if (WARN_ON(dev->ibi->enabled))
3052 WARN_ON(i3c_dev_disable_ibi_locked(dev));
3053
3054 master->ops->free_ibi(dev);
3055
3056 if (dev->ibi->wq) {
3057 destroy_workqueue(dev->ibi->wq);
3058 dev->ibi->wq = NULL;
3059 }
3060
3061 kfree(dev->ibi);
3062 dev->ibi = NULL;
3063 }
3064
i3c_init(void)3065 static int __init i3c_init(void)
3066 {
3067 int res;
3068
3069 res = of_alias_get_highest_id("i3c");
3070 if (res >= 0) {
3071 mutex_lock(&i3c_core_lock);
3072 __i3c_first_dynamic_bus_num = res + 1;
3073 mutex_unlock(&i3c_core_lock);
3074 }
3075
3076 res = bus_register_notifier(&i2c_bus_type, &i2cdev_notifier);
3077 if (res)
3078 return res;
3079
3080 res = bus_register(&i3c_bus_type);
3081 if (res)
3082 goto out_unreg_notifier;
3083
3084 return 0;
3085
3086 out_unreg_notifier:
3087 bus_unregister_notifier(&i2c_bus_type, &i2cdev_notifier);
3088
3089 return res;
3090 }
3091 subsys_initcall(i3c_init);
3092
i3c_exit(void)3093 static void __exit i3c_exit(void)
3094 {
3095 bus_unregister_notifier(&i2c_bus_type, &i2cdev_notifier);
3096 idr_destroy(&i3c_bus_idr);
3097 bus_unregister(&i3c_bus_type);
3098 }
3099 module_exit(i3c_exit);
3100
3101 MODULE_AUTHOR("Boris Brezillon <[email protected]>");
3102 MODULE_DESCRIPTION("I3C core");
3103 MODULE_LICENSE("GPL v2");
3104