1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * AMD Encrypted Register State Support
4  *
5  * Author: Joerg Roedel <[email protected]>
6  */
7 
8 /*
9  * misc.h needs to be first because it knows how to include the other kernel
10  * headers in the pre-decompression code in a way that does not break
11  * compilation.
12  */
13 #include "misc.h"
14 
15 #include <asm/bootparam.h>
16 #include <asm/pgtable_types.h>
17 #include <asm/sev.h>
18 #include <asm/trapnr.h>
19 #include <asm/trap_pf.h>
20 #include <asm/msr-index.h>
21 #include <asm/fpu/xcr.h>
22 #include <asm/ptrace.h>
23 #include <asm/svm.h>
24 #include <asm/cpuid.h>
25 
26 #include "error.h"
27 #include "../msr.h"
28 
29 static struct ghcb boot_ghcb_page __aligned(PAGE_SIZE);
30 struct ghcb *boot_ghcb;
31 
32 /*
33  * Copy a version of this function here - insn-eval.c can't be used in
34  * pre-decompression code.
35  */
insn_has_rep_prefix(struct insn * insn)36 static bool insn_has_rep_prefix(struct insn *insn)
37 {
38 	insn_byte_t p;
39 	int i;
40 
41 	insn_get_prefixes(insn);
42 
43 	for_each_insn_prefix(insn, i, p) {
44 		if (p == 0xf2 || p == 0xf3)
45 			return true;
46 	}
47 
48 	return false;
49 }
50 
51 /*
52  * Only a dummy for insn_get_seg_base() - Early boot-code is 64bit only and
53  * doesn't use segments.
54  */
insn_get_seg_base(struct pt_regs * regs,int seg_reg_idx)55 static unsigned long insn_get_seg_base(struct pt_regs *regs, int seg_reg_idx)
56 {
57 	return 0UL;
58 }
59 
sev_es_rd_ghcb_msr(void)60 static inline u64 sev_es_rd_ghcb_msr(void)
61 {
62 	struct msr m;
63 
64 	boot_rdmsr(MSR_AMD64_SEV_ES_GHCB, &m);
65 
66 	return m.q;
67 }
68 
sev_es_wr_ghcb_msr(u64 val)69 static inline void sev_es_wr_ghcb_msr(u64 val)
70 {
71 	struct msr m;
72 
73 	m.q = val;
74 	boot_wrmsr(MSR_AMD64_SEV_ES_GHCB, &m);
75 }
76 
vc_decode_insn(struct es_em_ctxt * ctxt)77 static enum es_result vc_decode_insn(struct es_em_ctxt *ctxt)
78 {
79 	char buffer[MAX_INSN_SIZE];
80 	int ret;
81 
82 	memcpy(buffer, (unsigned char *)ctxt->regs->ip, MAX_INSN_SIZE);
83 
84 	ret = insn_decode(&ctxt->insn, buffer, MAX_INSN_SIZE, INSN_MODE_64);
85 	if (ret < 0)
86 		return ES_DECODE_FAILED;
87 
88 	return ES_OK;
89 }
90 
vc_write_mem(struct es_em_ctxt * ctxt,void * dst,char * buf,size_t size)91 static enum es_result vc_write_mem(struct es_em_ctxt *ctxt,
92 				   void *dst, char *buf, size_t size)
93 {
94 	memcpy(dst, buf, size);
95 
96 	return ES_OK;
97 }
98 
vc_read_mem(struct es_em_ctxt * ctxt,void * src,char * buf,size_t size)99 static enum es_result vc_read_mem(struct es_em_ctxt *ctxt,
100 				  void *src, char *buf, size_t size)
101 {
102 	memcpy(buf, src, size);
103 
104 	return ES_OK;
105 }
106 
vc_ioio_check(struct es_em_ctxt * ctxt,u16 port,size_t size)107 static enum es_result vc_ioio_check(struct es_em_ctxt *ctxt, u16 port, size_t size)
108 {
109 	return ES_OK;
110 }
111 
fault_in_kernel_space(unsigned long address)112 static bool fault_in_kernel_space(unsigned long address)
113 {
114 	return false;
115 }
116 
117 #undef __init
118 #define __init
119 
120 #undef __head
121 #define __head
122 
123 #define __BOOT_COMPRESSED
124 
125 /* Basic instruction decoding support needed */
126 #include "../../lib/inat.c"
127 #include "../../lib/insn.c"
128 
129 /* Include code for early handlers */
130 #include "../../coco/sev/shared.c"
131 
svsm_get_caa(void)132 static struct svsm_ca *svsm_get_caa(void)
133 {
134 	return boot_svsm_caa;
135 }
136 
svsm_get_caa_pa(void)137 static u64 svsm_get_caa_pa(void)
138 {
139 	return boot_svsm_caa_pa;
140 }
141 
svsm_perform_call_protocol(struct svsm_call * call)142 static int svsm_perform_call_protocol(struct svsm_call *call)
143 {
144 	struct ghcb *ghcb;
145 	int ret;
146 
147 	if (boot_ghcb)
148 		ghcb = boot_ghcb;
149 	else
150 		ghcb = NULL;
151 
152 	do {
153 		ret = ghcb ? svsm_perform_ghcb_protocol(ghcb, call)
154 			   : svsm_perform_msr_protocol(call);
155 	} while (ret == -EAGAIN);
156 
157 	return ret;
158 }
159 
sev_snp_enabled(void)160 bool sev_snp_enabled(void)
161 {
162 	return sev_status & MSR_AMD64_SEV_SNP_ENABLED;
163 }
164 
__page_state_change(unsigned long paddr,enum psc_op op)165 static void __page_state_change(unsigned long paddr, enum psc_op op)
166 {
167 	u64 val, msr;
168 
169 	/*
170 	 * If private -> shared then invalidate the page before requesting the
171 	 * state change in the RMP table.
172 	 */
173 	if (op == SNP_PAGE_STATE_SHARED)
174 		pvalidate_4k_page(paddr, paddr, false);
175 
176 	/* Save the current GHCB MSR value */
177 	msr = sev_es_rd_ghcb_msr();
178 
179 	/* Issue VMGEXIT to change the page state in RMP table. */
180 	sev_es_wr_ghcb_msr(GHCB_MSR_PSC_REQ_GFN(paddr >> PAGE_SHIFT, op));
181 	VMGEXIT();
182 
183 	/* Read the response of the VMGEXIT. */
184 	val = sev_es_rd_ghcb_msr();
185 	if ((GHCB_RESP_CODE(val) != GHCB_MSR_PSC_RESP) || GHCB_MSR_PSC_RESP_VAL(val))
186 		sev_es_terminate(SEV_TERM_SET_LINUX, GHCB_TERM_PSC);
187 
188 	/* Restore the GHCB MSR value */
189 	sev_es_wr_ghcb_msr(msr);
190 
191 	/*
192 	 * Now that page state is changed in the RMP table, validate it so that it is
193 	 * consistent with the RMP entry.
194 	 */
195 	if (op == SNP_PAGE_STATE_PRIVATE)
196 		pvalidate_4k_page(paddr, paddr, true);
197 }
198 
snp_set_page_private(unsigned long paddr)199 void snp_set_page_private(unsigned long paddr)
200 {
201 	if (!sev_snp_enabled())
202 		return;
203 
204 	__page_state_change(paddr, SNP_PAGE_STATE_PRIVATE);
205 }
206 
snp_set_page_shared(unsigned long paddr)207 void snp_set_page_shared(unsigned long paddr)
208 {
209 	if (!sev_snp_enabled())
210 		return;
211 
212 	__page_state_change(paddr, SNP_PAGE_STATE_SHARED);
213 }
214 
early_setup_ghcb(void)215 static bool early_setup_ghcb(void)
216 {
217 	if (set_page_decrypted((unsigned long)&boot_ghcb_page))
218 		return false;
219 
220 	/* Page is now mapped decrypted, clear it */
221 	memset(&boot_ghcb_page, 0, sizeof(boot_ghcb_page));
222 
223 	boot_ghcb = &boot_ghcb_page;
224 
225 	/* Initialize lookup tables for the instruction decoder */
226 	inat_init_tables();
227 
228 	/* SNP guest requires the GHCB GPA must be registered */
229 	if (sev_snp_enabled())
230 		snp_register_ghcb_early(__pa(&boot_ghcb_page));
231 
232 	return true;
233 }
234 
snp_accept_memory(phys_addr_t start,phys_addr_t end)235 void snp_accept_memory(phys_addr_t start, phys_addr_t end)
236 {
237 	for (phys_addr_t pa = start; pa < end; pa += PAGE_SIZE)
238 		__page_state_change(pa, SNP_PAGE_STATE_PRIVATE);
239 }
240 
sev_es_shutdown_ghcb(void)241 void sev_es_shutdown_ghcb(void)
242 {
243 	if (!boot_ghcb)
244 		return;
245 
246 	if (!sev_es_check_cpu_features())
247 		error("SEV-ES CPU Features missing.");
248 
249 	/*
250 	 * This denotes whether to use the GHCB MSR protocol or the GHCB
251 	 * shared page to perform a GHCB request. Since the GHCB page is
252 	 * being changed to encrypted, it can't be used to perform GHCB
253 	 * requests. Clear the boot_ghcb variable so that the GHCB MSR
254 	 * protocol is used to change the GHCB page over to an encrypted
255 	 * page.
256 	 */
257 	boot_ghcb = NULL;
258 
259 	/*
260 	 * GHCB Page must be flushed from the cache and mapped encrypted again.
261 	 * Otherwise the running kernel will see strange cache effects when
262 	 * trying to use that page.
263 	 */
264 	if (set_page_encrypted((unsigned long)&boot_ghcb_page))
265 		error("Can't map GHCB page encrypted");
266 
267 	/*
268 	 * GHCB page is mapped encrypted again and flushed from the cache.
269 	 * Mark it non-present now to catch bugs when #VC exceptions trigger
270 	 * after this point.
271 	 */
272 	if (set_page_non_present((unsigned long)&boot_ghcb_page))
273 		error("Can't unmap GHCB page");
274 }
275 
sev_es_ghcb_terminate(struct ghcb * ghcb,unsigned int set,unsigned int reason,u64 exit_info_2)276 static void __noreturn sev_es_ghcb_terminate(struct ghcb *ghcb, unsigned int set,
277 					     unsigned int reason, u64 exit_info_2)
278 {
279 	u64 exit_info_1 = SVM_VMGEXIT_TERM_REASON(set, reason);
280 
281 	vc_ghcb_invalidate(ghcb);
282 	ghcb_set_sw_exit_code(ghcb, SVM_VMGEXIT_TERM_REQUEST);
283 	ghcb_set_sw_exit_info_1(ghcb, exit_info_1);
284 	ghcb_set_sw_exit_info_2(ghcb, exit_info_2);
285 
286 	sev_es_wr_ghcb_msr(__pa(ghcb));
287 	VMGEXIT();
288 
289 	while (true)
290 		asm volatile("hlt\n" : : : "memory");
291 }
292 
sev_es_check_ghcb_fault(unsigned long address)293 bool sev_es_check_ghcb_fault(unsigned long address)
294 {
295 	/* Check whether the fault was on the GHCB page */
296 	return ((address & PAGE_MASK) == (unsigned long)&boot_ghcb_page);
297 }
298 
do_boot_stage2_vc(struct pt_regs * regs,unsigned long exit_code)299 void do_boot_stage2_vc(struct pt_regs *regs, unsigned long exit_code)
300 {
301 	struct es_em_ctxt ctxt;
302 	enum es_result result;
303 
304 	if (!boot_ghcb && !early_setup_ghcb())
305 		sev_es_terminate(SEV_TERM_SET_GEN, GHCB_SEV_ES_GEN_REQ);
306 
307 	vc_ghcb_invalidate(boot_ghcb);
308 	result = vc_init_em_ctxt(&ctxt, regs, exit_code);
309 	if (result != ES_OK)
310 		goto finish;
311 
312 	result = vc_check_opcode_bytes(&ctxt, exit_code);
313 	if (result != ES_OK)
314 		goto finish;
315 
316 	switch (exit_code) {
317 	case SVM_EXIT_RDTSC:
318 	case SVM_EXIT_RDTSCP:
319 		result = vc_handle_rdtsc(boot_ghcb, &ctxt, exit_code);
320 		break;
321 	case SVM_EXIT_IOIO:
322 		result = vc_handle_ioio(boot_ghcb, &ctxt);
323 		break;
324 	case SVM_EXIT_CPUID:
325 		result = vc_handle_cpuid(boot_ghcb, &ctxt);
326 		break;
327 	default:
328 		result = ES_UNSUPPORTED;
329 		break;
330 	}
331 
332 finish:
333 	if (result == ES_OK)
334 		vc_finish_insn(&ctxt);
335 	else if (result != ES_RETRY)
336 		sev_es_terminate(SEV_TERM_SET_GEN, GHCB_SEV_ES_GEN_REQ);
337 }
338 
339 /*
340  * SNP_FEATURES_IMPL_REQ is the mask of SNP features that will need
341  * guest side implementation for proper functioning of the guest. If any
342  * of these features are enabled in the hypervisor but are lacking guest
343  * side implementation, the behavior of the guest will be undefined. The
344  * guest could fail in non-obvious way making it difficult to debug.
345  *
346  * As the behavior of reserved feature bits is unknown to be on the
347  * safe side add them to the required features mask.
348  */
349 #define SNP_FEATURES_IMPL_REQ	(MSR_AMD64_SNP_VTOM |			\
350 				 MSR_AMD64_SNP_REFLECT_VC |		\
351 				 MSR_AMD64_SNP_RESTRICTED_INJ |		\
352 				 MSR_AMD64_SNP_ALT_INJ |		\
353 				 MSR_AMD64_SNP_DEBUG_SWAP |		\
354 				 MSR_AMD64_SNP_VMPL_SSS |		\
355 				 MSR_AMD64_SNP_SECURE_TSC |		\
356 				 MSR_AMD64_SNP_VMGEXIT_PARAM |		\
357 				 MSR_AMD64_SNP_VMSA_REG_PROT |		\
358 				 MSR_AMD64_SNP_RESERVED_BIT13 |		\
359 				 MSR_AMD64_SNP_RESERVED_BIT15 |		\
360 				 MSR_AMD64_SNP_RESERVED_MASK)
361 
362 /*
363  * SNP_FEATURES_PRESENT is the mask of SNP features that are implemented
364  * by the guest kernel. As and when a new feature is implemented in the
365  * guest kernel, a corresponding bit should be added to the mask.
366  */
367 #define SNP_FEATURES_PRESENT	(MSR_AMD64_SNP_DEBUG_SWAP |	\
368 				 MSR_AMD64_SNP_SECURE_TSC)
369 
snp_get_unsupported_features(u64 status)370 u64 snp_get_unsupported_features(u64 status)
371 {
372 	if (!(status & MSR_AMD64_SEV_SNP_ENABLED))
373 		return 0;
374 
375 	return status & SNP_FEATURES_IMPL_REQ & ~SNP_FEATURES_PRESENT;
376 }
377 
snp_check_features(void)378 void snp_check_features(void)
379 {
380 	u64 unsupported;
381 
382 	/*
383 	 * Terminate the boot if hypervisor has enabled any feature lacking
384 	 * guest side implementation. Pass on the unsupported features mask through
385 	 * EXIT_INFO_2 of the GHCB protocol so that those features can be reported
386 	 * as part of the guest boot failure.
387 	 */
388 	unsupported = snp_get_unsupported_features(sev_status);
389 	if (unsupported) {
390 		if (ghcb_version < 2 || (!boot_ghcb && !early_setup_ghcb()))
391 			sev_es_terminate(SEV_TERM_SET_GEN, GHCB_SNP_UNSUPPORTED);
392 
393 		sev_es_ghcb_terminate(boot_ghcb, SEV_TERM_SET_GEN,
394 				      GHCB_SNP_UNSUPPORTED, unsupported);
395 	}
396 }
397 
398 /* Search for Confidential Computing blob in the EFI config table. */
find_cc_blob_efi(struct boot_params * bp)399 static struct cc_blob_sev_info *find_cc_blob_efi(struct boot_params *bp)
400 {
401 	unsigned long cfg_table_pa;
402 	unsigned int cfg_table_len;
403 	int ret;
404 
405 	ret = efi_get_conf_table(bp, &cfg_table_pa, &cfg_table_len);
406 	if (ret)
407 		return NULL;
408 
409 	return (struct cc_blob_sev_info *)efi_find_vendor_table(bp, cfg_table_pa,
410 								cfg_table_len,
411 								EFI_CC_BLOB_GUID);
412 }
413 
414 /*
415  * Initial set up of SNP relies on information provided by the
416  * Confidential Computing blob, which can be passed to the boot kernel
417  * by firmware/bootloader in the following ways:
418  *
419  * - via an entry in the EFI config table
420  * - via a setup_data structure, as defined by the Linux Boot Protocol
421  *
422  * Scan for the blob in that order.
423  */
find_cc_blob(struct boot_params * bp)424 static struct cc_blob_sev_info *find_cc_blob(struct boot_params *bp)
425 {
426 	struct cc_blob_sev_info *cc_info;
427 
428 	cc_info = find_cc_blob_efi(bp);
429 	if (cc_info)
430 		goto found_cc_info;
431 
432 	cc_info = find_cc_blob_setup_data(bp);
433 	if (!cc_info)
434 		return NULL;
435 
436 found_cc_info:
437 	if (cc_info->magic != CC_BLOB_SEV_HDR_MAGIC)
438 		sev_es_terminate(SEV_TERM_SET_GEN, GHCB_SNP_UNSUPPORTED);
439 
440 	return cc_info;
441 }
442 
443 /*
444  * Indicate SNP based on presence of SNP-specific CC blob. Subsequent checks
445  * will verify the SNP CPUID/MSR bits.
446  */
early_snp_init(struct boot_params * bp)447 static bool early_snp_init(struct boot_params *bp)
448 {
449 	struct cc_blob_sev_info *cc_info;
450 
451 	if (!bp)
452 		return false;
453 
454 	cc_info = find_cc_blob(bp);
455 	if (!cc_info)
456 		return false;
457 
458 	/*
459 	 * If a SNP-specific Confidential Computing blob is present, then
460 	 * firmware/bootloader have indicated SNP support. Verifying this
461 	 * involves CPUID checks which will be more reliable if the SNP
462 	 * CPUID table is used. See comments over snp_setup_cpuid_table() for
463 	 * more details.
464 	 */
465 	setup_cpuid_table(cc_info);
466 
467 	/*
468 	 * Record the SVSM Calling Area (CA) address if the guest is not
469 	 * running at VMPL0. The CA will be used to communicate with the
470 	 * SVSM and request its services.
471 	 */
472 	svsm_setup_ca(cc_info);
473 
474 	/*
475 	 * Pass run-time kernel a pointer to CC info via boot_params so EFI
476 	 * config table doesn't need to be searched again during early startup
477 	 * phase.
478 	 */
479 	bp->cc_blob_address = (u32)(unsigned long)cc_info;
480 
481 	return true;
482 }
483 
484 /*
485  * sev_check_cpu_support - Check for SEV support in the CPU capabilities
486  *
487  * Returns < 0 if SEV is not supported, otherwise the position of the
488  * encryption bit in the page table descriptors.
489  */
sev_check_cpu_support(void)490 static int sev_check_cpu_support(void)
491 {
492 	unsigned int eax, ebx, ecx, edx;
493 
494 	/* Check for the SME/SEV support leaf */
495 	eax = 0x80000000;
496 	ecx = 0;
497 	native_cpuid(&eax, &ebx, &ecx, &edx);
498 	if (eax < 0x8000001f)
499 		return -ENODEV;
500 
501 	/*
502 	 * Check for the SME/SEV feature:
503 	 *   CPUID Fn8000_001F[EAX]
504 	 *   - Bit 0 - Secure Memory Encryption support
505 	 *   - Bit 1 - Secure Encrypted Virtualization support
506 	 *   CPUID Fn8000_001F[EBX]
507 	 *   - Bits 5:0 - Pagetable bit position used to indicate encryption
508 	 */
509 	eax = 0x8000001f;
510 	ecx = 0;
511 	native_cpuid(&eax, &ebx, &ecx, &edx);
512 	/* Check whether SEV is supported */
513 	if (!(eax & BIT(1)))
514 		return -ENODEV;
515 
516 	return ebx & 0x3f;
517 }
518 
sev_enable(struct boot_params * bp)519 void sev_enable(struct boot_params *bp)
520 {
521 	struct msr m;
522 	int bitpos;
523 	bool snp;
524 
525 	/*
526 	 * bp->cc_blob_address should only be set by boot/compressed kernel.
527 	 * Initialize it to 0 to ensure that uninitialized values from
528 	 * buggy bootloaders aren't propagated.
529 	 */
530 	if (bp)
531 		bp->cc_blob_address = 0;
532 
533 	/*
534 	 * Do an initial SEV capability check before early_snp_init() which
535 	 * loads the CPUID page and the same checks afterwards are done
536 	 * without the hypervisor and are trustworthy.
537 	 *
538 	 * If the HV fakes SEV support, the guest will crash'n'burn
539 	 * which is good enough.
540 	 */
541 
542 	if (sev_check_cpu_support() < 0)
543 		return;
544 
545 	/*
546 	 * Setup/preliminary detection of SNP. This will be sanity-checked
547 	 * against CPUID/MSR values later.
548 	 */
549 	snp = early_snp_init(bp);
550 
551 	/* Now repeat the checks with the SNP CPUID table. */
552 
553 	bitpos = sev_check_cpu_support();
554 	if (bitpos < 0) {
555 		if (snp)
556 			error("SEV-SNP support indicated by CC blob, but not CPUID.");
557 		return;
558 	}
559 
560 	/* Set the SME mask if this is an SEV guest. */
561 	boot_rdmsr(MSR_AMD64_SEV, &m);
562 	sev_status = m.q;
563 	if (!(sev_status & MSR_AMD64_SEV_ENABLED))
564 		return;
565 
566 	/* Negotiate the GHCB protocol version. */
567 	if (sev_status & MSR_AMD64_SEV_ES_ENABLED) {
568 		if (!sev_es_negotiate_protocol())
569 			sev_es_terminate(SEV_TERM_SET_GEN, GHCB_SEV_ES_PROT_UNSUPPORTED);
570 	}
571 
572 	/*
573 	 * SNP is supported in v2 of the GHCB spec which mandates support for HV
574 	 * features.
575 	 */
576 	if (sev_status & MSR_AMD64_SEV_SNP_ENABLED) {
577 		u64 hv_features;
578 		int ret;
579 
580 		hv_features = get_hv_features();
581 		if (!(hv_features & GHCB_HV_FT_SNP))
582 			sev_es_terminate(SEV_TERM_SET_GEN, GHCB_SNP_UNSUPPORTED);
583 
584 		/*
585 		 * Enforce running at VMPL0 or with an SVSM.
586 		 *
587 		 * Use RMPADJUST (see the rmpadjust() function for a description of
588 		 * what the instruction does) to update the VMPL1 permissions of a
589 		 * page. If the guest is running at VMPL0, this will succeed. If the
590 		 * guest is running at any other VMPL, this will fail. Linux SNP guests
591 		 * only ever run at a single VMPL level so permission mask changes of a
592 		 * lesser-privileged VMPL are a don't-care.
593 		 */
594 		ret = rmpadjust((unsigned long)&boot_ghcb_page, RMP_PG_SIZE_4K, 1);
595 
596 		/*
597 		 * Running at VMPL0 is not required if an SVSM is present and the hypervisor
598 		 * supports the required SVSM GHCB events.
599 		 */
600 		if (ret &&
601 		    !(snp_vmpl && (hv_features & GHCB_HV_FT_SNP_MULTI_VMPL)))
602 			sev_es_terminate(SEV_TERM_SET_LINUX, GHCB_TERM_NOT_VMPL0);
603 	}
604 
605 	if (snp && !(sev_status & MSR_AMD64_SEV_SNP_ENABLED))
606 		error("SEV-SNP supported indicated by CC blob, but not SEV status MSR.");
607 
608 	sme_me_mask = BIT_ULL(bitpos);
609 }
610 
611 /*
612  * sev_get_status - Retrieve the SEV status mask
613  *
614  * Returns 0 if the CPU is not SEV capable, otherwise the value of the
615  * AMD64_SEV MSR.
616  */
sev_get_status(void)617 u64 sev_get_status(void)
618 {
619 	struct msr m;
620 
621 	if (sev_check_cpu_support() < 0)
622 		return 0;
623 
624 	boot_rdmsr(MSR_AMD64_SEV, &m);
625 	return m.q;
626 }
627 
sev_prep_identity_maps(unsigned long top_level_pgt)628 void sev_prep_identity_maps(unsigned long top_level_pgt)
629 {
630 	/*
631 	 * The Confidential Computing blob is used very early in uncompressed
632 	 * kernel to find the in-memory CPUID table to handle CPUID
633 	 * instructions. Make sure an identity-mapping exists so it can be
634 	 * accessed after switchover.
635 	 */
636 	if (sev_snp_enabled()) {
637 		unsigned long cc_info_pa = boot_params_ptr->cc_blob_address;
638 		struct cc_blob_sev_info *cc_info;
639 
640 		kernel_add_identity_map(cc_info_pa, cc_info_pa + sizeof(*cc_info));
641 
642 		cc_info = (struct cc_blob_sev_info *)cc_info_pa;
643 		kernel_add_identity_map(cc_info->cpuid_phys, cc_info->cpuid_phys + cc_info->cpuid_len);
644 	}
645 
646 	sev_verify_cbit(top_level_pgt);
647 }
648