1faa6c1f6SMatthias Ringwald /* 2faa6c1f6SMatthias Ringwald * Copyright (C) 2009-2012 by Matthias Ringwald 3faa6c1f6SMatthias Ringwald * 4faa6c1f6SMatthias Ringwald * Redistribution and use in source and binary forms, with or without 5faa6c1f6SMatthias Ringwald * modification, are permitted provided that the following conditions 6faa6c1f6SMatthias Ringwald * are met: 7faa6c1f6SMatthias Ringwald * 8faa6c1f6SMatthias Ringwald * 1. Redistributions of source code must retain the above copyright 9faa6c1f6SMatthias Ringwald * notice, this list of conditions and the following disclaimer. 10faa6c1f6SMatthias Ringwald * 2. Redistributions in binary form must reproduce the above copyright 11faa6c1f6SMatthias Ringwald * notice, this list of conditions and the following disclaimer in the 12faa6c1f6SMatthias Ringwald * documentation and/or other materials provided with the distribution. 13faa6c1f6SMatthias Ringwald * 3. Neither the name of the copyright holders nor the names of 14faa6c1f6SMatthias Ringwald * contributors may be used to endorse or promote products derived 15faa6c1f6SMatthias Ringwald * from this software without specific prior written permission. 16faa6c1f6SMatthias Ringwald * 4. Any redistribution, use, or modification is done solely for 17faa6c1f6SMatthias Ringwald * personal benefit and not for any commercial purpose or for 18faa6c1f6SMatthias Ringwald * monetary gain. 19faa6c1f6SMatthias Ringwald * 20faa6c1f6SMatthias Ringwald * THIS SOFTWARE IS PROVIDED BY MATTHIAS RINGWALD AND CONTRIBUTORS 21faa6c1f6SMatthias Ringwald * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 22faa6c1f6SMatthias Ringwald * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS 23faa6c1f6SMatthias Ringwald * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL MATTHIAS 24faa6c1f6SMatthias Ringwald * RINGWALD OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, 25faa6c1f6SMatthias Ringwald * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 26faa6c1f6SMatthias Ringwald * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS 27faa6c1f6SMatthias Ringwald * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 28faa6c1f6SMatthias Ringwald * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 29faa6c1f6SMatthias Ringwald * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF 30faa6c1f6SMatthias Ringwald * THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 31faa6c1f6SMatthias Ringwald * SUCH DAMAGE. 32faa6c1f6SMatthias Ringwald * 3351acb414SMatthias Ringwald * Please inquire about commercial licensing options at [email protected] 34faa6c1f6SMatthias Ringwald * 35faa6c1f6SMatthias Ringwald */ 36faa6c1f6SMatthias Ringwald 37faa6c1f6SMatthias Ringwald /* 38fb55bd0aSMatthias Ringwald * btstack_chipset_cc256x.c 39faa6c1f6SMatthias Ringwald * 40faa6c1f6SMatthias Ringwald * Adapter to use cc256x-based chipsets with BTstack 41faa6c1f6SMatthias Ringwald * 42faa6c1f6SMatthias Ringwald * Handles init script (a.k.a. Service Patch) 43faa6c1f6SMatthias Ringwald * Allows for non-standard UART baud rate 44faa6c1f6SMatthias Ringwald * Allows to configure transmit power 45faa6c1f6SMatthias Ringwald * Allows to activate eHCILL deep sleep mode 46faa6c1f6SMatthias Ringwald * 47faa6c1f6SMatthias Ringwald * Issues with mspgcc LTS: 48faa6c1f6SMatthias Ringwald * - 20 bit support is not there yet -> .text cannot get bigger than 48 kb 49faa6c1f6SMatthias Ringwald * - arrays cannot have more than 32k entries 50faa6c1f6SMatthias Ringwald * 51faa6c1f6SMatthias Ringwald * workarounds: 52faa6c1f6SMatthias Ringwald * - store init script in .fartext and use assembly code to read from there 53faa6c1f6SMatthias Ringwald * - split into two arrays 54faa6c1f6SMatthias Ringwald * 55faa6c1f6SMatthias Ringwald * Issues with AVR 56faa6c1f6SMatthias Ringwald * - Harvard architecture doesn't allow to store init script directly -> use avr-libc helpers 57faa6c1f6SMatthias Ringwald * 58faa6c1f6SMatthias Ringwald * Documentation for TI VS CC256x commands: http://processors.wiki.ti.com/index.php/CC256x_VS_HCI_Commands 59faa6c1f6SMatthias Ringwald * 60faa6c1f6SMatthias Ringwald */ 61faa6c1f6SMatthias Ringwald 62faa6c1f6SMatthias Ringwald #include "btstack_config.h" 63fb55bd0aSMatthias Ringwald #include "btstack_chipset_cc256x.h" 64faa6c1f6SMatthias Ringwald 65faa6c1f6SMatthias Ringwald #include <stddef.h> /* NULL */ 66faa6c1f6SMatthias Ringwald #include <stdio.h> 67faa6c1f6SMatthias Ringwald #include <string.h> /* memcpy */ 68faa6c1f6SMatthias Ringwald 69faa6c1f6SMatthias Ringwald #if defined(__GNUC__) && defined(__MSP430X__) && (__MSP430X__ > 0) 70faa6c1f6SMatthias Ringwald #include "hal_compat.h" 71faa6c1f6SMatthias Ringwald #endif 72faa6c1f6SMatthias Ringwald 73faa6c1f6SMatthias Ringwald #ifdef __AVR__ 74faa6c1f6SMatthias Ringwald #include <avr/pgmspace.h> 75faa6c1f6SMatthias Ringwald #endif 76faa6c1f6SMatthias Ringwald 77faa6c1f6SMatthias Ringwald #include "btstack_control.h" 78faa6c1f6SMatthias Ringwald 79faa6c1f6SMatthias Ringwald 80faa6c1f6SMatthias Ringwald // actual init script provided by seperate .c file 81faa6c1f6SMatthias Ringwald extern const uint8_t cc256x_init_script[]; 82faa6c1f6SMatthias Ringwald extern const uint32_t cc256x_init_script_size; 83faa6c1f6SMatthias Ringwald 84faa6c1f6SMatthias Ringwald // init script 85faa6c1f6SMatthias Ringwald static uint32_t init_script_offset = 0; 86faa6c1f6SMatthias Ringwald static int16_t init_power_in_dB = 13; // 13 dBm 87faa6c1f6SMatthias Ringwald 88faa6c1f6SMatthias Ringwald // support for SCO over HCI 8971c4de7aSMatthias Ringwald #ifdef ENABLE_SCO_OVER_HCI 90faa6c1f6SMatthias Ringwald static int init_send_route_sco_over_hci = 0; 91*638e16f3SMatthias Ringwald static const uint8_t hci_route_sco_over_hci[] = { 92*638e16f3SMatthias Ringwald #if 1 935415113fSMatthias Ringwald // Follow recommendation from https://e2e.ti.com/support/wireless_connectivity/bluetooth_cc256x/f/660/t/397004 945415113fSMatthias Ringwald // route SCO over HCI (connection type=1, tx buffer size = 120, tx buffer max latency= 720, accept packets with CRC Error 955415113fSMatthias Ringwald 0x10, 0xfe, 0x05, 0x01, 0x78, 0xd0, 0x02, 0x01, 96*638e16f3SMatthias Ringwald #else 97*638e16f3SMatthias Ringwald // Configure SCO via I2S interface - 256 kbps 98*638e16f3SMatthias Ringwald // Send_HCI_VS_Write_CODEC_Config 0xFD06, 99*638e16f3SMatthias Ringwald 0x06, 0xfd, 100*638e16f3SMatthias Ringwald // len 101*638e16f3SMatthias Ringwald 34, 102*638e16f3SMatthias Ringwald //3072, - clock rate 3072000 hz 103*638e16f3SMatthias Ringwald 0x00, 0x01, 104*638e16f3SMatthias Ringwald // 0x00 - clock direction: output = master 105*638e16f3SMatthias Ringwald 0x00, 106*638e16f3SMatthias Ringwald // 8000, framesync frequency in hz 107*638e16f3SMatthias Ringwald 0x40, 0x1f, 0x00, 0x00, 108*638e16f3SMatthias Ringwald // 0x0001, framesync duty cycle 109*638e16f3SMatthias Ringwald 0x01, 0x00, 110*638e16f3SMatthias Ringwald // 1, framesync edge 111*638e16f3SMatthias Ringwald 1, 112*638e16f3SMatthias Ringwald // 0x00, framesync polarity 113*638e16f3SMatthias Ringwald 0x00, 114*638e16f3SMatthias Ringwald // 0x00, RESERVED 115*638e16f3SMatthias Ringwald 0x00, 116*638e16f3SMatthias Ringwald // 16, channel 1 out size 117*638e16f3SMatthias Ringwald 8, 0, 118*638e16f3SMatthias Ringwald // 0x0001, channel 1 out offset 119*638e16f3SMatthias Ringwald 0x01, 0x00, 120*638e16f3SMatthias Ringwald // 1, channel 1 out edge 121*638e16f3SMatthias Ringwald 1, 122*638e16f3SMatthias Ringwald // 16, channel 1 in size 123*638e16f3SMatthias Ringwald 8, 0, 124*638e16f3SMatthias Ringwald // 0x0001, channel 1 in offset 125*638e16f3SMatthias Ringwald 0x01, 0x00, 126*638e16f3SMatthias Ringwald // 0, channel 1 in edge 127*638e16f3SMatthias Ringwald 0, 128*638e16f3SMatthias Ringwald // 0x00, RESERVED 129*638e16f3SMatthias Ringwald 0x00, 130*638e16f3SMatthias Ringwald // 16, channel 2 out size 131*638e16f3SMatthias Ringwald 8, 0, 132*638e16f3SMatthias Ringwald // 17, channel 2 out offset 133*638e16f3SMatthias Ringwald 9, 0, 134*638e16f3SMatthias Ringwald // 0x01, channel 2 out edge 135*638e16f3SMatthias Ringwald 0x01, 136*638e16f3SMatthias Ringwald // 16, channel 2 in size 137*638e16f3SMatthias Ringwald 8, 0, 138*638e16f3SMatthias Ringwald // 17, channel 2 in offset 139*638e16f3SMatthias Ringwald 9, 0, 140*638e16f3SMatthias Ringwald // 0x00, channel 2 in edge 141*638e16f3SMatthias Ringwald 0x00, 142*638e16f3SMatthias Ringwald // 0x0001, RESERVED 143*638e16f3SMatthias Ringwald 0x00 144*638e16f3SMatthias Ringwald #endif 145faa6c1f6SMatthias Ringwald }; 146faa6c1f6SMatthias Ringwald #endif 147faa6c1f6SMatthias Ringwald 148fb55bd0aSMatthias Ringwald static void chipset_init(const void * config){ 149faa6c1f6SMatthias Ringwald init_script_offset = 0; 15071c4de7aSMatthias Ringwald #ifdef ENABLE_SCO_OVER_HCI 151faa6c1f6SMatthias Ringwald init_send_route_sco_over_hci = 1; 152faa6c1f6SMatthias Ringwald #endif 153faa6c1f6SMatthias Ringwald } 154faa6c1f6SMatthias Ringwald 155faa6c1f6SMatthias Ringwald static void chipset_set_baudrate_command(uint32_t baudrate, uint8_t *hci_cmd_buffer){ 156faa6c1f6SMatthias Ringwald hci_cmd_buffer[0] = 0x36; 157faa6c1f6SMatthias Ringwald hci_cmd_buffer[1] = 0xFF; 158faa6c1f6SMatthias Ringwald hci_cmd_buffer[2] = 0x04; 159faa6c1f6SMatthias Ringwald hci_cmd_buffer[3] = baudrate & 0xff; 160faa6c1f6SMatthias Ringwald hci_cmd_buffer[4] = (baudrate >> 8) & 0xff; 161faa6c1f6SMatthias Ringwald hci_cmd_buffer[5] = (baudrate >> 16) & 0xff; 162faa6c1f6SMatthias Ringwald hci_cmd_buffer[6] = 0; 163faa6c1f6SMatthias Ringwald } 164faa6c1f6SMatthias Ringwald 165faa6c1f6SMatthias Ringwald static void chipset_set_bd_addr_command(bd_addr_t addr, uint8_t *hci_cmd_buffer){ 166e63eef5dSMatthias Ringwald hci_cmd_buffer[0] = 0x06; 167e63eef5dSMatthias Ringwald hci_cmd_buffer[1] = 0xFC; 168e63eef5dSMatthias Ringwald hci_cmd_buffer[2] = 0x06; 169e63eef5dSMatthias Ringwald reverse_bd_addr(addr, &hci_cmd_buffer[3]); 170faa6c1f6SMatthias Ringwald } 171faa6c1f6SMatthias Ringwald 172faa6c1f6SMatthias Ringwald // Output Power control from: http://e2e.ti.com/support/low_power_rf/f/660/p/134853/484767.aspx 173faa6c1f6SMatthias Ringwald #define NUM_POWER_LEVELS 16 174faa6c1f6SMatthias Ringwald #define DB_MIN_LEVEL -35 175faa6c1f6SMatthias Ringwald #define DB_PER_LEVEL 5 176faa6c1f6SMatthias Ringwald #define DB_DYNAMIC_RANGE 30 177faa6c1f6SMatthias Ringwald 178faa6c1f6SMatthias Ringwald static int get_max_power_for_modulation_type(int type){ 179faa6c1f6SMatthias Ringwald // a) limit max output power 180faa6c1f6SMatthias Ringwald int power_db; 181faa6c1f6SMatthias Ringwald switch (type){ 182faa6c1f6SMatthias Ringwald case 0: // GFSK 183faa6c1f6SMatthias Ringwald power_db = 12; 184faa6c1f6SMatthias Ringwald break; 185faa6c1f6SMatthias Ringwald default: // EDRx 186faa6c1f6SMatthias Ringwald power_db = 10; 187faa6c1f6SMatthias Ringwald break; 188faa6c1f6SMatthias Ringwald } 189faa6c1f6SMatthias Ringwald if (power_db > init_power_in_dB) { 190faa6c1f6SMatthias Ringwald power_db = init_power_in_dB; 191faa6c1f6SMatthias Ringwald } 192faa6c1f6SMatthias Ringwald return power_db; 193faa6c1f6SMatthias Ringwald } 194faa6c1f6SMatthias Ringwald 195faa6c1f6SMatthias Ringwald static int get_highest_level_for_given_power(int power_db, int recommended_db){ 196faa6c1f6SMatthias Ringwald int i = NUM_POWER_LEVELS-1; 197faa6c1f6SMatthias Ringwald while (i) { 198faa6c1f6SMatthias Ringwald if (power_db <= recommended_db) { 199faa6c1f6SMatthias Ringwald return i; 200faa6c1f6SMatthias Ringwald } 201faa6c1f6SMatthias Ringwald power_db -= DB_PER_LEVEL; 202faa6c1f6SMatthias Ringwald i--; 203faa6c1f6SMatthias Ringwald } 204faa6c1f6SMatthias Ringwald return 0; 205faa6c1f6SMatthias Ringwald } 206faa6c1f6SMatthias Ringwald 207faa6c1f6SMatthias Ringwald static void update_set_power_vector(uint8_t *hci_cmd_buffer){ 208faa6c1f6SMatthias Ringwald int i; 209faa6c1f6SMatthias Ringwald int modulation_type = hci_cmd_buffer[3]; 210faa6c1f6SMatthias Ringwald int power_db = get_max_power_for_modulation_type(modulation_type); 211faa6c1f6SMatthias Ringwald int dynamic_range = 0; 212faa6c1f6SMatthias Ringwald 213faa6c1f6SMatthias Ringwald // f) don't touch level 0 214faa6c1f6SMatthias Ringwald for ( i = (NUM_POWER_LEVELS-1) ; i >= 1 ; i--){ 215faa6c1f6SMatthias Ringwald 216faa6c1f6SMatthias Ringwald #ifdef ENABLE_BLE 217faa6c1f6SMatthias Ringwald // level 1 is BLE transmit power for GFSK 218faa6c1f6SMatthias Ringwald if (i == 1 && modulation_type == 0) { 219faa6c1f6SMatthias Ringwald hci_cmd_buffer[4+1] = 2 * get_max_power_for_modulation_type(modulation_type); 220faa6c1f6SMatthias Ringwald // as level 0 isn't set, we're done 221faa6c1f6SMatthias Ringwald continue; 222faa6c1f6SMatthias Ringwald } 223faa6c1f6SMatthias Ringwald #endif 224faa6c1f6SMatthias Ringwald hci_cmd_buffer[4+i] = 2 * power_db; 225faa6c1f6SMatthias Ringwald 226faa6c1f6SMatthias Ringwald if (dynamic_range + DB_PER_LEVEL > DB_DYNAMIC_RANGE) continue; // e) 227faa6c1f6SMatthias Ringwald 228faa6c1f6SMatthias Ringwald power_db -= DB_PER_LEVEL; // d) 229faa6c1f6SMatthias Ringwald dynamic_range += DB_PER_LEVEL; 230faa6c1f6SMatthias Ringwald 231faa6c1f6SMatthias Ringwald if (power_db > DB_MIN_LEVEL) continue; 232faa6c1f6SMatthias Ringwald 233faa6c1f6SMatthias Ringwald power_db = DB_MIN_LEVEL; // b) 234faa6c1f6SMatthias Ringwald } 235faa6c1f6SMatthias Ringwald } 236faa6c1f6SMatthias Ringwald 237faa6c1f6SMatthias Ringwald // max permitted power for class 2 devices: 4 dBm 238faa6c1f6SMatthias Ringwald static void update_set_class2_single_power(uint8_t * hci_cmd_buffer){ 239faa6c1f6SMatthias Ringwald const int max_power_class_2 = 4; 240faa6c1f6SMatthias Ringwald int i = 0; 241faa6c1f6SMatthias Ringwald for (i=0;i<3;i++){ 242faa6c1f6SMatthias Ringwald hci_cmd_buffer[3+i] = get_highest_level_for_given_power(get_max_power_for_modulation_type(i), max_power_class_2); 243faa6c1f6SMatthias Ringwald } 244faa6c1f6SMatthias Ringwald } 245faa6c1f6SMatthias Ringwald 246faa6c1f6SMatthias Ringwald // eHCILL activate from http://e2e.ti.com/support/low_power_rf/f/660/p/134855/484776.aspx 247faa6c1f6SMatthias Ringwald static void update_sleep_mode_configurations(uint8_t * hci_cmd_buffer){ 248f6a20ec9SMatthias Ringwald #ifdef ENABLE_EHCILL 249faa6c1f6SMatthias Ringwald hci_cmd_buffer[4] = 1; 250f6a20ec9SMatthias Ringwald #else 251faa6c1f6SMatthias Ringwald hci_cmd_buffer[4] = 0; 252f6a20ec9SMatthias Ringwald #endif 253faa6c1f6SMatthias Ringwald } 254faa6c1f6SMatthias Ringwald 255faa6c1f6SMatthias Ringwald static void update_init_script_command(uint8_t *hci_cmd_buffer){ 256faa6c1f6SMatthias Ringwald 257faa6c1f6SMatthias Ringwald uint16_t opcode = hci_cmd_buffer[0] | (hci_cmd_buffer[1] << 8); 258faa6c1f6SMatthias Ringwald 259faa6c1f6SMatthias Ringwald switch (opcode){ 260faa6c1f6SMatthias Ringwald case 0xFD87: 261faa6c1f6SMatthias Ringwald update_set_class2_single_power(hci_cmd_buffer); 262faa6c1f6SMatthias Ringwald break; 263faa6c1f6SMatthias Ringwald case 0xFD82: 264faa6c1f6SMatthias Ringwald update_set_power_vector(hci_cmd_buffer); 265faa6c1f6SMatthias Ringwald break; 266faa6c1f6SMatthias Ringwald case 0xFD0C: 267faa6c1f6SMatthias Ringwald update_sleep_mode_configurations(hci_cmd_buffer); 268faa6c1f6SMatthias Ringwald break; 269faa6c1f6SMatthias Ringwald default: 270faa6c1f6SMatthias Ringwald break; 271faa6c1f6SMatthias Ringwald } 272faa6c1f6SMatthias Ringwald } 273faa6c1f6SMatthias Ringwald 274faa6c1f6SMatthias Ringwald static btstack_chipset_result_t chipset_next_command(uint8_t * hci_cmd_buffer){ 275faa6c1f6SMatthias Ringwald if (init_script_offset >= cc256x_init_script_size) { 276faa6c1f6SMatthias Ringwald 27771c4de7aSMatthias Ringwald #ifdef ENABLE_SCO_OVER_HCI 278faa6c1f6SMatthias Ringwald // append send route SCO over HCI if requested 279faa6c1f6SMatthias Ringwald if (init_send_route_sco_over_hci){ 280faa6c1f6SMatthias Ringwald init_send_route_sco_over_hci = 0; 281faa6c1f6SMatthias Ringwald memcpy(hci_cmd_buffer, hci_route_sco_over_hci, sizeof(hci_route_sco_over_hci)); 282faa6c1f6SMatthias Ringwald return BTSTACK_CHIPSET_VALID_COMMAND; 283faa6c1f6SMatthias Ringwald } 284faa6c1f6SMatthias Ringwald #endif 285faa6c1f6SMatthias Ringwald 286faa6c1f6SMatthias Ringwald return BTSTACK_CHIPSET_DONE; 287faa6c1f6SMatthias Ringwald } 288faa6c1f6SMatthias Ringwald 289faa6c1f6SMatthias Ringwald // extracted init script has 0x01 cmd packet type, but BTstack expects them without 290faa6c1f6SMatthias Ringwald init_script_offset++; 291faa6c1f6SMatthias Ringwald 292faa6c1f6SMatthias Ringwald #if defined(__GNUC__) && defined(__MSP430X__) && (__MSP430X__ > 0) 293faa6c1f6SMatthias Ringwald 294faa6c1f6SMatthias Ringwald // workaround: use FlashReadBlock with 32-bit integer and assume init script starts at 0x10000 295faa6c1f6SMatthias Ringwald uint32_t init_script_addr = 0x10000; 296faa6c1f6SMatthias Ringwald FlashReadBlock(&hci_cmd_buffer[0], init_script_addr + init_script_offset, 3); // cmd header 297faa6c1f6SMatthias Ringwald init_script_offset += 3; 298faa6c1f6SMatthias Ringwald int payload_len = hci_cmd_buffer[2]; 299faa6c1f6SMatthias Ringwald FlashReadBlock(&hci_cmd_buffer[3], init_script_addr + init_script_offset, payload_len); // cmd payload 300faa6c1f6SMatthias Ringwald 301faa6c1f6SMatthias Ringwald #elif defined (__AVR__) 302faa6c1f6SMatthias Ringwald 303faa6c1f6SMatthias Ringwald // workaround: use memcpy_P to access init script in lower 64 kB of flash 304faa6c1f6SMatthias Ringwald memcpy_P(&hci_cmd_buffer[0], &cc256x_init_script[init_script_offset], 3); 305faa6c1f6SMatthias Ringwald init_script_offset += 3; 306faa6c1f6SMatthias Ringwald int payload_len = hci_cmd_buffer[2]; 307faa6c1f6SMatthias Ringwald memcpy_P(&hci_cmd_buffer[3], &cc256x_init_script[init_script_offset], payload_len); 308faa6c1f6SMatthias Ringwald 309faa6c1f6SMatthias Ringwald #else 310faa6c1f6SMatthias Ringwald 311faa6c1f6SMatthias Ringwald // use memcpy with pointer 312faa6c1f6SMatthias Ringwald uint8_t * init_script_ptr = (uint8_t*) &cc256x_init_script[0]; 313faa6c1f6SMatthias Ringwald memcpy(&hci_cmd_buffer[0], init_script_ptr + init_script_offset, 3); // cmd header 314faa6c1f6SMatthias Ringwald init_script_offset += 3; 315faa6c1f6SMatthias Ringwald int payload_len = hci_cmd_buffer[2]; 316faa6c1f6SMatthias Ringwald memcpy(&hci_cmd_buffer[3], init_script_ptr + init_script_offset, payload_len); // cmd payload 317faa6c1f6SMatthias Ringwald 318faa6c1f6SMatthias Ringwald #endif 319faa6c1f6SMatthias Ringwald 320faa6c1f6SMatthias Ringwald init_script_offset += payload_len; 321faa6c1f6SMatthias Ringwald 322faa6c1f6SMatthias Ringwald // control power commands and ehcill 323faa6c1f6SMatthias Ringwald update_init_script_command(hci_cmd_buffer); 324faa6c1f6SMatthias Ringwald 325faa6c1f6SMatthias Ringwald return BTSTACK_CHIPSET_VALID_COMMAND; 326faa6c1f6SMatthias Ringwald } 327faa6c1f6SMatthias Ringwald 328faa6c1f6SMatthias Ringwald 329faa6c1f6SMatthias Ringwald // MARK: public API 330faa6c1f6SMatthias Ringwald void btstack_chipset_cc256x_set_power(int16_t power_in_dB){ 331faa6c1f6SMatthias Ringwald init_power_in_dB = power_in_dB; 332faa6c1f6SMatthias Ringwald } 333faa6c1f6SMatthias Ringwald 334faa6c1f6SMatthias Ringwald static const btstack_chipset_t btstack_chipset_cc256x = { 335faa6c1f6SMatthias Ringwald "CC256x", 336faa6c1f6SMatthias Ringwald chipset_init, 337faa6c1f6SMatthias Ringwald chipset_next_command, 338faa6c1f6SMatthias Ringwald chipset_set_baudrate_command, 339e63eef5dSMatthias Ringwald chipset_set_bd_addr_command, 340faa6c1f6SMatthias Ringwald }; 341faa6c1f6SMatthias Ringwald 342faa6c1f6SMatthias Ringwald const btstack_chipset_t * btstack_chipset_cc256x_instance(void){ 343faa6c1f6SMatthias Ringwald return &btstack_chipset_cc256x; 344faa6c1f6SMatthias Ringwald } 345faa6c1f6SMatthias Ringwald 346