1 /* 2 * Copyright 2014, 2015 Red Hat. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * on the rights to use, copy, modify, merge, publish, distribute, sub 8 * license, and/or sell copies of the Software, and to permit persons to whom 9 * the Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice (including the next 12 * paragraph) shall be included in all copies or substantial portions of the 13 * Software. 14 * 15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL 18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, 19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR 20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE 21 * USE OR OTHER DEALINGS IN THE SOFTWARE. 22 */ 23 #ifndef VIRGL_HW_H 24 #define VIRGL_HW_H 25 26 #include <stdint.h> 27 28 struct virgl_box { 29 uint32_t x, y, z; 30 uint32_t w, h, d; 31 }; 32 33 /* formats known by the HW device - based on gallium subset */ 34 enum virgl_formats { 35 VIRGL_FORMAT_NONE = 0, 36 VIRGL_FORMAT_B8G8R8A8_UNORM = 1, 37 VIRGL_FORMAT_B8G8R8X8_UNORM = 2, 38 VIRGL_FORMAT_A8R8G8B8_UNORM = 3, 39 VIRGL_FORMAT_X8R8G8B8_UNORM = 4, 40 VIRGL_FORMAT_B5G5R5A1_UNORM = 5, 41 VIRGL_FORMAT_B4G4R4A4_UNORM = 6, 42 VIRGL_FORMAT_B5G6R5_UNORM = 7, 43 VIRGL_FORMAT_R10G10B10A2_UNORM = 8, 44 VIRGL_FORMAT_L8_UNORM = 9, /**< ubyte luminance */ 45 VIRGL_FORMAT_A8_UNORM = 10, /**< ubyte alpha */ 46 VIRGL_FORMAT_I8_UNORM = 11, 47 VIRGL_FORMAT_L8A8_UNORM = 12, /**< ubyte alpha, luminance */ 48 VIRGL_FORMAT_L16_UNORM = 13, /**< ushort luminance */ 49 VIRGL_FORMAT_UYVY = 14, 50 VIRGL_FORMAT_YUYV = 15, 51 VIRGL_FORMAT_Z16_UNORM = 16, 52 VIRGL_FORMAT_Z32_UNORM = 17, 53 VIRGL_FORMAT_Z32_FLOAT = 18, 54 VIRGL_FORMAT_Z24_UNORM_S8_UINT = 19, 55 VIRGL_FORMAT_S8_UINT_Z24_UNORM = 20, 56 VIRGL_FORMAT_Z24X8_UNORM = 21, 57 VIRGL_FORMAT_X8Z24_UNORM = 22, 58 VIRGL_FORMAT_S8_UINT = 23, /**< ubyte stencil */ 59 VIRGL_FORMAT_R64_FLOAT = 24, 60 VIRGL_FORMAT_R64G64_FLOAT = 25, 61 VIRGL_FORMAT_R64G64B64_FLOAT = 26, 62 VIRGL_FORMAT_R64G64B64A64_FLOAT = 27, 63 VIRGL_FORMAT_R32_FLOAT = 28, 64 VIRGL_FORMAT_R32G32_FLOAT = 29, 65 VIRGL_FORMAT_R32G32B32_FLOAT = 30, 66 VIRGL_FORMAT_R32G32B32A32_FLOAT = 31, 67 68 VIRGL_FORMAT_R32_UNORM = 32, 69 VIRGL_FORMAT_R32G32_UNORM = 33, 70 VIRGL_FORMAT_R32G32B32_UNORM = 34, 71 VIRGL_FORMAT_R32G32B32A32_UNORM = 35, 72 VIRGL_FORMAT_R32_USCALED = 36, 73 VIRGL_FORMAT_R32G32_USCALED = 37, 74 VIRGL_FORMAT_R32G32B32_USCALED = 38, 75 VIRGL_FORMAT_R32G32B32A32_USCALED = 39, 76 VIRGL_FORMAT_R32_SNORM = 40, 77 VIRGL_FORMAT_R32G32_SNORM = 41, 78 VIRGL_FORMAT_R32G32B32_SNORM = 42, 79 VIRGL_FORMAT_R32G32B32A32_SNORM = 43, 80 VIRGL_FORMAT_R32_SSCALED = 44, 81 VIRGL_FORMAT_R32G32_SSCALED = 45, 82 VIRGL_FORMAT_R32G32B32_SSCALED = 46, 83 VIRGL_FORMAT_R32G32B32A32_SSCALED = 47, 84 85 VIRGL_FORMAT_R16_UNORM = 48, 86 VIRGL_FORMAT_R16G16_UNORM = 49, 87 VIRGL_FORMAT_R16G16B16_UNORM = 50, 88 VIRGL_FORMAT_R16G16B16A16_UNORM = 51, 89 90 VIRGL_FORMAT_R16_USCALED = 52, 91 VIRGL_FORMAT_R16G16_USCALED = 53, 92 VIRGL_FORMAT_R16G16B16_USCALED = 54, 93 VIRGL_FORMAT_R16G16B16A16_USCALED = 55, 94 95 VIRGL_FORMAT_R16_SNORM = 56, 96 VIRGL_FORMAT_R16G16_SNORM = 57, 97 VIRGL_FORMAT_R16G16B16_SNORM = 58, 98 VIRGL_FORMAT_R16G16B16A16_SNORM = 59, 99 100 VIRGL_FORMAT_R16_SSCALED = 60, 101 VIRGL_FORMAT_R16G16_SSCALED = 61, 102 VIRGL_FORMAT_R16G16B16_SSCALED = 62, 103 VIRGL_FORMAT_R16G16B16A16_SSCALED = 63, 104 105 VIRGL_FORMAT_R8_UNORM = 64, 106 VIRGL_FORMAT_R8G8_UNORM = 65, 107 VIRGL_FORMAT_R8G8B8_UNORM = 66, 108 VIRGL_FORMAT_R8G8B8A8_UNORM = 67, 109 VIRGL_FORMAT_X8B8G8R8_UNORM = 68, 110 111 VIRGL_FORMAT_R8_USCALED = 69, 112 VIRGL_FORMAT_R8G8_USCALED = 70, 113 VIRGL_FORMAT_R8G8B8_USCALED = 71, 114 VIRGL_FORMAT_R8G8B8A8_USCALED = 72, 115 116 VIRGL_FORMAT_R8_SNORM = 74, 117 VIRGL_FORMAT_R8G8_SNORM = 75, 118 VIRGL_FORMAT_R8G8B8_SNORM = 76, 119 VIRGL_FORMAT_R8G8B8A8_SNORM = 77, 120 121 VIRGL_FORMAT_R8_SSCALED = 82, 122 VIRGL_FORMAT_R8G8_SSCALED = 83, 123 VIRGL_FORMAT_R8G8B8_SSCALED = 84, 124 VIRGL_FORMAT_R8G8B8A8_SSCALED = 85, 125 126 VIRGL_FORMAT_R32_FIXED = 87, 127 VIRGL_FORMAT_R32G32_FIXED = 88, 128 VIRGL_FORMAT_R32G32B32_FIXED = 89, 129 VIRGL_FORMAT_R32G32B32A32_FIXED = 90, 130 131 VIRGL_FORMAT_R16_FLOAT = 91, 132 VIRGL_FORMAT_R16G16_FLOAT = 92, 133 VIRGL_FORMAT_R16G16B16_FLOAT = 93, 134 VIRGL_FORMAT_R16G16B16A16_FLOAT = 94, 135 136 VIRGL_FORMAT_L8_SRGB = 95, 137 VIRGL_FORMAT_L8A8_SRGB = 96, 138 VIRGL_FORMAT_R8G8B8_SRGB = 97, 139 VIRGL_FORMAT_A8B8G8R8_SRGB = 98, 140 VIRGL_FORMAT_X8B8G8R8_SRGB = 99, 141 VIRGL_FORMAT_B8G8R8A8_SRGB = 100, 142 VIRGL_FORMAT_B8G8R8X8_SRGB = 101, 143 VIRGL_FORMAT_A8R8G8B8_SRGB = 102, 144 VIRGL_FORMAT_X8R8G8B8_SRGB = 103, 145 VIRGL_FORMAT_R8G8B8A8_SRGB = 104, 146 147 /* compressed formats */ 148 VIRGL_FORMAT_DXT1_RGB = 105, 149 VIRGL_FORMAT_DXT1_RGBA = 106, 150 VIRGL_FORMAT_DXT3_RGBA = 107, 151 VIRGL_FORMAT_DXT5_RGBA = 108, 152 153 /* sRGB, compressed */ 154 VIRGL_FORMAT_DXT1_SRGB = 109, 155 VIRGL_FORMAT_DXT1_SRGBA = 110, 156 VIRGL_FORMAT_DXT3_SRGBA = 111, 157 VIRGL_FORMAT_DXT5_SRGBA = 112, 158 159 /* rgtc compressed */ 160 VIRGL_FORMAT_RGTC1_UNORM = 113, 161 VIRGL_FORMAT_RGTC1_SNORM = 114, 162 VIRGL_FORMAT_RGTC2_UNORM = 115, 163 VIRGL_FORMAT_RGTC2_SNORM = 116, 164 165 VIRGL_FORMAT_R8G8_B8G8_UNORM = 117, 166 VIRGL_FORMAT_G8R8_G8B8_UNORM = 118, 167 168 VIRGL_FORMAT_R8SG8SB8UX8U_NORM = 119, 169 VIRGL_FORMAT_R5SG5SB6U_NORM = 120, 170 171 VIRGL_FORMAT_A8B8G8R8_UNORM = 121, 172 VIRGL_FORMAT_B5G5R5X1_UNORM = 122, 173 VIRGL_FORMAT_R10G10B10A2_USCALED = 123, 174 VIRGL_FORMAT_R11G11B10_FLOAT = 124, 175 VIRGL_FORMAT_R9G9B9E5_FLOAT = 125, 176 VIRGL_FORMAT_Z32_FLOAT_S8X24_UINT = 126, 177 VIRGL_FORMAT_R1_UNORM = 127, 178 VIRGL_FORMAT_R10G10B10X2_USCALED = 128, 179 VIRGL_FORMAT_R10G10B10X2_SNORM = 129, 180 181 VIRGL_FORMAT_L4A4_UNORM = 130, 182 VIRGL_FORMAT_B10G10R10A2_UNORM = 131, 183 VIRGL_FORMAT_R10SG10SB10SA2U_NORM = 132, 184 VIRGL_FORMAT_R8G8Bx_SNORM = 133, 185 VIRGL_FORMAT_R8G8B8X8_UNORM = 134, 186 VIRGL_FORMAT_B4G4R4X4_UNORM = 135, 187 VIRGL_FORMAT_X24S8_UINT = 136, 188 VIRGL_FORMAT_S8X24_UINT = 137, 189 VIRGL_FORMAT_X32_S8X24_UINT = 138, 190 VIRGL_FORMAT_B2G3R3_UNORM = 139, 191 192 VIRGL_FORMAT_L16A16_UNORM = 140, 193 VIRGL_FORMAT_A16_UNORM = 141, 194 VIRGL_FORMAT_I16_UNORM = 142, 195 196 VIRGL_FORMAT_LATC1_UNORM = 143, 197 VIRGL_FORMAT_LATC1_SNORM = 144, 198 VIRGL_FORMAT_LATC2_UNORM = 145, 199 VIRGL_FORMAT_LATC2_SNORM = 146, 200 201 VIRGL_FORMAT_A8_SNORM = 147, 202 VIRGL_FORMAT_L8_SNORM = 148, 203 VIRGL_FORMAT_L8A8_SNORM = 149, 204 VIRGL_FORMAT_I8_SNORM = 150, 205 VIRGL_FORMAT_A16_SNORM = 151, 206 VIRGL_FORMAT_L16_SNORM = 152, 207 VIRGL_FORMAT_L16A16_SNORM = 153, 208 VIRGL_FORMAT_I16_SNORM = 154, 209 210 VIRGL_FORMAT_A16_FLOAT = 155, 211 VIRGL_FORMAT_L16_FLOAT = 156, 212 VIRGL_FORMAT_L16A16_FLOAT = 157, 213 VIRGL_FORMAT_I16_FLOAT = 158, 214 VIRGL_FORMAT_A32_FLOAT = 159, 215 VIRGL_FORMAT_L32_FLOAT = 160, 216 VIRGL_FORMAT_L32A32_FLOAT = 161, 217 VIRGL_FORMAT_I32_FLOAT = 162, 218 219 VIRGL_FORMAT_YV12 = 163, 220 VIRGL_FORMAT_YV16 = 164, 221 VIRGL_FORMAT_IYUV = 165, /**< aka I420 */ 222 VIRGL_FORMAT_NV12 = 166, 223 VIRGL_FORMAT_NV21 = 167, 224 225 VIRGL_FORMAT_A4R4_UNORM = 168, 226 VIRGL_FORMAT_R4A4_UNORM = 169, 227 VIRGL_FORMAT_R8A8_UNORM = 170, 228 VIRGL_FORMAT_A8R8_UNORM = 171, 229 230 VIRGL_FORMAT_R10G10B10A2_SSCALED = 172, 231 VIRGL_FORMAT_R10G10B10A2_SNORM = 173, 232 VIRGL_FORMAT_B10G10R10A2_USCALED = 174, 233 VIRGL_FORMAT_B10G10R10A2_SSCALED = 175, 234 VIRGL_FORMAT_B10G10R10A2_SNORM = 176, 235 236 VIRGL_FORMAT_R8_UINT = 177, 237 VIRGL_FORMAT_R8G8_UINT = 178, 238 VIRGL_FORMAT_R8G8B8_UINT = 179, 239 VIRGL_FORMAT_R8G8B8A8_UINT = 180, 240 241 VIRGL_FORMAT_R8_SINT = 181, 242 VIRGL_FORMAT_R8G8_SINT = 182, 243 VIRGL_FORMAT_R8G8B8_SINT = 183, 244 VIRGL_FORMAT_R8G8B8A8_SINT = 184, 245 246 VIRGL_FORMAT_R16_UINT = 185, 247 VIRGL_FORMAT_R16G16_UINT = 186, 248 VIRGL_FORMAT_R16G16B16_UINT = 187, 249 VIRGL_FORMAT_R16G16B16A16_UINT = 188, 250 251 VIRGL_FORMAT_R16_SINT = 189, 252 VIRGL_FORMAT_R16G16_SINT = 190, 253 VIRGL_FORMAT_R16G16B16_SINT = 191, 254 VIRGL_FORMAT_R16G16B16A16_SINT = 192, 255 VIRGL_FORMAT_R32_UINT = 193, 256 VIRGL_FORMAT_R32G32_UINT = 194, 257 VIRGL_FORMAT_R32G32B32_UINT = 195, 258 VIRGL_FORMAT_R32G32B32A32_UINT = 196, 259 260 VIRGL_FORMAT_R32_SINT = 197, 261 VIRGL_FORMAT_R32G32_SINT = 198, 262 VIRGL_FORMAT_R32G32B32_SINT = 199, 263 VIRGL_FORMAT_R32G32B32A32_SINT = 200, 264 265 VIRGL_FORMAT_A8_UINT = 201, 266 VIRGL_FORMAT_I8_UINT = 202, 267 VIRGL_FORMAT_L8_UINT = 203, 268 VIRGL_FORMAT_L8A8_UINT = 204, 269 270 VIRGL_FORMAT_A8_SINT = 205, 271 VIRGL_FORMAT_I8_SINT = 206, 272 VIRGL_FORMAT_L8_SINT = 207, 273 VIRGL_FORMAT_L8A8_SINT = 208, 274 275 VIRGL_FORMAT_A16_UINT = 209, 276 VIRGL_FORMAT_I16_UINT = 210, 277 VIRGL_FORMAT_L16_UINT = 211, 278 VIRGL_FORMAT_L16A16_UINT = 212, 279 280 VIRGL_FORMAT_A16_SINT = 213, 281 VIRGL_FORMAT_I16_SINT = 214, 282 VIRGL_FORMAT_L16_SINT = 215, 283 VIRGL_FORMAT_L16A16_SINT = 216, 284 285 VIRGL_FORMAT_A32_UINT = 217, 286 VIRGL_FORMAT_I32_UINT = 218, 287 VIRGL_FORMAT_L32_UINT = 219, 288 VIRGL_FORMAT_L32A32_UINT = 220, 289 290 VIRGL_FORMAT_A32_SINT = 221, 291 VIRGL_FORMAT_I32_SINT = 222, 292 VIRGL_FORMAT_L32_SINT = 223, 293 VIRGL_FORMAT_L32A32_SINT = 224, 294 295 VIRGL_FORMAT_B10G10R10A2_UINT = 225, 296 VIRGL_FORMAT_ETC1_RGB8 = 226, 297 VIRGL_FORMAT_R8G8_R8B8_UNORM = 227, 298 VIRGL_FORMAT_G8R8_B8R8_UNORM = 228, 299 VIRGL_FORMAT_R8G8B8X8_SNORM = 229, 300 301 VIRGL_FORMAT_R8G8B8X8_SRGB = 230, 302 303 VIRGL_FORMAT_R8G8B8X8_UINT = 231, 304 VIRGL_FORMAT_R8G8B8X8_SINT = 232, 305 VIRGL_FORMAT_B10G10R10X2_UNORM = 233, 306 VIRGL_FORMAT_R16G16B16X16_UNORM = 234, 307 VIRGL_FORMAT_R16G16B16X16_SNORM = 235, 308 VIRGL_FORMAT_R16G16B16X16_FLOAT = 236, 309 VIRGL_FORMAT_R16G16B16X16_UINT = 237, 310 VIRGL_FORMAT_R16G16B16X16_SINT = 238, 311 VIRGL_FORMAT_R32G32B32X32_FLOAT = 239, 312 VIRGL_FORMAT_R32G32B32X32_UINT = 240, 313 VIRGL_FORMAT_R32G32B32X32_SINT = 241, 314 VIRGL_FORMAT_R8A8_SNORM = 242, 315 VIRGL_FORMAT_R16A16_UNORM = 243, 316 VIRGL_FORMAT_R16A16_SNORM = 244, 317 VIRGL_FORMAT_R16A16_FLOAT = 245, 318 VIRGL_FORMAT_R32A32_FLOAT = 246, 319 VIRGL_FORMAT_R8A8_UINT = 247, 320 VIRGL_FORMAT_R8A8_SINT = 248, 321 VIRGL_FORMAT_R16A16_UINT = 249, 322 VIRGL_FORMAT_R16A16_SINT = 250, 323 VIRGL_FORMAT_R32A32_UINT = 251, 324 VIRGL_FORMAT_R32A32_SINT = 252, 325 326 VIRGL_FORMAT_R10G10B10A2_UINT = 253, 327 VIRGL_FORMAT_B5G6R5_SRGB = 254, 328 329 VIRGL_FORMAT_BPTC_RGBA_UNORM = 255, 330 VIRGL_FORMAT_BPTC_SRGBA = 256, 331 VIRGL_FORMAT_BPTC_RGB_FLOAT = 257, 332 VIRGL_FORMAT_BPTC_RGB_UFLOAT = 258, 333 334 /*VIRGL_FORMAT_A8L8_UNORM = 259, Removed and no user */ 335 /*VIRGL_FORMAT_A8L8_SNORM = 260, Removed and no user */ 336 /*VIRGL_FORMAT_A8L8_SRGB = 261, Removed and no user */ 337 /*VIRGL_FORMAT_A16L16_UNORM = 262, Removed and no user */ 338 339 VIRGL_FORMAT_G8R8_UNORM = 263, 340 VIRGL_FORMAT_G8R8_SNORM = 264, 341 VIRGL_FORMAT_G16R16_UNORM = 265, 342 VIRGL_FORMAT_G16R16_SNORM = 266, 343 VIRGL_FORMAT_A8B8G8R8_SNORM = 267, 344 345 VIRGL_FORMAT_X8B8G8R8_SNORM = 268, 346 347 /* etc2 compressed */ 348 VIRGL_FORMAT_ETC2_RGB8 = 269, 349 VIRGL_FORMAT_ETC2_SRGB8 = 270, 350 VIRGL_FORMAT_ETC2_RGB8A1 = 271, 351 VIRGL_FORMAT_ETC2_SRGB8A1 = 272, 352 VIRGL_FORMAT_ETC2_RGBA8 = 273, 353 VIRGL_FORMAT_ETC2_SRGBA8 = 274, 354 VIRGL_FORMAT_ETC2_R11_UNORM = 275, 355 VIRGL_FORMAT_ETC2_R11_SNORM = 276, 356 VIRGL_FORMAT_ETC2_RG11_UNORM = 277, 357 VIRGL_FORMAT_ETC2_RG11_SNORM = 278, 358 359 /* astc compressed */ 360 VIRGL_FORMAT_ASTC_4x4 = 279, 361 VIRGL_FORMAT_ASTC_5x4 = 280, 362 VIRGL_FORMAT_ASTC_5x5 = 281, 363 VIRGL_FORMAT_ASTC_6x5 = 282, 364 VIRGL_FORMAT_ASTC_6x6 = 283, 365 VIRGL_FORMAT_ASTC_8x5 = 284, 366 VIRGL_FORMAT_ASTC_8x6 = 285, 367 VIRGL_FORMAT_ASTC_8x8 = 286, 368 VIRGL_FORMAT_ASTC_10x5 = 287, 369 VIRGL_FORMAT_ASTC_10x6 = 288, 370 VIRGL_FORMAT_ASTC_10x8 = 289, 371 VIRGL_FORMAT_ASTC_10x10 = 290, 372 VIRGL_FORMAT_ASTC_12x10 = 291, 373 VIRGL_FORMAT_ASTC_12x12 = 292, 374 VIRGL_FORMAT_ASTC_4x4_SRGB = 293, 375 VIRGL_FORMAT_ASTC_5x4_SRGB = 294, 376 VIRGL_FORMAT_ASTC_5x5_SRGB = 295, 377 VIRGL_FORMAT_ASTC_6x5_SRGB = 296, 378 VIRGL_FORMAT_ASTC_6x6_SRGB = 297, 379 VIRGL_FORMAT_ASTC_8x5_SRGB = 298, 380 VIRGL_FORMAT_ASTC_8x6_SRGB = 299, 381 VIRGL_FORMAT_ASTC_8x8_SRGB = 300, 382 VIRGL_FORMAT_ASTC_10x5_SRGB = 301, 383 VIRGL_FORMAT_ASTC_10x6_SRGB = 302, 384 VIRGL_FORMAT_ASTC_10x8_SRGB = 303, 385 VIRGL_FORMAT_ASTC_10x10_SRGB = 304, 386 VIRGL_FORMAT_ASTC_12x10_SRGB = 305, 387 VIRGL_FORMAT_ASTC_12x12_SRGB = 306, 388 389 VIRGL_FORMAT_R10G10B10X2_UNORM = 308, 390 VIRGL_FORMAT_A4B4G4R4_UNORM = 311, 391 392 VIRGL_FORMAT_R8_SRGB = 312, 393 VIRGL_FORMAT_R8G8_SRGB = 313, 394 395 VIRGL_FORMAT_P010 = 314, 396 VIRGL_FORMAT_P012 = 315, 397 VIRGL_FORMAT_P016 = 316, 398 399 VIRGL_FORMAT_B8G8R8_UNORM = 317, 400 VIRGL_FORMAT_R3G3B2_UNORM = 318, 401 VIRGL_FORMAT_R4G4B4A4_UNORM = 319, 402 VIRGL_FORMAT_R5G5B5A1_UNORM = 320, 403 VIRGL_FORMAT_R5G6B5_UNORM = 321, 404 405 VIRGL_FORMAT_Y8_400_UNORM = 322, 406 VIRGL_FORMAT_Y8_U8_V8_444_UNORM = 323, 407 VIRGL_FORMAT_Y8_U8_V8_422_UNORM = 324, 408 VIRGL_FORMAT_Y8_U8V8_422_UNORM = 325, 409 VIRGL_FORMAT_Y8_UNORM = 326, 410 VIRGL_FORMAT_YVYU = 327, 411 VIRGL_FORMAT_Z16_UNORM_S8_UINT = 328, 412 VIRGL_FORMAT_Z24_UNORM_S8_UINT_AS_R8G8B8A8 = 329, 413 VIRGL_FORMAT_A1B5G5R5_UINT = 330, 414 VIRGL_FORMAT_A1B5G5R5_UNORM = 331, 415 VIRGL_FORMAT_A1R5G5B5_UINT = 332, 416 VIRGL_FORMAT_A1R5G5B5_UNORM = 333, 417 VIRGL_FORMAT_A2B10G10R10_UINT = 334, 418 VIRGL_FORMAT_A2B10G10R10_UNORM = 335, 419 VIRGL_FORMAT_A2R10G10B10_UINT = 336, 420 VIRGL_FORMAT_A2R10G10B10_UNORM = 337, 421 VIRGL_FORMAT_A4B4G4R4_UINT = 338, 422 VIRGL_FORMAT_A4R4G4B4_UINT = 339, 423 VIRGL_FORMAT_A4R4G4B4_UNORM = 340, 424 VIRGL_FORMAT_A8B8G8R8_SINT = 341, 425 VIRGL_FORMAT_A8B8G8R8_SSCALED = 342, 426 VIRGL_FORMAT_A8B8G8R8_UINT = 343, 427 VIRGL_FORMAT_A8B8G8R8_USCALED = 344, 428 VIRGL_FORMAT_A8R8G8B8_SINT = 345, 429 VIRGL_FORMAT_A8R8G8B8_SNORM = 346, 430 VIRGL_FORMAT_A8R8G8B8_UINT = 347, 431 VIRGL_FORMAT_ASTC_3x3x3 = 348, 432 VIRGL_FORMAT_ASTC_3x3x3_SRGB = 349, 433 VIRGL_FORMAT_ASTC_4x3x3 = 350, 434 VIRGL_FORMAT_ASTC_4x3x3_SRGB = 351, 435 VIRGL_FORMAT_ASTC_4x4x3 = 352, 436 VIRGL_FORMAT_ASTC_4x4x3_SRGB = 353, 437 VIRGL_FORMAT_ASTC_4x4x4 = 354, 438 VIRGL_FORMAT_ASTC_4x4x4_SRGB = 355, 439 VIRGL_FORMAT_ASTC_5x4x4 = 356, 440 VIRGL_FORMAT_ASTC_5x4x4_SRGB = 357, 441 VIRGL_FORMAT_ASTC_5x5x4 = 358, 442 VIRGL_FORMAT_ASTC_5x5x4_SRGB = 359, 443 VIRGL_FORMAT_ASTC_5x5x5 = 360, 444 VIRGL_FORMAT_ASTC_5x5x5_SRGB = 361, 445 VIRGL_FORMAT_ASTC_6x5x5 = 362, 446 VIRGL_FORMAT_ASTC_6x5x5_SRGB = 363, 447 VIRGL_FORMAT_ASTC_6x6x5 = 364, 448 VIRGL_FORMAT_ASTC_6x6x5_SRGB = 365, 449 VIRGL_FORMAT_ASTC_6x6x6 = 366, 450 VIRGL_FORMAT_ASTC_6x6x6_SRGB = 367, 451 VIRGL_FORMAT_ATC_RGB = 368, 452 VIRGL_FORMAT_ATC_RGBA_EXPLICIT = 369, 453 VIRGL_FORMAT_ATC_RGBA_INTERPOLATED = 370, 454 VIRGL_FORMAT_AYUV = 371, 455 VIRGL_FORMAT_B10G10R10A2_SINT = 372, 456 VIRGL_FORMAT_B10G10R10X2_SINT = 373, 457 VIRGL_FORMAT_B10G10R10X2_SNORM = 374, 458 VIRGL_FORMAT_B2G3R3_UINT = 375, 459 VIRGL_FORMAT_B4G4R4A4_UINT = 376, 460 VIRGL_FORMAT_B5G5R5A1_UINT = 377, 461 VIRGL_FORMAT_B5G6R5_UINT = 378, 462 VIRGL_FORMAT_B8G8R8A8_SINT = 379, 463 VIRGL_FORMAT_B8G8R8A8_SNORM = 380, 464 VIRGL_FORMAT_B8G8R8A8_SSCALED = 381, 465 VIRGL_FORMAT_B8G8R8A8_UINT = 382, 466 VIRGL_FORMAT_B8G8R8A8_USCALED = 383, 467 VIRGL_FORMAT_B8G8_R8G8_UNORM = 384, 468 VIRGL_FORMAT_B8G8R8_SINT = 385, 469 VIRGL_FORMAT_B8G8R8_SNORM = 386, 470 VIRGL_FORMAT_B8G8R8_SRGB = 387, 471 VIRGL_FORMAT_B8G8R8_SSCALED = 388, 472 VIRGL_FORMAT_B8G8R8_UINT = 389, 473 VIRGL_FORMAT_B8G8R8_USCALED = 390, 474 VIRGL_FORMAT_B8G8R8X8_SINT = 391, 475 VIRGL_FORMAT_B8G8R8X8_SNORM = 392, 476 VIRGL_FORMAT_B8G8R8X8_UINT = 393, 477 VIRGL_FORMAT_B8R8_G8R8_UNORM = 394, 478 VIRGL_FORMAT_FXT1_RGB = 395, 479 VIRGL_FORMAT_FXT1_RGBA = 396, 480 VIRGL_FORMAT_G16R16_SINT = 397, 481 VIRGL_FORMAT_G8B8_G8R8_UNORM = 398, 482 VIRGL_FORMAT_G8_B8_R8_420_UNORM = 399, 483 VIRGL_FORMAT_G8_B8R8_420_UNORM = 400, 484 VIRGL_FORMAT_G8R8_SINT = 401, 485 VIRGL_FORMAT_P030 = 402, 486 VIRGL_FORMAT_R10G10B10A2_SINT = 403, 487 VIRGL_FORMAT_R10G10B10X2_SINT = 404, 488 VIRGL_FORMAT_R3G3B2_UINT = 405, 489 VIRGL_FORMAT_R4G4B4A4_UINT = 406, 490 VIRGL_FORMAT_R4G4B4X4_UNORM = 407, 491 VIRGL_FORMAT_R5G5B5A1_UINT = 408, 492 VIRGL_FORMAT_R5G5B5X1_UNORM = 409, 493 VIRGL_FORMAT_R5G6B5_SRGB = 410, 494 VIRGL_FORMAT_R5G6B5_UINT = 411, 495 VIRGL_FORMAT_R64G64B64A64_SINT = 412, 496 VIRGL_FORMAT_R64G64B64A64_UINT = 413, 497 VIRGL_FORMAT_R64G64B64_SINT = 414, 498 VIRGL_FORMAT_R64G64B64_UINT = 415, 499 VIRGL_FORMAT_R64G64_SINT = 416, 500 VIRGL_FORMAT_R64G64_UINT = 417, 501 VIRGL_FORMAT_R64_SINT = 418, 502 VIRGL_FORMAT_R64_UINT = 419, /**< raw doubles (ARB_vertex_attrib_64bit) */ 503 VIRGL_FORMAT_R8_B8_G8_420_UNORM = 420, 504 VIRGL_FORMAT_R8_B8G8_420_UNORM = 421, 505 VIRGL_FORMAT_R8B8_R8G8_UNORM = 422, 506 VIRGL_FORMAT_R8_G8_B8_420_UNORM = 423, 507 VIRGL_FORMAT_R8_G8B8_420_UNORM = 424, 508 VIRGL_FORMAT_R8_G8_B8_UNORM = 425, 509 VIRGL_FORMAT_VYUY = 426, 510 VIRGL_FORMAT_X1B5G5R5_UNORM = 427, 511 VIRGL_FORMAT_X1R5G5B5_UNORM = 428, 512 VIRGL_FORMAT_XYUV = 429, 513 VIRGL_FORMAT_X8B8G8R8_SINT = 430, 514 VIRGL_FORMAT_X8R8G8B8_SINT = 431, 515 VIRGL_FORMAT_X8R8G8B8_SNORM = 432, 516 VIRGL_FORMAT_Y16_U16_V16_420_UNORM = 433, 517 VIRGL_FORMAT_Y16_U16_V16_422_UNORM = 434, 518 VIRGL_FORMAT_Y16_U16V16_422_UNORM = 435, 519 VIRGL_FORMAT_Y16_U16_V16_444_UNORM = 436, 520 VIRGL_FORMAT_Y210 = 437, 521 VIRGL_FORMAT_Y212 = 438, 522 VIRGL_FORMAT_Y216 = 439, 523 VIRGL_FORMAT_Y410 = 440, 524 VIRGL_FORMAT_Y412 = 441, 525 VIRGL_FORMAT_Y416 = 442, 526 VIRGL_FORMAT_MAX /* = PIPE_FORMAT_COUNT */, 527 528 /* Below formats must not be used in the guest. */ 529 VIRGL_FORMAT_B8G8R8X8_UNORM_EMULATED, 530 VIRGL_FORMAT_B8G8R8A8_UNORM_EMULATED, 531 VIRGL_FORMAT_MAX_EXTENDED 532 }; 533 534 /* These are used by the capability_bits field in virgl_caps_v2. */ 535 #define VIRGL_CAP_NONE 0 536 #define VIRGL_CAP_TGSI_INVARIANT (1 << 0) 537 #define VIRGL_CAP_TEXTURE_VIEW (1 << 1) 538 #define VIRGL_CAP_SET_MIN_SAMPLES (1 << 2) 539 #define VIRGL_CAP_COPY_IMAGE (1 << 3) 540 #define VIRGL_CAP_TGSI_PRECISE (1 << 4) 541 #define VIRGL_CAP_TXQS (1 << 5) 542 #define VIRGL_CAP_MEMORY_BARRIER (1 << 6) 543 #define VIRGL_CAP_COMPUTE_SHADER (1 << 7) 544 #define VIRGL_CAP_FB_NO_ATTACH (1 << 8) 545 #define VIRGL_CAP_ROBUST_BUFFER_ACCESS (1 << 9) 546 #define VIRGL_CAP_TGSI_FBFETCH (1 << 10) 547 #define VIRGL_CAP_SHADER_CLOCK (1 << 11) 548 #define VIRGL_CAP_TEXTURE_BARRIER (1 << 12) 549 #define VIRGL_CAP_TGSI_COMPONENTS (1 << 13) 550 #define VIRGL_CAP_GUEST_MAY_INIT_LOG (1 << 14) 551 #define VIRGL_CAP_SRGB_WRITE_CONTROL (1 << 15) 552 #define VIRGL_CAP_QBO (1 << 16) 553 #define VIRGL_CAP_TRANSFER (1 << 17) 554 #define VIRGL_CAP_FBO_MIXED_COLOR_FORMATS (1 << 18) 555 #define VIRGL_CAP_HOST_IS_GLES (1 << 19) 556 #define VIRGL_CAP_BIND_COMMAND_ARGS (1 << 20) 557 #define VIRGL_CAP_MULTI_DRAW_INDIRECT (1 << 21) 558 #define VIRGL_CAP_INDIRECT_PARAMS (1 << 22) 559 #define VIRGL_CAP_TRANSFORM_FEEDBACK3 (1 << 23) 560 #define VIRGL_CAP_3D_ASTC (1 << 24) 561 #define VIRGL_CAP_INDIRECT_INPUT_ADDR (1 << 25) 562 #define VIRGL_CAP_COPY_TRANSFER (1 << 26) 563 #define VIRGL_CAP_CLIP_HALFZ (1 << 27) 564 #define VIRGL_CAP_APP_TWEAK_SUPPORT (1 << 28) 565 #define VIRGL_CAP_BGRA_SRGB_IS_EMULATED (1 << 29) 566 #define VIRGL_CAP_CLEAR_TEXTURE (1 << 30) 567 #define VIRGL_CAP_ARB_BUFFER_STORAGE (1u << 31) 568 569 // Legacy alias 570 #define VIRGL_CAP_FAKE_FP64 VIRGL_CAP_HOST_IS_GLES 571 572 /* These are used by the capability_bits_v2 field in virgl_caps_v2. */ 573 #define VIRGL_CAP_V2_BLEND_EQUATION (1 << 0) 574 #define VIRGL_CAP_V2_UNTYPED_RESOURCE (1 << 1) 575 #define VIRGL_CAP_V2_VIDEO_MEMORY (1 << 2) 576 #define VIRGL_CAP_V2_MEMINFO (1 << 3) 577 #define VIRGL_CAP_V2_STRING_MARKER (1 << 4) 578 #define VIRGL_CAP_V2_IMPLICIT_MSAA (1 << 6) 579 #define VIRGL_CAP_V2_COPY_TRANSFER_BOTH_DIRECTIONS (1 << 7) 580 #define VIRGL_CAP_V2_SCANOUT_USES_GBM (1 << 8) 581 #define VIRGL_CAP_V2_SSO (1 << 9) 582 #define VIRGL_CAP_V2_TEXTURE_SHADOW_LOD (1 << 10) 583 #define VIRGL_CAP_V2_VS_VERTEX_LAYER (1 << 11) 584 #define VIRGL_CAP_V2_VS_VIEWPORT_INDEX (1 << 12) 585 #define VIRGL_CAP_V2_PIPELINE_STATISTICS_QUERY (1 << 13) 586 #define VIRGL_CAP_V2_DRAW_PARAMETERS (1 << 14) 587 #define VIRGL_CAP_V2_GROUP_VOTE (1 << 15) 588 #define VIRGL_CAP_V2_MIRROR_CLAMP_TO_EDGE (1 << 16) 589 #define VIRGL_CAP_V2_MIRROR_CLAMP (1 << 17) 590 591 /* virgl bind flags - these are compatible with mesa 10.5 gallium. 592 * but are fixed, no other should be passed to virgl either. 593 */ 594 #define VIRGL_BIND_DEPTH_STENCIL (1 << 0) 595 #define VIRGL_BIND_RENDER_TARGET (1 << 1) 596 #define VIRGL_BIND_SAMPLER_VIEW (1 << 3) 597 #define VIRGL_BIND_VERTEX_BUFFER (1 << 4) 598 #define VIRGL_BIND_INDEX_BUFFER (1 << 5) 599 #define VIRGL_BIND_CONSTANT_BUFFER (1 << 6) 600 #define VIRGL_BIND_DISPLAY_TARGET (1 << 7) 601 #define VIRGL_BIND_COMMAND_ARGS (1 << 8) 602 #define VIRGL_BIND_STREAM_OUTPUT (1 << 11) 603 #define VIRGL_BIND_SHADER_BUFFER (1 << 14) 604 #define VIRGL_BIND_QUERY_BUFFER (1 << 15) 605 #define VIRGL_BIND_CURSOR (1 << 16) 606 #define VIRGL_BIND_CUSTOM (1 << 17) 607 #define VIRGL_BIND_SCANOUT (1 << 18) 608 /* Used for buffers that are backed by guest storage and 609 * are only read by the host. 610 */ 611 #define VIRGL_BIND_STAGING (1 << 19) 612 #define VIRGL_BIND_SHARED (1 << 20) 613 614 #define VIRGL_BIND_PREFER_EMULATED_BGRA (1 << 21) 615 616 #define VIRGL_BIND_LINEAR (1 << 22) 617 618 #define VIRGL_BIND_SHARED_SUBFLAGS (0xff << 24) 619 620 #define VIRGL_BIND_MINIGBM_CAMERA_WRITE (1 << 24) 621 #define VIRGL_BIND_MINIGBM_CAMERA_READ (1 << 25) 622 #define VIRGL_BIND_MINIGBM_HW_VIDEO_DECODER (1 << 26) 623 #define VIRGL_BIND_MINIGBM_HW_VIDEO_ENCODER (1 << 27) 624 #define VIRGL_BIND_MINIGBM_SW_READ_OFTEN (1 << 28) 625 #define VIRGL_BIND_MINIGBM_SW_READ_RARELY (1 << 29) 626 #define VIRGL_BIND_MINIGBM_SW_WRITE_OFTEN (1 << 30) 627 #define VIRGL_BIND_MINIGBM_SW_WRITE_RARELY (1 << 31) 628 #define VIRGL_BIND_MINIGBM_PROTECTED (0xf << 28) // Mutually exclusive with SW_ flags 629 630 struct virgl_caps_bool_set1 { 631 unsigned indep_blend_enable:1; 632 unsigned indep_blend_func:1; 633 unsigned cube_map_array:1; 634 unsigned shader_stencil_export:1; 635 unsigned conditional_render:1; 636 unsigned start_instance:1; 637 unsigned primitive_restart:1; 638 unsigned blend_eq_sep:1; 639 unsigned instanceid:1; 640 unsigned vertex_element_instance_divisor:1; 641 unsigned seamless_cube_map:1; 642 unsigned occlusion_query:1; 643 unsigned timer_query:1; 644 unsigned streamout_pause_resume:1; 645 unsigned texture_multisample:1; 646 unsigned fragment_coord_conventions:1; 647 unsigned depth_clip_disable:1; 648 unsigned seamless_cube_map_per_texture:1; 649 unsigned ubo:1; 650 unsigned color_clamping:1; /* not in GL 3.1 core profile */ 651 unsigned poly_stipple:1; /* not in GL 3.1 core profile */ 652 unsigned mirror_clamp:1; 653 unsigned texture_query_lod:1; 654 unsigned has_fp64:1; 655 unsigned has_tessellation_shaders:1; 656 unsigned has_indirect_draw:1; 657 unsigned has_sample_shading:1; 658 unsigned has_cull:1; 659 unsigned conditional_render_inverted:1; 660 unsigned derivative_control:1; 661 unsigned polygon_offset_clamp:1; 662 unsigned transform_feedback_overflow_query:1; 663 /* DO NOT ADD ANYMORE MEMBERS - need to add another 32-bit to v2 caps */ 664 }; 665 666 /* endless expansion capabilites - current gallium has 252 formats */ 667 struct virgl_supported_format_mask { 668 uint32_t bitmask[16]; 669 }; 670 /* capabilities set 2 - version 1 - 32-bit and float values */ 671 struct virgl_caps_v1 { 672 uint32_t max_version; 673 struct virgl_supported_format_mask sampler; 674 struct virgl_supported_format_mask render; 675 struct virgl_supported_format_mask depthstencil; 676 struct virgl_supported_format_mask vertexbuffer; 677 struct virgl_caps_bool_set1 bset; 678 uint32_t glsl_level; 679 uint32_t max_texture_array_layers; 680 uint32_t max_streamout_buffers; 681 uint32_t max_dual_source_render_targets; 682 uint32_t max_render_targets; 683 uint32_t max_samples; 684 uint32_t prim_mask; 685 uint32_t max_tbo_size; 686 uint32_t max_uniform_blocks; 687 uint32_t max_viewports; 688 uint32_t max_texture_gather_components; 689 }; 690 691 struct virgl_video_caps { 692 uint32_t profile:8; 693 uint32_t entrypoint:8; 694 uint32_t max_level:8; 695 uint32_t stacked_frames:8; 696 697 uint32_t max_width:16; 698 uint32_t max_height:16; 699 700 uint32_t prefered_format:16; 701 uint32_t max_macroblocks:16; 702 703 uint32_t npot_texture:1; 704 uint32_t supports_progressive:1; 705 uint32_t supports_interlaced:1; 706 uint32_t prefers_interlaced:1; 707 uint32_t max_temporal_layers:8; 708 uint32_t reserved:20; 709 }; 710 711 /* 712 * This struct should be growable when used in capset 2, 713 * so we shouldn't have to add a v3 ever. 714 */ 715 struct virgl_caps_v2 { 716 struct virgl_caps_v1 v1; 717 float min_aliased_point_size; 718 float max_aliased_point_size; 719 float min_smooth_point_size; 720 float max_smooth_point_size; 721 float min_aliased_line_width; 722 float max_aliased_line_width; 723 float min_smooth_line_width; 724 float max_smooth_line_width; 725 float max_texture_lod_bias; 726 uint32_t max_geom_output_vertices; 727 uint32_t max_geom_total_output_components; 728 uint32_t max_vertex_outputs; 729 uint32_t max_vertex_attribs; 730 uint32_t max_shader_patch_varyings; 731 int32_t min_texel_offset; 732 int32_t max_texel_offset; 733 int32_t min_texture_gather_offset; 734 int32_t max_texture_gather_offset; 735 uint32_t texture_buffer_offset_alignment; 736 uint32_t uniform_buffer_offset_alignment; 737 uint32_t shader_buffer_offset_alignment; 738 uint32_t capability_bits; 739 uint32_t sample_locations[8]; 740 uint32_t max_vertex_attrib_stride; 741 uint32_t max_shader_buffer_frag_compute; 742 uint32_t max_shader_buffer_other_stages; 743 uint32_t max_shader_image_frag_compute; 744 uint32_t max_shader_image_other_stages; 745 uint32_t max_image_samples; 746 uint32_t max_compute_work_group_invocations; 747 uint32_t max_compute_shared_memory_size; 748 uint32_t max_compute_grid_size[3]; 749 uint32_t max_compute_block_size[3]; 750 uint32_t max_texture_2d_size; 751 uint32_t max_texture_3d_size; 752 uint32_t max_texture_cube_size; 753 uint32_t max_combined_shader_buffers; 754 uint32_t max_atomic_counters[6]; 755 uint32_t max_atomic_counter_buffers[6]; 756 uint32_t max_combined_atomic_counters; 757 uint32_t max_combined_atomic_counter_buffers; 758 uint32_t host_feature_check_version; 759 struct virgl_supported_format_mask supported_readback_formats; 760 struct virgl_supported_format_mask scanout; 761 uint32_t capability_bits_v2; 762 uint32_t max_video_memory; 763 char renderer[64]; 764 float max_anisotropy; 765 uint32_t max_shader_sampler_views; 766 struct virgl_supported_format_mask supported_multisample_formats; 767 uint32_t max_const_buffer_size[6]; // PIPE_SHADER_TYPES 768 uint32_t num_video_caps; 769 struct virgl_video_caps video_caps[32]; 770 uint32_t max_uniform_block_size; 771 uint32_t max_tcs_outputs; 772 uint32_t max_tes_outputs; 773 }; 774 775 union virgl_caps { 776 uint32_t max_version; 777 struct virgl_caps_v1 v1; 778 struct virgl_caps_v2 v2; 779 }; 780 781 enum virgl_errors { 782 VIRGL_ERROR_NONE, 783 VIRGL_ERROR_UNKNOWN, 784 VIRGL_ERROR_UNKNOWN_RESOURCE_FORMAT, 785 }; 786 787 enum virgl_ctx_errors { 788 VIRGL_ERROR_CTX_NONE, 789 VIRGL_ERROR_CTX_UNKNOWN, 790 VIRGL_ERROR_CTX_ILLEGAL_SHADER, 791 VIRGL_ERROR_CTX_ILLEGAL_HANDLE, 792 VIRGL_ERROR_CTX_ILLEGAL_RESOURCE, 793 VIRGL_ERROR_CTX_ILLEGAL_SURFACE, 794 VIRGL_ERROR_CTX_ILLEGAL_VERTEX_FORMAT, 795 VIRGL_ERROR_CTX_ILLEGAL_CMD_BUFFER, 796 VIRGL_ERROR_CTX_GLES_HAVE_TES_BUT_MISS_TCS, 797 VIRGL_ERROR_GL_ANY_SAMPLES_PASSED, 798 VIRGL_ERROR_CTX_ILLEGAL_FORMAT, 799 VIRGL_ERROR_CTX_ILLEGAL_SAMPLER_VIEW_TARGET, 800 VIRGL_ERROR_CTX_TRANSFER_IOV_BOUNDS, 801 VIRGL_ERROR_CTX_ILLEGAL_DUAL_SRC_BLEND 802 }; 803 804 enum virgl_statistics_query_index { 805 VIRGL_STAT_QUERY_IA_VERTICES = 0, 806 VIRGL_STAT_QUERY_IA_PRIMITIVES = 1, 807 VIRGL_STAT_QUERY_VS_INVOCATIONS = 2, 808 VIRGL_STAT_QUERY_GS_INVOCATIONS = 3, 809 VIRGL_STAT_QUERY_GS_PRIMITIVES = 4, 810 VIRGL_STAT_QUERY_C_INVOCATIONS = 5, 811 VIRGL_STAT_QUERY_C_PRIMITIVES = 6, 812 VIRGL_STAT_QUERY_PS_INVOCATIONS = 7, 813 VIRGL_STAT_QUERY_HS_INVOCATIONS = 8, 814 VIRGL_STAT_QUERY_DS_INVOCATIONS = 9, 815 VIRGL_STAT_QUERY_CS_INVOCATIONS = 10, 816 }; 817 818 /** 819 * Flags for the driver about resource behaviour: 820 */ 821 #define VIRGL_RESOURCE_Y_0_TOP (1 << 0) 822 #define VIRGL_RESOURCE_FLAG_MAP_PERSISTENT (1 << 1) 823 #define VIRGL_RESOURCE_FLAG_MAP_COHERENT (1 << 2) 824 825 #endif 826