1 /*
2 * Copyright © 2022 Advanced Micro Devices, Inc.
3 *
4 * SPDX-License-Identifier: MIT
5 */
6
7 #include "radeon_vcn.h"
8
9 /* vcn unified queue (sq) ib header */
rvcn_sq_header(struct radeon_cmdbuf * cs,struct rvcn_sq_var * sq,bool enc)10 void rvcn_sq_header(struct radeon_cmdbuf *cs,
11 struct rvcn_sq_var *sq,
12 bool enc)
13 {
14 /* vcn ib signature */
15 radeon_emit(cs, RADEON_VCN_SIGNATURE_SIZE);
16 radeon_emit(cs, RADEON_VCN_SIGNATURE);
17 sq->ib_checksum = &cs->current.buf[cs->current.cdw];
18 radeon_emit(cs, 0);
19 sq->ib_total_size_in_dw = &cs->current.buf[cs->current.cdw];
20 radeon_emit(cs, 0);
21
22 /* vcn ib engine info */
23 radeon_emit(cs, RADEON_VCN_ENGINE_INFO_SIZE);
24 radeon_emit(cs, RADEON_VCN_ENGINE_INFO);
25 radeon_emit(cs, enc ? RADEON_VCN_ENGINE_TYPE_ENCODE
26 : RADEON_VCN_ENGINE_TYPE_DECODE);
27 radeon_emit(cs, 0);
28 }
29
rvcn_sq_tail(struct radeon_cmdbuf * cs,struct rvcn_sq_var * sq)30 void rvcn_sq_tail(struct radeon_cmdbuf *cs,
31 struct rvcn_sq_var *sq)
32 {
33 uint32_t *end;
34 uint32_t size_in_dw;
35 uint32_t checksum = 0;
36
37 if (sq->ib_checksum == NULL || sq->ib_total_size_in_dw == NULL)
38 return;
39
40 end = &cs->current.buf[cs->current.cdw];
41 size_in_dw = end - sq->ib_total_size_in_dw - 1;
42 *sq->ib_total_size_in_dw = size_in_dw;
43 *(sq->ib_total_size_in_dw + 4) = size_in_dw * sizeof(uint32_t);
44
45 for (int i = 0; i < size_in_dw; i++)
46 checksum += *(sq->ib_checksum + 2 + i);
47
48 *sq->ib_checksum = checksum;
49 }
50