Name Date Size #Lines LOC

..--

AsmParser/H25-Apr-2025-1,3311,072

Disassembler/H25-Apr-2025-697564

InstPrinter/H25-Apr-2025-282217

MCTargetDesc/H25-Apr-2025-1,5231,083

TargetInfo/H25-Apr-2025-5540

CMakeLists.txtH A D25-Apr-20251.1 KiB3531

DelaySlotFiller.cppH A D25-Apr-202514.9 KiB515348

LLVMBuild.txtH A D25-Apr-20251 KiB3733

LeonFeatures.tdH A D25-Apr-20254.2 KiB9275

LeonPasses.cppH A D25-Apr-202533.5 KiB934600

LeonPasses.hH A D25-Apr-20255.8 KiB200144

README.txtH A D25-Apr-20251.5 KiB5947

Sparc.hH A D25-Apr-20255.3 KiB168138

Sparc.tdH A D25-Apr-20255.7 KiB161134

SparcAsmPrinter.cppH A D25-Apr-202516.3 KiB452367

SparcCallingConv.tdH A D25-Apr-20255.6 KiB145130

SparcFrameLowering.cppH A D25-Apr-202513.2 KiB370239

SparcFrameLowering.hH A D25-Apr-20252.4 KiB6932

SparcISelDAGToDAG.cppH A D25-Apr-202514.6 KiB413288

SparcISelLowering.cppH A D25-Apr-2025138.6 KiB3,5772,646

SparcISelLowering.hH A D25-Apr-20259.9 KiB224159

SparcInstr64Bit.tdH A D25-Apr-202521.6 KiB542451

SparcInstrAliases.tdH A D25-Apr-202520.6 KiB507399

SparcInstrFormats.tdH A D25-Apr-202510.3 KiB370303

SparcInstrInfo.cppH A D25-Apr-202518.6 KiB507398

SparcInstrInfo.hH A D25-Apr-20254 KiB10755

SparcInstrInfo.tdH A D25-Apr-202567.9 KiB1,6931,465

SparcInstrVIS.tdH A D25-Apr-202511.1 KiB264220

SparcMCInstLower.cppH A D25-Apr-20253.3 KiB10975

SparcMachineFunctionInfo.cppH A D25-Apr-2025448 153

SparcMachineFunctionInfo.hH A D25-Apr-20251.9 KiB5729

SparcRegisterInfo.cppH A D25-Apr-20258.1 KiB238153

SparcRegisterInfo.hH A D25-Apr-20251.7 KiB5123

SparcRegisterInfo.tdH A D25-Apr-202513.7 KiB379342

SparcSchedule.tdH A D25-Apr-20256.4 KiB125118

SparcSubtarget.cppH A D25-Apr-20253.2 KiB10559

SparcSubtarget.hH A D25-Apr-20254.4 KiB13594

SparcTargetMachine.cppH A D25-Apr-20257.8 KiB213157

SparcTargetMachine.hH A D25-Apr-20252.7 KiB8050

SparcTargetObjectFile.cppH A D25-Apr-20251.6 KiB4425

SparcTargetObjectFile.hH A D25-Apr-20251,014 3619

SparcTargetStreamer.hH A D25-Apr-20251.5 KiB5028

README.txt

1To-do
2-----
3
4* Keep the address of the constant pool in a register instead of forming its
5  address all of the time.
6* We can fold small constant offsets into the %hi/%lo references to constant
7  pool addresses as well.
8* When in V9 mode, register allocate %icc[0-3].
9* Add support for isel'ing UMUL_LOHI instead of marking it as Expand.
10* Emit the 'Branch on Integer Register with Prediction' instructions.  It's
11  not clear how to write a pattern for this though:
12
13float %t1(int %a, int* %p) {
14        %C = seteq int %a, 0
15        br bool %C, label %T, label %F
16T:
17        store int 123, int* %p
18        br label %F
19F:
20        ret float undef
21}
22
23codegens to this:
24
25t1:
26        save -96, %o6, %o6
271)      subcc %i0, 0, %l0
281)      bne .LBBt1_2    ! F
29        nop
30.LBBt1_1:       ! T
31        or %g0, 123, %l0
32        st %l0, [%i1]
33.LBBt1_2:       ! F
34        restore %g0, %g0, %g0
35        retl
36        nop
37
381) should be replaced with a brz in V9 mode.
39
40* Same as above, but emit conditional move on register zero (p192) in V9
41  mode.  Testcase:
42
43int %t1(int %a, int %b) {
44        %C = seteq int %a, 0
45        %D = select bool %C, int %a, int %b
46        ret int %D
47}
48
49* Emit MULX/[SU]DIVX instructions in V9 mode instead of fiddling
50  with the Y register, if they are faster.
51
52* Codegen bswap(load)/store(bswap) -> load/store ASI
53
54* Implement frame pointer elimination, e.g. eliminate save/restore for
55  leaf fns.
56* Fill delay slots
57
58* Use %g0 directly to materialize 0. No instruction is required.
59