xref: /aosp_15_r20/external/llvm/lib/Target/Sparc/SparcRegisterInfo.td (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker//===-- SparcRegisterInfo.td - Sparc Register defs ---------*- tablegen -*-===//
2*9880d681SAndroid Build Coastguard Worker//
3*9880d681SAndroid Build Coastguard Worker//                     The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker//
5*9880d681SAndroid Build Coastguard Worker// This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker// License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker//
8*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker
10*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
11*9880d681SAndroid Build Coastguard Worker//  Declarations that describe the Sparc register file
12*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
13*9880d681SAndroid Build Coastguard Worker
14*9880d681SAndroid Build Coastguard Workerclass SparcReg<bits<16> Enc, string n> : Register<n> {
15*9880d681SAndroid Build Coastguard Worker  let HWEncoding = Enc;
16*9880d681SAndroid Build Coastguard Worker  let Namespace = "SP";
17*9880d681SAndroid Build Coastguard Worker}
18*9880d681SAndroid Build Coastguard Worker
19*9880d681SAndroid Build Coastguard Workerclass SparcCtrlReg<bits<16> Enc, string n>: Register<n> {
20*9880d681SAndroid Build Coastguard Worker  let HWEncoding = Enc;
21*9880d681SAndroid Build Coastguard Worker  let Namespace = "SP";
22*9880d681SAndroid Build Coastguard Worker}
23*9880d681SAndroid Build Coastguard Worker
24*9880d681SAndroid Build Coastguard Workerlet Namespace = "SP" in {
25*9880d681SAndroid Build Coastguard Workerdef sub_even : SubRegIndex<32>;
26*9880d681SAndroid Build Coastguard Workerdef sub_odd  : SubRegIndex<32, 32>;
27*9880d681SAndroid Build Coastguard Workerdef sub_even64 : SubRegIndex<64>;
28*9880d681SAndroid Build Coastguard Workerdef sub_odd64  : SubRegIndex<64, 64>;
29*9880d681SAndroid Build Coastguard Worker}
30*9880d681SAndroid Build Coastguard Worker
31*9880d681SAndroid Build Coastguard Worker// Registers are identified with 5-bit ID numbers.
32*9880d681SAndroid Build Coastguard Worker// Ri - 32-bit integer registers
33*9880d681SAndroid Build Coastguard Workerclass Ri<bits<16> Enc, string n> : SparcReg<Enc, n>;
34*9880d681SAndroid Build Coastguard Worker
35*9880d681SAndroid Build Coastguard Worker// Rdi - pairs of 32-bit integer registers
36*9880d681SAndroid Build Coastguard Workerclass Rdi<bits<16> Enc, string n, list<Register> subregs> : SparcReg<Enc, n> {
37*9880d681SAndroid Build Coastguard Worker  let SubRegs = subregs;
38*9880d681SAndroid Build Coastguard Worker  let SubRegIndices = [sub_even, sub_odd];
39*9880d681SAndroid Build Coastguard Worker  let CoveredBySubRegs = 1;
40*9880d681SAndroid Build Coastguard Worker}
41*9880d681SAndroid Build Coastguard Worker// Rf - 32-bit floating-point registers
42*9880d681SAndroid Build Coastguard Workerclass Rf<bits<16> Enc, string n> : SparcReg<Enc, n>;
43*9880d681SAndroid Build Coastguard Worker
44*9880d681SAndroid Build Coastguard Worker// Rd - Slots in the FP register file for 64-bit floating-point values.
45*9880d681SAndroid Build Coastguard Workerclass Rd<bits<16> Enc, string n, list<Register> subregs> : SparcReg<Enc, n> {
46*9880d681SAndroid Build Coastguard Worker  let SubRegs = subregs;
47*9880d681SAndroid Build Coastguard Worker  let SubRegIndices = [sub_even, sub_odd];
48*9880d681SAndroid Build Coastguard Worker  let CoveredBySubRegs = 1;
49*9880d681SAndroid Build Coastguard Worker}
50*9880d681SAndroid Build Coastguard Worker
51*9880d681SAndroid Build Coastguard Worker// Rq - Slots in the FP register file for 128-bit floating-point values.
52*9880d681SAndroid Build Coastguard Workerclass Rq<bits<16> Enc, string n, list<Register> subregs> : SparcReg<Enc, n> {
53*9880d681SAndroid Build Coastguard Worker  let SubRegs = subregs;
54*9880d681SAndroid Build Coastguard Worker  let SubRegIndices = [sub_even64, sub_odd64];
55*9880d681SAndroid Build Coastguard Worker  let CoveredBySubRegs = 1;
56*9880d681SAndroid Build Coastguard Worker}
57*9880d681SAndroid Build Coastguard Worker
58*9880d681SAndroid Build Coastguard Worker// Control Registers
59*9880d681SAndroid Build Coastguard Workerdef ICC : SparcCtrlReg<0, "ICC">; // This represents icc and xcc in 64-bit code.
60*9880d681SAndroid Build Coastguard Workerforeach I = 0-3 in
61*9880d681SAndroid Build Coastguard Worker  def FCC#I : SparcCtrlReg<I, "FCC"#I>;
62*9880d681SAndroid Build Coastguard Worker
63*9880d681SAndroid Build Coastguard Workerdef FSR : SparcCtrlReg<0, "FSR">; // Floating-point state register.
64*9880d681SAndroid Build Coastguard Worker
65*9880d681SAndroid Build Coastguard Workerdef FQ : SparcCtrlReg<0, "FQ">; // Floating-point deferred-trap queue.
66*9880d681SAndroid Build Coastguard Worker
67*9880d681SAndroid Build Coastguard Workerdef CPSR : SparcCtrlReg<0, "CPSR">; // Co-processor state register.
68*9880d681SAndroid Build Coastguard Worker
69*9880d681SAndroid Build Coastguard Workerdef CPQ : SparcCtrlReg<0, "CPQ">; // Co-processor queue.
70*9880d681SAndroid Build Coastguard Worker
71*9880d681SAndroid Build Coastguard Worker// Y register
72*9880d681SAndroid Build Coastguard Workerdef Y : SparcCtrlReg<0, "Y">, DwarfRegNum<[64]>;
73*9880d681SAndroid Build Coastguard Worker// Ancillary state registers (implementation defined)
74*9880d681SAndroid Build Coastguard Workerdef ASR1 : SparcCtrlReg<1, "ASR1">;
75*9880d681SAndroid Build Coastguard Workerdef ASR2 : SparcCtrlReg<2, "ASR2">;
76*9880d681SAndroid Build Coastguard Workerdef ASR3 : SparcCtrlReg<3, "ASR3">;
77*9880d681SAndroid Build Coastguard Workerdef ASR4 : SparcCtrlReg<4, "ASR4">;
78*9880d681SAndroid Build Coastguard Workerdef ASR5 : SparcCtrlReg<5, "ASR5">;
79*9880d681SAndroid Build Coastguard Workerdef ASR6 : SparcCtrlReg<6, "ASR6">;
80*9880d681SAndroid Build Coastguard Workerdef ASR7 : SparcCtrlReg<7, "ASR7">;
81*9880d681SAndroid Build Coastguard Workerdef ASR8 : SparcCtrlReg<8, "ASR8">;
82*9880d681SAndroid Build Coastguard Workerdef ASR9 : SparcCtrlReg<9, "ASR9">;
83*9880d681SAndroid Build Coastguard Workerdef ASR10 : SparcCtrlReg<10, "ASR10">;
84*9880d681SAndroid Build Coastguard Workerdef ASR11 : SparcCtrlReg<11, "ASR11">;
85*9880d681SAndroid Build Coastguard Workerdef ASR12 : SparcCtrlReg<12, "ASR12">;
86*9880d681SAndroid Build Coastguard Workerdef ASR13 : SparcCtrlReg<13, "ASR13">;
87*9880d681SAndroid Build Coastguard Workerdef ASR14 : SparcCtrlReg<14, "ASR14">;
88*9880d681SAndroid Build Coastguard Workerdef ASR15 : SparcCtrlReg<15, "ASR15">;
89*9880d681SAndroid Build Coastguard Workerdef ASR16 : SparcCtrlReg<16, "ASR16">;
90*9880d681SAndroid Build Coastguard Workerdef ASR17 : SparcCtrlReg<17, "ASR17">;
91*9880d681SAndroid Build Coastguard Workerdef ASR18 : SparcCtrlReg<18, "ASR18">;
92*9880d681SAndroid Build Coastguard Workerdef ASR19 : SparcCtrlReg<19, "ASR19">;
93*9880d681SAndroid Build Coastguard Workerdef ASR20 : SparcCtrlReg<20, "ASR20">;
94*9880d681SAndroid Build Coastguard Workerdef ASR21 : SparcCtrlReg<21, "ASR21">;
95*9880d681SAndroid Build Coastguard Workerdef ASR22 : SparcCtrlReg<22, "ASR22">;
96*9880d681SAndroid Build Coastguard Workerdef ASR23 : SparcCtrlReg<23, "ASR23">;
97*9880d681SAndroid Build Coastguard Workerdef ASR24 : SparcCtrlReg<24, "ASR24">;
98*9880d681SAndroid Build Coastguard Workerdef ASR25 : SparcCtrlReg<25, "ASR25">;
99*9880d681SAndroid Build Coastguard Workerdef ASR26 : SparcCtrlReg<26, "ASR26">;
100*9880d681SAndroid Build Coastguard Workerdef ASR27 : SparcCtrlReg<27, "ASR27">;
101*9880d681SAndroid Build Coastguard Workerdef ASR28 : SparcCtrlReg<28, "ASR28">;
102*9880d681SAndroid Build Coastguard Workerdef ASR29 : SparcCtrlReg<29, "ASR29">;
103*9880d681SAndroid Build Coastguard Workerdef ASR30 : SparcCtrlReg<30, "ASR30">;
104*9880d681SAndroid Build Coastguard Workerdef ASR31 : SparcCtrlReg<31, "ASR31">;
105*9880d681SAndroid Build Coastguard Worker
106*9880d681SAndroid Build Coastguard Worker// Note that PSR, WIM, and TBR don't exist on the SparcV9, only the V8.
107*9880d681SAndroid Build Coastguard Workerdef PSR : SparcCtrlReg<0, "PSR">;
108*9880d681SAndroid Build Coastguard Workerdef WIM : SparcCtrlReg<0, "WIM">;
109*9880d681SAndroid Build Coastguard Workerdef TBR : SparcCtrlReg<0, "TBR">;
110*9880d681SAndroid Build Coastguard Worker
111*9880d681SAndroid Build Coastguard Workerdef TPC : SparcCtrlReg<0, "TPC">;
112*9880d681SAndroid Build Coastguard Workerdef TNPC : SparcCtrlReg<1, "TNPC">;
113*9880d681SAndroid Build Coastguard Workerdef TSTATE : SparcCtrlReg<2, "TSTATE">;
114*9880d681SAndroid Build Coastguard Workerdef TT : SparcCtrlReg<3, "TT">;
115*9880d681SAndroid Build Coastguard Workerdef TICK : SparcCtrlReg<4, "TICK">;
116*9880d681SAndroid Build Coastguard Workerdef TBA : SparcCtrlReg<5, "TBA">;
117*9880d681SAndroid Build Coastguard Workerdef PSTATE : SparcCtrlReg<6, "PSTATE">;
118*9880d681SAndroid Build Coastguard Workerdef TL : SparcCtrlReg<7, "TL">;
119*9880d681SAndroid Build Coastguard Workerdef PIL : SparcCtrlReg<8, "PIL">;
120*9880d681SAndroid Build Coastguard Workerdef CWP : SparcCtrlReg<9, "CWP">;
121*9880d681SAndroid Build Coastguard Workerdef CANSAVE : SparcCtrlReg<10, "CANSAVE">;
122*9880d681SAndroid Build Coastguard Workerdef CANRESTORE : SparcCtrlReg<11, "CANRESTORE">;
123*9880d681SAndroid Build Coastguard Workerdef CLEANWIN : SparcCtrlReg<12, "CLEANWIN">;
124*9880d681SAndroid Build Coastguard Workerdef OTHERWIN : SparcCtrlReg<13, "OTHERWIN">;
125*9880d681SAndroid Build Coastguard Workerdef WSTATE : SparcCtrlReg<14, "WSTATE">;
126*9880d681SAndroid Build Coastguard Worker
127*9880d681SAndroid Build Coastguard Worker// Integer registers
128*9880d681SAndroid Build Coastguard Workerdef G0 : Ri< 0, "G0">, DwarfRegNum<[0]>;
129*9880d681SAndroid Build Coastguard Workerdef G1 : Ri< 1, "G1">, DwarfRegNum<[1]>;
130*9880d681SAndroid Build Coastguard Workerdef G2 : Ri< 2, "G2">, DwarfRegNum<[2]>;
131*9880d681SAndroid Build Coastguard Workerdef G3 : Ri< 3, "G3">, DwarfRegNum<[3]>;
132*9880d681SAndroid Build Coastguard Workerdef G4 : Ri< 4, "G4">, DwarfRegNum<[4]>;
133*9880d681SAndroid Build Coastguard Workerdef G5 : Ri< 5, "G5">, DwarfRegNum<[5]>;
134*9880d681SAndroid Build Coastguard Workerdef G6 : Ri< 6, "G6">, DwarfRegNum<[6]>;
135*9880d681SAndroid Build Coastguard Workerdef G7 : Ri< 7, "G7">, DwarfRegNum<[7]>;
136*9880d681SAndroid Build Coastguard Workerdef O0 : Ri< 8, "O0">, DwarfRegNum<[8]>;
137*9880d681SAndroid Build Coastguard Workerdef O1 : Ri< 9, "O1">, DwarfRegNum<[9]>;
138*9880d681SAndroid Build Coastguard Workerdef O2 : Ri<10, "O2">, DwarfRegNum<[10]>;
139*9880d681SAndroid Build Coastguard Workerdef O3 : Ri<11, "O3">, DwarfRegNum<[11]>;
140*9880d681SAndroid Build Coastguard Workerdef O4 : Ri<12, "O4">, DwarfRegNum<[12]>;
141*9880d681SAndroid Build Coastguard Workerdef O5 : Ri<13, "O5">, DwarfRegNum<[13]>;
142*9880d681SAndroid Build Coastguard Workerdef O6 : Ri<14, "SP">, DwarfRegNum<[14]>;
143*9880d681SAndroid Build Coastguard Workerdef O7 : Ri<15, "O7">, DwarfRegNum<[15]>;
144*9880d681SAndroid Build Coastguard Workerdef L0 : Ri<16, "L0">, DwarfRegNum<[16]>;
145*9880d681SAndroid Build Coastguard Workerdef L1 : Ri<17, "L1">, DwarfRegNum<[17]>;
146*9880d681SAndroid Build Coastguard Workerdef L2 : Ri<18, "L2">, DwarfRegNum<[18]>;
147*9880d681SAndroid Build Coastguard Workerdef L3 : Ri<19, "L3">, DwarfRegNum<[19]>;
148*9880d681SAndroid Build Coastguard Workerdef L4 : Ri<20, "L4">, DwarfRegNum<[20]>;
149*9880d681SAndroid Build Coastguard Workerdef L5 : Ri<21, "L5">, DwarfRegNum<[21]>;
150*9880d681SAndroid Build Coastguard Workerdef L6 : Ri<22, "L6">, DwarfRegNum<[22]>;
151*9880d681SAndroid Build Coastguard Workerdef L7 : Ri<23, "L7">, DwarfRegNum<[23]>;
152*9880d681SAndroid Build Coastguard Workerdef I0 : Ri<24, "I0">, DwarfRegNum<[24]>;
153*9880d681SAndroid Build Coastguard Workerdef I1 : Ri<25, "I1">, DwarfRegNum<[25]>;
154*9880d681SAndroid Build Coastguard Workerdef I2 : Ri<26, "I2">, DwarfRegNum<[26]>;
155*9880d681SAndroid Build Coastguard Workerdef I3 : Ri<27, "I3">, DwarfRegNum<[27]>;
156*9880d681SAndroid Build Coastguard Workerdef I4 : Ri<28, "I4">, DwarfRegNum<[28]>;
157*9880d681SAndroid Build Coastguard Workerdef I5 : Ri<29, "I5">, DwarfRegNum<[29]>;
158*9880d681SAndroid Build Coastguard Workerdef I6 : Ri<30, "FP">, DwarfRegNum<[30]>;
159*9880d681SAndroid Build Coastguard Workerdef I7 : Ri<31, "I7">, DwarfRegNum<[31]>;
160*9880d681SAndroid Build Coastguard Worker
161*9880d681SAndroid Build Coastguard Worker// Floating-point registers
162*9880d681SAndroid Build Coastguard Workerdef F0  : Rf< 0,  "F0">, DwarfRegNum<[32]>;
163*9880d681SAndroid Build Coastguard Workerdef F1  : Rf< 1,  "F1">, DwarfRegNum<[33]>;
164*9880d681SAndroid Build Coastguard Workerdef F2  : Rf< 2,  "F2">, DwarfRegNum<[34]>;
165*9880d681SAndroid Build Coastguard Workerdef F3  : Rf< 3,  "F3">, DwarfRegNum<[35]>;
166*9880d681SAndroid Build Coastguard Workerdef F4  : Rf< 4,  "F4">, DwarfRegNum<[36]>;
167*9880d681SAndroid Build Coastguard Workerdef F5  : Rf< 5,  "F5">, DwarfRegNum<[37]>;
168*9880d681SAndroid Build Coastguard Workerdef F6  : Rf< 6,  "F6">, DwarfRegNum<[38]>;
169*9880d681SAndroid Build Coastguard Workerdef F7  : Rf< 7,  "F7">, DwarfRegNum<[39]>;
170*9880d681SAndroid Build Coastguard Workerdef F8  : Rf< 8,  "F8">, DwarfRegNum<[40]>;
171*9880d681SAndroid Build Coastguard Workerdef F9  : Rf< 9,  "F9">, DwarfRegNum<[41]>;
172*9880d681SAndroid Build Coastguard Workerdef F10 : Rf<10, "F10">, DwarfRegNum<[42]>;
173*9880d681SAndroid Build Coastguard Workerdef F11 : Rf<11, "F11">, DwarfRegNum<[43]>;
174*9880d681SAndroid Build Coastguard Workerdef F12 : Rf<12, "F12">, DwarfRegNum<[44]>;
175*9880d681SAndroid Build Coastguard Workerdef F13 : Rf<13, "F13">, DwarfRegNum<[45]>;
176*9880d681SAndroid Build Coastguard Workerdef F14 : Rf<14, "F14">, DwarfRegNum<[46]>;
177*9880d681SAndroid Build Coastguard Workerdef F15 : Rf<15, "F15">, DwarfRegNum<[47]>;
178*9880d681SAndroid Build Coastguard Workerdef F16 : Rf<16, "F16">, DwarfRegNum<[48]>;
179*9880d681SAndroid Build Coastguard Workerdef F17 : Rf<17, "F17">, DwarfRegNum<[49]>;
180*9880d681SAndroid Build Coastguard Workerdef F18 : Rf<18, "F18">, DwarfRegNum<[50]>;
181*9880d681SAndroid Build Coastguard Workerdef F19 : Rf<19, "F19">, DwarfRegNum<[51]>;
182*9880d681SAndroid Build Coastguard Workerdef F20 : Rf<20, "F20">, DwarfRegNum<[52]>;
183*9880d681SAndroid Build Coastguard Workerdef F21 : Rf<21, "F21">, DwarfRegNum<[53]>;
184*9880d681SAndroid Build Coastguard Workerdef F22 : Rf<22, "F22">, DwarfRegNum<[54]>;
185*9880d681SAndroid Build Coastguard Workerdef F23 : Rf<23, "F23">, DwarfRegNum<[55]>;
186*9880d681SAndroid Build Coastguard Workerdef F24 : Rf<24, "F24">, DwarfRegNum<[56]>;
187*9880d681SAndroid Build Coastguard Workerdef F25 : Rf<25, "F25">, DwarfRegNum<[57]>;
188*9880d681SAndroid Build Coastguard Workerdef F26 : Rf<26, "F26">, DwarfRegNum<[58]>;
189*9880d681SAndroid Build Coastguard Workerdef F27 : Rf<27, "F27">, DwarfRegNum<[59]>;
190*9880d681SAndroid Build Coastguard Workerdef F28 : Rf<28, "F28">, DwarfRegNum<[60]>;
191*9880d681SAndroid Build Coastguard Workerdef F29 : Rf<29, "F29">, DwarfRegNum<[61]>;
192*9880d681SAndroid Build Coastguard Workerdef F30 : Rf<30, "F30">, DwarfRegNum<[62]>;
193*9880d681SAndroid Build Coastguard Workerdef F31 : Rf<31, "F31">, DwarfRegNum<[63]>;
194*9880d681SAndroid Build Coastguard Worker
195*9880d681SAndroid Build Coastguard Worker// Aliases of the F* registers used to hold 64-bit fp values (doubles)
196*9880d681SAndroid Build Coastguard Workerdef D0  : Rd< 0,  "F0", [F0,   F1]>, DwarfRegNum<[72]>;
197*9880d681SAndroid Build Coastguard Workerdef D1  : Rd< 2,  "F2", [F2,   F3]>, DwarfRegNum<[73]>;
198*9880d681SAndroid Build Coastguard Workerdef D2  : Rd< 4,  "F4", [F4,   F5]>, DwarfRegNum<[74]>;
199*9880d681SAndroid Build Coastguard Workerdef D3  : Rd< 6,  "F6", [F6,   F7]>, DwarfRegNum<[75]>;
200*9880d681SAndroid Build Coastguard Workerdef D4  : Rd< 8,  "F8", [F8,   F9]>, DwarfRegNum<[76]>;
201*9880d681SAndroid Build Coastguard Workerdef D5  : Rd<10, "F10", [F10, F11]>, DwarfRegNum<[77]>;
202*9880d681SAndroid Build Coastguard Workerdef D6  : Rd<12, "F12", [F12, F13]>, DwarfRegNum<[78]>;
203*9880d681SAndroid Build Coastguard Workerdef D7  : Rd<14, "F14", [F14, F15]>, DwarfRegNum<[79]>;
204*9880d681SAndroid Build Coastguard Workerdef D8  : Rd<16, "F16", [F16, F17]>, DwarfRegNum<[80]>;
205*9880d681SAndroid Build Coastguard Workerdef D9  : Rd<18, "F18", [F18, F19]>, DwarfRegNum<[81]>;
206*9880d681SAndroid Build Coastguard Workerdef D10 : Rd<20, "F20", [F20, F21]>, DwarfRegNum<[82]>;
207*9880d681SAndroid Build Coastguard Workerdef D11 : Rd<22, "F22", [F22, F23]>, DwarfRegNum<[83]>;
208*9880d681SAndroid Build Coastguard Workerdef D12 : Rd<24, "F24", [F24, F25]>, DwarfRegNum<[84]>;
209*9880d681SAndroid Build Coastguard Workerdef D13 : Rd<26, "F26", [F26, F27]>, DwarfRegNum<[85]>;
210*9880d681SAndroid Build Coastguard Workerdef D14 : Rd<28, "F28", [F28, F29]>, DwarfRegNum<[86]>;
211*9880d681SAndroid Build Coastguard Workerdef D15 : Rd<30, "F30", [F30, F31]>, DwarfRegNum<[87]>;
212*9880d681SAndroid Build Coastguard Worker
213*9880d681SAndroid Build Coastguard Worker// Co-processor registers
214*9880d681SAndroid Build Coastguard Workerdef C0 : Ri< 0, "C0">;
215*9880d681SAndroid Build Coastguard Workerdef C1 : Ri< 1, "C1">;
216*9880d681SAndroid Build Coastguard Workerdef C2 : Ri< 2, "C2">;
217*9880d681SAndroid Build Coastguard Workerdef C3 : Ri< 3, "C3">;
218*9880d681SAndroid Build Coastguard Workerdef C4 : Ri< 4, "C4">;
219*9880d681SAndroid Build Coastguard Workerdef C5 : Ri< 5, "C5">;
220*9880d681SAndroid Build Coastguard Workerdef C6 : Ri< 6, "C6">;
221*9880d681SAndroid Build Coastguard Workerdef C7 : Ri< 7, "C7">;
222*9880d681SAndroid Build Coastguard Workerdef C8 : Ri< 8, "C8">;
223*9880d681SAndroid Build Coastguard Workerdef C9 : Ri< 9, "C9">;
224*9880d681SAndroid Build Coastguard Workerdef C10 : Ri< 10, "C10">;
225*9880d681SAndroid Build Coastguard Workerdef C11 : Ri< 11, "C11">;
226*9880d681SAndroid Build Coastguard Workerdef C12 : Ri< 12, "C12">;
227*9880d681SAndroid Build Coastguard Workerdef C13 : Ri< 13, "C13">;
228*9880d681SAndroid Build Coastguard Workerdef C14 : Ri< 14, "C14">;
229*9880d681SAndroid Build Coastguard Workerdef C15 : Ri< 15, "C15">;
230*9880d681SAndroid Build Coastguard Workerdef C16 : Ri< 16, "C16">;
231*9880d681SAndroid Build Coastguard Workerdef C17 : Ri< 17, "C17">;
232*9880d681SAndroid Build Coastguard Workerdef C18 : Ri< 18, "C18">;
233*9880d681SAndroid Build Coastguard Workerdef C19 : Ri< 19, "C19">;
234*9880d681SAndroid Build Coastguard Workerdef C20 : Ri< 20, "C20">;
235*9880d681SAndroid Build Coastguard Workerdef C21 : Ri< 21, "C21">;
236*9880d681SAndroid Build Coastguard Workerdef C22 : Ri< 22, "C22">;
237*9880d681SAndroid Build Coastguard Workerdef C23 : Ri< 23, "C23">;
238*9880d681SAndroid Build Coastguard Workerdef C24 : Ri< 24, "C24">;
239*9880d681SAndroid Build Coastguard Workerdef C25 : Ri< 25, "C25">;
240*9880d681SAndroid Build Coastguard Workerdef C26 : Ri< 26, "C26">;
241*9880d681SAndroid Build Coastguard Workerdef C27 : Ri< 27, "C27">;
242*9880d681SAndroid Build Coastguard Workerdef C28 : Ri< 28, "C28">;
243*9880d681SAndroid Build Coastguard Workerdef C29 : Ri< 29, "C29">;
244*9880d681SAndroid Build Coastguard Workerdef C30 : Ri< 30, "C30">;
245*9880d681SAndroid Build Coastguard Workerdef C31 : Ri< 31, "C31">;
246*9880d681SAndroid Build Coastguard Worker
247*9880d681SAndroid Build Coastguard Worker// Unaliased double precision floating point registers.
248*9880d681SAndroid Build Coastguard Worker// FIXME: Define DwarfRegNum for these registers.
249*9880d681SAndroid Build Coastguard Workerdef D16 : SparcReg< 1, "F32">;
250*9880d681SAndroid Build Coastguard Workerdef D17 : SparcReg< 3, "F34">;
251*9880d681SAndroid Build Coastguard Workerdef D18 : SparcReg< 5, "F36">;
252*9880d681SAndroid Build Coastguard Workerdef D19 : SparcReg< 7, "F38">;
253*9880d681SAndroid Build Coastguard Workerdef D20 : SparcReg< 9, "F40">;
254*9880d681SAndroid Build Coastguard Workerdef D21 : SparcReg<11, "F42">;
255*9880d681SAndroid Build Coastguard Workerdef D22 : SparcReg<13, "F44">;
256*9880d681SAndroid Build Coastguard Workerdef D23 : SparcReg<15, "F46">;
257*9880d681SAndroid Build Coastguard Workerdef D24 : SparcReg<17, "F48">;
258*9880d681SAndroid Build Coastguard Workerdef D25 : SparcReg<19, "F50">;
259*9880d681SAndroid Build Coastguard Workerdef D26 : SparcReg<21, "F52">;
260*9880d681SAndroid Build Coastguard Workerdef D27 : SparcReg<23, "F54">;
261*9880d681SAndroid Build Coastguard Workerdef D28 : SparcReg<25, "F56">;
262*9880d681SAndroid Build Coastguard Workerdef D29 : SparcReg<27, "F58">;
263*9880d681SAndroid Build Coastguard Workerdef D30 : SparcReg<29, "F60">;
264*9880d681SAndroid Build Coastguard Workerdef D31 : SparcReg<31, "F62">;
265*9880d681SAndroid Build Coastguard Worker
266*9880d681SAndroid Build Coastguard Worker// Aliases of the F* registers used to hold 128-bit for values (long doubles).
267*9880d681SAndroid Build Coastguard Workerdef Q0  : Rq< 0,  "F0", [D0,   D1]>;
268*9880d681SAndroid Build Coastguard Workerdef Q1  : Rq< 4,  "F4", [D2,   D3]>;
269*9880d681SAndroid Build Coastguard Workerdef Q2  : Rq< 8,  "F8", [D4,   D5]>;
270*9880d681SAndroid Build Coastguard Workerdef Q3  : Rq<12, "F12", [D6,   D7]>;
271*9880d681SAndroid Build Coastguard Workerdef Q4  : Rq<16, "F16", [D8,   D9]>;
272*9880d681SAndroid Build Coastguard Workerdef Q5  : Rq<20, "F20", [D10, D11]>;
273*9880d681SAndroid Build Coastguard Workerdef Q6  : Rq<24, "F24", [D12, D13]>;
274*9880d681SAndroid Build Coastguard Workerdef Q7  : Rq<28, "F28", [D14, D15]>;
275*9880d681SAndroid Build Coastguard Workerdef Q8  : Rq< 1, "F32", [D16, D17]>;
276*9880d681SAndroid Build Coastguard Workerdef Q9  : Rq< 5, "F36", [D18, D19]>;
277*9880d681SAndroid Build Coastguard Workerdef Q10 : Rq< 9, "F40", [D20, D21]>;
278*9880d681SAndroid Build Coastguard Workerdef Q11 : Rq<13, "F44", [D22, D23]>;
279*9880d681SAndroid Build Coastguard Workerdef Q12 : Rq<17, "F48", [D24, D25]>;
280*9880d681SAndroid Build Coastguard Workerdef Q13 : Rq<21, "F52", [D26, D27]>;
281*9880d681SAndroid Build Coastguard Workerdef Q14 : Rq<25, "F56", [D28, D29]>;
282*9880d681SAndroid Build Coastguard Workerdef Q15 : Rq<29, "F60", [D30, D31]>;
283*9880d681SAndroid Build Coastguard Worker
284*9880d681SAndroid Build Coastguard Worker// Aliases of the integer registers used for LDD/STD double-word operations
285*9880d681SAndroid Build Coastguard Workerdef G0_G1 : Rdi<0, "G0", [G0, G1]>;
286*9880d681SAndroid Build Coastguard Workerdef G2_G3 : Rdi<2, "G2", [G2, G3]>;
287*9880d681SAndroid Build Coastguard Workerdef G4_G5 : Rdi<4, "G4", [G4, G5]>;
288*9880d681SAndroid Build Coastguard Workerdef G6_G7 : Rdi<6, "G6", [G6, G7]>;
289*9880d681SAndroid Build Coastguard Workerdef O0_O1 : Rdi<8, "O0", [O0, O1]>;
290*9880d681SAndroid Build Coastguard Workerdef O2_O3 : Rdi<10, "O2", [O2, O3]>;
291*9880d681SAndroid Build Coastguard Workerdef O4_O5 : Rdi<12, "O4", [O4, O5]>;
292*9880d681SAndroid Build Coastguard Workerdef O6_O7 : Rdi<14, "O6", [O6, O7]>;
293*9880d681SAndroid Build Coastguard Workerdef L0_L1 : Rdi<16, "L0", [L0, L1]>;
294*9880d681SAndroid Build Coastguard Workerdef L2_L3 : Rdi<18, "L2", [L2, L3]>;
295*9880d681SAndroid Build Coastguard Workerdef L4_L5 : Rdi<20, "L4", [L4, L5]>;
296*9880d681SAndroid Build Coastguard Workerdef L6_L7 : Rdi<22, "L6", [L6, L7]>;
297*9880d681SAndroid Build Coastguard Workerdef I0_I1 : Rdi<24, "I0", [I0, I1]>;
298*9880d681SAndroid Build Coastguard Workerdef I2_I3 : Rdi<26, "I2", [I2, I3]>;
299*9880d681SAndroid Build Coastguard Workerdef I4_I5 : Rdi<28, "I4", [I4, I5]>;
300*9880d681SAndroid Build Coastguard Workerdef I6_I7 : Rdi<30, "I6", [I6, I7]>;
301*9880d681SAndroid Build Coastguard Worker
302*9880d681SAndroid Build Coastguard Worker// Aliases of the co-processor registers used for LDD/STD double-word operations
303*9880d681SAndroid Build Coastguard Workerdef C0_C1 : Rdi<0, "C0", [C0, C1]>;
304*9880d681SAndroid Build Coastguard Workerdef C2_C3 : Rdi<2, "C2", [C2, C3]>;
305*9880d681SAndroid Build Coastguard Workerdef C4_C5 : Rdi<4, "C4", [C4, C5]>;
306*9880d681SAndroid Build Coastguard Workerdef C6_C7 : Rdi<6, "C6", [C6, C7]>;
307*9880d681SAndroid Build Coastguard Workerdef C8_C9 : Rdi<8, "C8", [C8, C9]>;
308*9880d681SAndroid Build Coastguard Workerdef C10_C11 : Rdi<10, "C10", [C10, C11]>;
309*9880d681SAndroid Build Coastguard Workerdef C12_C13 : Rdi<12, "C12", [C12, C13]>;
310*9880d681SAndroid Build Coastguard Workerdef C14_C15 : Rdi<14, "C14", [C14, C15]>;
311*9880d681SAndroid Build Coastguard Workerdef C16_C17 : Rdi<16, "C16", [C16, C17]>;
312*9880d681SAndroid Build Coastguard Workerdef C18_C19 : Rdi<18, "C18", [C18, C19]>;
313*9880d681SAndroid Build Coastguard Workerdef C20_C21 : Rdi<20, "C20", [C20, C21]>;
314*9880d681SAndroid Build Coastguard Workerdef C22_C23 : Rdi<22, "C22", [C22, C23]>;
315*9880d681SAndroid Build Coastguard Workerdef C24_C25 : Rdi<24, "C24", [C24, C25]>;
316*9880d681SAndroid Build Coastguard Workerdef C26_C27 : Rdi<26, "C26", [C26, C27]>;
317*9880d681SAndroid Build Coastguard Workerdef C28_C29 : Rdi<28, "C28", [C28, C29]>;
318*9880d681SAndroid Build Coastguard Workerdef C30_C31 : Rdi<30, "C30", [C30, C31]>;
319*9880d681SAndroid Build Coastguard Worker
320*9880d681SAndroid Build Coastguard Worker// Register classes.
321*9880d681SAndroid Build Coastguard Worker//
322*9880d681SAndroid Build Coastguard Worker// FIXME: the register order should be defined in terms of the preferred
323*9880d681SAndroid Build Coastguard Worker// allocation order...
324*9880d681SAndroid Build Coastguard Worker//
325*9880d681SAndroid Build Coastguard Worker// This register class should not be used to hold i64 values, use the I64Regs
326*9880d681SAndroid Build Coastguard Worker// register class for that. The i64 type is included here to allow i64 patterns
327*9880d681SAndroid Build Coastguard Worker// using the integer instructions.
328*9880d681SAndroid Build Coastguard Workerdef IntRegs : RegisterClass<"SP", [i32, i64], 32,
329*9880d681SAndroid Build Coastguard Worker                            (add (sequence "I%u", 0, 7),
330*9880d681SAndroid Build Coastguard Worker                                 (sequence "G%u", 0, 7),
331*9880d681SAndroid Build Coastguard Worker                                 (sequence "L%u", 0, 7),
332*9880d681SAndroid Build Coastguard Worker                                 (sequence "O%u", 0, 7))>;
333*9880d681SAndroid Build Coastguard Worker
334*9880d681SAndroid Build Coastguard Worker
335*9880d681SAndroid Build Coastguard Worker// Should be in the same order as IntRegs.
336*9880d681SAndroid Build Coastguard Workerdef IntPair : RegisterClass<"SP", [v2i32], 64,
337*9880d681SAndroid Build Coastguard Worker    (add I0_I1, I2_I3, I4_I5, I6_I7,
338*9880d681SAndroid Build Coastguard Worker         G0_G1, G2_G3, G4_G5, G6_G7,
339*9880d681SAndroid Build Coastguard Worker         L0_L1, L2_L3, L4_L5, L6_L7,
340*9880d681SAndroid Build Coastguard Worker         O0_O1, O2_O3, O4_O5, O6_O7)>;
341*9880d681SAndroid Build Coastguard Worker
342*9880d681SAndroid Build Coastguard Worker// Register class for 64-bit mode, with a 64-bit spill slot size.
343*9880d681SAndroid Build Coastguard Worker// These are the same as the 32-bit registers, so TableGen will consider this
344*9880d681SAndroid Build Coastguard Worker// to be a sub-class of IntRegs. That works out because requiring a 64-bit
345*9880d681SAndroid Build Coastguard Worker// spill slot is a stricter constraint than only requiring a 32-bit spill slot.
346*9880d681SAndroid Build Coastguard Workerdef I64Regs : RegisterClass<"SP", [i64], 64, (add IntRegs)>;
347*9880d681SAndroid Build Coastguard Worker
348*9880d681SAndroid Build Coastguard Worker// Floating point register classes.
349*9880d681SAndroid Build Coastguard Workerdef FPRegs : RegisterClass<"SP", [f32], 32, (sequence "F%u", 0, 31)>;
350*9880d681SAndroid Build Coastguard Worker
351*9880d681SAndroid Build Coastguard Workerdef DFPRegs : RegisterClass<"SP", [f64], 64, (sequence "D%u", 0, 31)>;
352*9880d681SAndroid Build Coastguard Worker
353*9880d681SAndroid Build Coastguard Workerdef QFPRegs : RegisterClass<"SP", [f128], 128, (sequence "Q%u", 0, 15)>;
354*9880d681SAndroid Build Coastguard Worker
355*9880d681SAndroid Build Coastguard Worker// Floating point control register classes.
356*9880d681SAndroid Build Coastguard Workerdef FCCRegs : RegisterClass<"SP", [i1], 1, (sequence "FCC%u", 0, 3)>;
357*9880d681SAndroid Build Coastguard Worker
358*9880d681SAndroid Build Coastguard Workerlet isAllocatable = 0 in {
359*9880d681SAndroid Build Coastguard Worker  // Ancillary state registers
360*9880d681SAndroid Build Coastguard Worker  def ASRRegs : RegisterClass<"SP", [i32], 32,
361*9880d681SAndroid Build Coastguard Worker                              (add Y, (sequence "ASR%u", 1, 31))>;
362*9880d681SAndroid Build Coastguard Worker
363*9880d681SAndroid Build Coastguard Worker  // This register class should not be used to hold i64 values.
364*9880d681SAndroid Build Coastguard Worker  def CoprocRegs : RegisterClass<"SP", [i32], 32,
365*9880d681SAndroid Build Coastguard Worker                                (add (sequence "C%u", 0, 31))>;
366*9880d681SAndroid Build Coastguard Worker
367*9880d681SAndroid Build Coastguard Worker  // Should be in the same order as CoprocRegs.
368*9880d681SAndroid Build Coastguard Worker  def CoprocPair : RegisterClass<"SP", [v2i32], 64,
369*9880d681SAndroid Build Coastguard Worker    (add C0_C1,   C2_C3,   C4_C5,   C6_C7,
370*9880d681SAndroid Build Coastguard Worker         C8_C9,   C10_C11, C12_C13, C14_C15,
371*9880d681SAndroid Build Coastguard Worker         C16_C17, C18_C19, C20_C21, C22_C23,
372*9880d681SAndroid Build Coastguard Worker         C24_C25, C26_C27, C28_C29, C30_C31)>;
373*9880d681SAndroid Build Coastguard Worker}
374*9880d681SAndroid Build Coastguard Worker
375*9880d681SAndroid Build Coastguard Worker// Privileged Registers
376*9880d681SAndroid Build Coastguard Workerdef PRRegs : RegisterClass<"SP", [i64], 64,
377*9880d681SAndroid Build Coastguard Worker    (add TPC, TNPC, TSTATE, TT, TICK, TBA, PSTATE, TL, PIL, CWP,
378*9880d681SAndroid Build Coastguard Worker         CANSAVE, CANRESTORE, CLEANWIN, OTHERWIN, WSTATE)>;
379