1# 2# Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved. 3# 4# SPDX-License-Identifier: BSD-3-Clause 5 6override ERRATA_A53_855873 := 1 7override PROGRAMMABLE_RESET_ADDRESS := 1 8PSCI_EXTENDED_STATE_ID := 1 9A53_DISABLE_NON_TEMPORAL_HINT := 0 10SEPARATE_CODE_AND_RODATA := 1 11ZYNQMP_WDT_RESTART := 0 12IPI_CRC_CHECK := 0 13override RESET_TO_BL31 := 1 14override GICV2_G0_FOR_EL3 := 1 15override WARMBOOT_ENABLE_DCACHE_EARLY := 1 16 17EL3_EXCEPTION_HANDLING := $(SDEI_SUPPORT) 18 19# Do not enable SVE 20ENABLE_SVE_FOR_NS := 0 21 22WORKAROUND_CVE_2017_5715 := 0 23 24ifdef ZYNQMP_ATF_MEM_BASE 25 $(eval $(call add_define,ZYNQMP_ATF_MEM_BASE)) 26 27 ifndef ZYNQMP_ATF_MEM_SIZE 28 $(error "ZYNQMP_ATF_BASE defined without ZYNQMP_ATF_SIZE") 29 endif 30 $(eval $(call add_define,ZYNQMP_ATF_MEM_SIZE)) 31 32 ifdef ZYNQMP_ATF_MEM_PROGBITS_SIZE 33 $(eval $(call add_define,ZYNQMP_ATF_MEM_PROGBITS_SIZE)) 34 endif 35endif 36 37ifdef ZYNQMP_BL32_MEM_BASE 38 $(eval $(call add_define,ZYNQMP_BL32_MEM_BASE)) 39 40 ifndef ZYNQMP_BL32_MEM_SIZE 41 $(error "ZYNQMP_BL32_BASE defined without ZYNQMP_BL32_SIZE") 42 endif 43 $(eval $(call add_define,ZYNQMP_BL32_MEM_SIZE)) 44endif 45 46 47ifdef ZYNQMP_WDT_RESTART 48$(eval $(call add_define,ZYNQMP_WDT_RESTART)) 49endif 50 51ifdef ZYNQMP_IPI_CRC_CHECK 52 $(warning "ZYNQMP_IPI_CRC_CHECK macro is deprecated...instead please use IPI_CRC_CHECK.") 53endif 54 55ifdef IPI_CRC_CHECK 56 $(eval $(call add_define,IPI_CRC_CHECK)) 57endif 58 59PLAT_INCLUDES := -Iinclude/plat/arm/common/ \ 60 -Iinclude/plat/arm/common/aarch64/ \ 61 -Iplat/xilinx/common/include/ \ 62 -Iplat/xilinx/common/ipi_mailbox_service/ \ 63 -Iplat/xilinx/zynqmp/include/ \ 64 -Iplat/xilinx/zynqmp/pm_service/ \ 65 66include lib/libfdt/libfdt.mk 67# Include GICv2 driver files 68include drivers/arm/gic/v2/gicv2.mk 69 70PLAT_BL_COMMON_SOURCES := lib/xlat_tables/xlat_tables_common.c \ 71 lib/xlat_tables/aarch64/xlat_tables.c \ 72 drivers/arm/dcc/dcc_console.c \ 73 drivers/delay_timer/delay_timer.c \ 74 drivers/delay_timer/generic_delay_timer.c \ 75 ${GICV2_SOURCES} \ 76 drivers/cadence/uart/aarch64/cdns_console.S \ 77 plat/arm/common/arm_cci.c \ 78 plat/arm/common/arm_common.c \ 79 plat/arm/common/arm_gicv2.c \ 80 plat/common/plat_gicv2.c \ 81 plat/xilinx/common/ipi.c \ 82 plat/xilinx/zynqmp/zynqmp_ipi.c \ 83 plat/common/aarch64/crash_console_helpers.S \ 84 plat/xilinx/zynqmp/aarch64/zynqmp_helpers.S \ 85 plat/xilinx/zynqmp/aarch64/zynqmp_common.c 86 87ZYNQMP_CONSOLE ?= cadence 88ifeq (${ZYNQMP_CONSOLE}, $(filter ${ZYNQMP_CONSOLE},cadence cadence0 cadence1 dcc)) 89else 90 $(error "Please define ZYNQMP_CONSOLE") 91endif 92$(eval $(call add_define_val,ZYNQMP_CONSOLE,ZYNQMP_CONSOLE_ID_${ZYNQMP_CONSOLE})) 93 94BL31_SOURCES += drivers/arm/cci/cci.c \ 95 lib/cpus/aarch64/aem_generic.S \ 96 lib/cpus/aarch64/cortex_a53.S \ 97 plat/common/plat_psci_common.c \ 98 common/fdt_fixup.c \ 99 ${LIBFDT_SRCS} \ 100 plat/xilinx/common/ipi_mailbox_service/ipi_mailbox_svc.c \ 101 plat/xilinx/common/pm_service/pm_ipi.c \ 102 plat/xilinx/common/plat_startup.c \ 103 plat/xilinx/zynqmp/bl31_zynqmp_setup.c \ 104 plat/xilinx/zynqmp/plat_psci.c \ 105 plat/xilinx/zynqmp/plat_zynqmp.c \ 106 plat/xilinx/zynqmp/plat_topology.c \ 107 plat/xilinx/zynqmp/sip_svc_setup.c \ 108 plat/xilinx/zynqmp/pm_service/pm_svc_main.c \ 109 plat/xilinx/zynqmp/pm_service/pm_api_sys.c \ 110 plat/xilinx/zynqmp/pm_service/pm_api_pinctrl.c \ 111 plat/xilinx/zynqmp/pm_service/pm_api_ioctl.c \ 112 plat/xilinx/zynqmp/pm_service/pm_api_clock.c \ 113 plat/xilinx/zynqmp/pm_service/pm_client.c 114 115ifeq (${SDEI_SUPPORT},1) 116BL31_SOURCES += plat/xilinx/zynqmp/zynqmp_ehf.c \ 117 plat/xilinx/zynqmp/zynqmp_sdei.c 118endif 119 120BL31_CPPFLAGS += -fno-jump-tables 121 122ifneq (${RESET_TO_BL31},1) 123 $(error "Using BL31 as the reset vector is only one option supported on ZynqMP. Please set RESET_TO_BL31 to 1.") 124endif 125