xref: /aosp_15_r20/external/XNNPACK/bench/qs8-dwconv-e2e.cc (revision 4bdc94577ba0e567308109d787f7fec7b531ce36)
1 // Copyright 2021 Google LLC
2 //
3 // This source code is licensed under the BSD-style license found in the
4 // LICENSE file in the root directory of this source tree.
5 
6 #include <algorithm>
7 #include <cmath>
8 #include <functional>
9 #include <random>
10 #include <vector>
11 
12 #include <benchmark/benchmark.h>
13 #include "bench/end2end.h"
14 #include "bench/utils.h"
15 #include "models/models.h"
16 
17 #include <xnnpack.h>
18 #include <xnnpack/dwconv.h>
19 #include <xnnpack/microfnptr.h>
20 #include <xnnpack/microparams-init.h>
21 
22 
DWConvEnd2EndBenchmark(benchmark::State & state,models::ExecutionPlanFactory model_factory,xnn_qs8_dwconv_minmax_unipass_ukernel_function dwconv,xnn_init_qs8_conv_minmax_params_fn init_params,uint8_t channel_tile,uint8_t primary_tile,benchmark::utils::IsaCheckFunction isa_check=nullptr)23 static void DWConvEnd2EndBenchmark(
24   benchmark::State& state,
25   models::ExecutionPlanFactory model_factory,
26   xnn_qs8_dwconv_minmax_unipass_ukernel_function dwconv,
27   xnn_init_qs8_conv_minmax_params_fn init_params,
28   uint8_t channel_tile, uint8_t primary_tile,
29   benchmark::utils::IsaCheckFunction isa_check = nullptr)
30 {
31   if (isa_check && !isa_check(state)) {
32     return;
33   }
34   if (xnn_initialize(nullptr /* allocator */) != xnn_status_success) {
35     state.SkipWithError("failed to initialize XNNPACK");
36     return;
37   }
38 
39   // Override microkernels chosen in xnn_initialize
40   for (size_t i = 0; i < XNN_MAX_QS8_DWCONV_UKERNELS; i++) {
41     // Replace only the microkernel the matching kernel size.
42     if (xnn_params.qs8.dwconv[i].primary_tile == primary_tile) {
43       // Note: do not directly assign to xnn_params.qs8.dwconv[i] because it breaks older gcc.
44       xnn_params.qs8.dwconv[i].minmax.unipass = xnn_dwconv_unipass_ukernel_function(dwconv);
45       xnn_params.qs8.dwconv[i].channel_tile = channel_tile;
46       xnn_params.qs8.dwconv[i].primary_tile = primary_tile;
47       xnn_params.qs8.dwconv[i].incremental_tile = 0;
48       xnn_params.qs8.dwconv[i].init.qs8 = init_params;
49       break;
50     }
51   }
52 
53   auto execution_plan = model_factory(nullptr);
54   if (execution_plan.empty()) {
55     state.SkipWithError("failed to create a model");
56     return;
57   }
58 
59   for (auto _ : state) {
60     for (const std::unique_ptr<xnn_operator, decltype(&xnn_delete_operator)>& op : execution_plan) {
61       xnn_status status = xnn_run_operator(op.get(), nullptr);
62       if (status != xnn_status_success) {
63         state.SkipWithError("failed to run a model");
64         return;
65       }
66     }
67   }
68 
69   const uint64_t cpu_frequency = benchmark::utils::GetCurrentCpuFrequency();
70   if (cpu_frequency != 0) {
71     state.counters["cpufreq"] = cpu_frequency;
72   }
73 }
74 
75 
76 #if XNN_ARCH_ARM || XNN_ARCH_ARM64
qs8_dwconv_up8x9__neon_mul8_ld64(benchmark::State & state,models::ExecutionPlanFactory model)77   static void qs8_dwconv_up8x9__neon_mul8_ld64(benchmark::State& state, models::ExecutionPlanFactory model) {
78     DWConvEnd2EndBenchmark(state, model,
79       xnn_qs8_dwconv_minmax_rndnu_ukernel_up8x9__neon_mul8_ld64,
80       xnn_init_qs8_conv_minmax_rndnu_neon_params,
81       8 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckNEON);
82   }
qs8_dwconv_up16x9__neon_mul8_ld64(benchmark::State & state,models::ExecutionPlanFactory model)83   static void qs8_dwconv_up16x9__neon_mul8_ld64(benchmark::State& state, models::ExecutionPlanFactory model) {
84     DWConvEnd2EndBenchmark(state, model,
85       xnn_qs8_dwconv_minmax_rndnu_ukernel_up16x9__neon_mul8_ld64,
86       xnn_init_qs8_conv_minmax_rndnu_neon_params,
87       16 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckNEON);
88   }
qs8_dwconv_up16x9__neon_mul8_ld128(benchmark::State & state,models::ExecutionPlanFactory model)89   static void qs8_dwconv_up16x9__neon_mul8_ld128(benchmark::State& state, models::ExecutionPlanFactory model) {
90     DWConvEnd2EndBenchmark(state, model,
91       xnn_qs8_dwconv_minmax_rndnu_ukernel_up16x9__neon_mul8_ld128,
92       xnn_init_qs8_conv_minmax_rndnu_neon_params,
93       16 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckNEON);
94   }
qs8_dwconv_up8x9__neon_mla8_ld64(benchmark::State & state,models::ExecutionPlanFactory model)95   static void qs8_dwconv_up8x9__neon_mla8_ld64(benchmark::State& state, models::ExecutionPlanFactory model) {
96     DWConvEnd2EndBenchmark(state, model,
97       xnn_qs8_dwconv_minmax_rndnu_ukernel_up8x9__neon_mla8_ld64,
98       xnn_init_qs8_conv_minmax_rndnu_neon_params,
99       8 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckNEON);
100   }
qs8_dwconv_up16x9__neon_mla8_ld64(benchmark::State & state,models::ExecutionPlanFactory model)101   static void qs8_dwconv_up16x9__neon_mla8_ld64(benchmark::State& state, models::ExecutionPlanFactory model) {
102     DWConvEnd2EndBenchmark(state, model,
103       xnn_qs8_dwconv_minmax_rndnu_ukernel_up16x9__neon_mla8_ld64,
104       xnn_init_qs8_conv_minmax_rndnu_neon_params,
105       16 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckNEON);
106   }
qs8_dwconv_up16x9__neon_mla8_ld128(benchmark::State & state,models::ExecutionPlanFactory model)107   static void qs8_dwconv_up16x9__neon_mla8_ld128(benchmark::State& state, models::ExecutionPlanFactory model) {
108     DWConvEnd2EndBenchmark(state, model,
109       xnn_qs8_dwconv_minmax_rndnu_ukernel_up16x9__neon_mla8_ld128,
110       xnn_init_qs8_conv_minmax_rndnu_neon_params,
111       16 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckNEON);
112   }
qs8_dwconv_up8x9__neon_mul16(benchmark::State & state,models::ExecutionPlanFactory model)113   static void qs8_dwconv_up8x9__neon_mul16(benchmark::State& state, models::ExecutionPlanFactory model) {
114     DWConvEnd2EndBenchmark(state, model,
115       xnn_qs8_dwconv_minmax_rndnu_ukernel_up8x9__neon_mul16,
116       xnn_init_qs8_conv_minmax_rndnu_neon_params,
117       8 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckNEON);
118   }
qs8_dwconv_up16x9__neon_mul16(benchmark::State & state,models::ExecutionPlanFactory model)119   static void qs8_dwconv_up16x9__neon_mul16(benchmark::State& state, models::ExecutionPlanFactory model) {
120     DWConvEnd2EndBenchmark(state, model,
121       xnn_qs8_dwconv_minmax_rndnu_ukernel_up16x9__neon_mul16,
122       xnn_init_qs8_conv_minmax_rndnu_neon_params,
123       16 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckNEON);
124   }
qs8_dwconv_up24x9__neon_mul16(benchmark::State & state,models::ExecutionPlanFactory model)125   static void qs8_dwconv_up24x9__neon_mul16(benchmark::State& state, models::ExecutionPlanFactory model) {
126     DWConvEnd2EndBenchmark(state, model,
127       xnn_qs8_dwconv_minmax_rndnu_ukernel_up24x9__neon_mul16,
128       xnn_init_qs8_conv_minmax_rndnu_neon_params,
129       24 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckNEON);
130   }
qs8_dwconv_up32x9__neon_mul16(benchmark::State & state,models::ExecutionPlanFactory model)131   static void qs8_dwconv_up32x9__neon_mul16(benchmark::State& state, models::ExecutionPlanFactory model) {
132     DWConvEnd2EndBenchmark(state, model,
133       xnn_qs8_dwconv_minmax_rndnu_ukernel_up32x9__neon_mul16,
134       xnn_init_qs8_conv_minmax_rndnu_neon_params,
135       32 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckNEON);
136   }
137 
138   BENCHMARK_QS8_END2END(qs8_dwconv_up8x9__neon_mul8_ld64);
139   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__neon_mul8_ld64);
140   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__neon_mul8_ld128);
141   BENCHMARK_QS8_END2END(qs8_dwconv_up8x9__neon_mla8_ld64);
142   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__neon_mla8_ld64);
143   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__neon_mla8_ld128);
144   BENCHMARK_QS8_END2END(qs8_dwconv_up8x9__neon_mul16);
145   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__neon_mul16);
146   BENCHMARK_QS8_END2END(qs8_dwconv_up24x9__neon_mul16);
147   BENCHMARK_QS8_END2END(qs8_dwconv_up32x9__neon_mul16);
148 #endif  // XNN_ARCH_ARM || XNN_ARCH_ARM64
149 
150 
151 #if XNN_ARCH_X86 || XNN_ARCH_X86_64
qs8_dwconv_up16x9__avx512skx_mul32(benchmark::State & state,models::ExecutionPlanFactory model)152   static void qs8_dwconv_up16x9__avx512skx_mul32(benchmark::State& state, models::ExecutionPlanFactory model) {
153     DWConvEnd2EndBenchmark(state, model,
154       xnn_qs8_dwconv_minmax_fp32_ukernel_up16x9__avx512skx_mul32,
155       xnn_init_qs8_conv_minmax_fp32_avx512_params,
156       16 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckAVX512SKX);
157   }
qs8_dwconv_up32x9__avx512skx_mul32(benchmark::State & state,models::ExecutionPlanFactory model)158   static void qs8_dwconv_up32x9__avx512skx_mul32(benchmark::State& state, models::ExecutionPlanFactory model) {
159     DWConvEnd2EndBenchmark(state, model,
160       xnn_qs8_dwconv_minmax_fp32_ukernel_up32x9__avx512skx_mul32,
161       xnn_init_qs8_conv_minmax_fp32_avx512_params,
162       32 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckAVX512SKX);
163   }
qs8_dwconv_up16x9__avx2_mul16_vpmovsx(benchmark::State & state,models::ExecutionPlanFactory model)164   static void qs8_dwconv_up16x9__avx2_mul16_vpmovsx(benchmark::State& state, models::ExecutionPlanFactory model) {
165     DWConvEnd2EndBenchmark(state, model,
166       xnn_qs8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul16_vpmovsx,
167       xnn_init_qs8_conv_minmax_fp32_avx2_params,
168       16 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckAVX2);
169   }
qs8_dwconv_up32x9__avx2_mul16_vpmovsx(benchmark::State & state,models::ExecutionPlanFactory model)170   static void qs8_dwconv_up32x9__avx2_mul16_vpmovsx(benchmark::State& state, models::ExecutionPlanFactory model) {
171     DWConvEnd2EndBenchmark(state, model,
172       xnn_qs8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul16_vpmovsx,
173       xnn_init_qs8_conv_minmax_fp32_avx2_params,
174       32 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckAVX2);
175   }
qs8_dwconv_up16x9__avx2_mul16_vpunpck(benchmark::State & state,models::ExecutionPlanFactory model)176   static void qs8_dwconv_up16x9__avx2_mul16_vpunpck(benchmark::State& state, models::ExecutionPlanFactory model) {
177     DWConvEnd2EndBenchmark(state, model,
178       xnn_qs8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul16_vpunpck,
179       xnn_init_qs8_conv_minmax_fp32_avx2_params,
180       16 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckAVX2);
181   }
qs8_dwconv_up32x9__avx2_mul16_vpunpck(benchmark::State & state,models::ExecutionPlanFactory model)182   static void qs8_dwconv_up32x9__avx2_mul16_vpunpck(benchmark::State& state, models::ExecutionPlanFactory model) {
183     DWConvEnd2EndBenchmark(state, model,
184       xnn_qs8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul16_vpunpck,
185       xnn_init_qs8_conv_minmax_fp32_avx2_params,
186       32 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckAVX2);
187   }
qs8_dwconv_up16x9__avx2_mul16_add16_vpunpck(benchmark::State & state,models::ExecutionPlanFactory model)188   static void qs8_dwconv_up16x9__avx2_mul16_add16_vpunpck(benchmark::State& state, models::ExecutionPlanFactory model) {
189     DWConvEnd2EndBenchmark(state, model,
190       xnn_qs8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul16_add16_vpunpck,
191       xnn_init_qs8_conv_minmax_fp32_avx2_params,
192       16 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckAVX2);
193   }
qs8_dwconv_up32x9__avx2_mul16_add16_vpunpck(benchmark::State & state,models::ExecutionPlanFactory model)194   static void qs8_dwconv_up32x9__avx2_mul16_add16_vpunpck(benchmark::State& state, models::ExecutionPlanFactory model) {
195     DWConvEnd2EndBenchmark(state, model,
196       xnn_qs8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul16_add16_vpunpck,
197       xnn_init_qs8_conv_minmax_fp32_avx2_params,
198       32 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckAVX2);
199   }
qs8_dwconv_up8x9__avx2_mul32(benchmark::State & state,models::ExecutionPlanFactory model)200   static void qs8_dwconv_up8x9__avx2_mul32(benchmark::State& state, models::ExecutionPlanFactory model) {
201     DWConvEnd2EndBenchmark(state, model,
202       xnn_qs8_dwconv_minmax_fp32_ukernel_up8x9__avx2_mul32,
203       xnn_init_qs8_conv_minmax_fp32_avx2_params,
204       8 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckAVX2);
205   }
qs8_dwconv_up16x9__avx2_mul32(benchmark::State & state,models::ExecutionPlanFactory model)206   static void qs8_dwconv_up16x9__avx2_mul32(benchmark::State& state, models::ExecutionPlanFactory model) {
207     DWConvEnd2EndBenchmark(state, model,
208       xnn_qs8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul32,
209       xnn_init_qs8_conv_minmax_fp32_avx2_params,
210       16 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckAVX2);
211   }
qs8_dwconv_up32x9__avx2_mul32(benchmark::State & state,models::ExecutionPlanFactory model)212   static void qs8_dwconv_up32x9__avx2_mul32(benchmark::State& state, models::ExecutionPlanFactory model) {
213     DWConvEnd2EndBenchmark(state, model,
214       xnn_qs8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul32,
215       xnn_init_qs8_conv_minmax_fp32_avx2_params,
216       32 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckAVX2);
217   }
qs8_dwconv_up8x9__xop_mul16_add16(benchmark::State & state,models::ExecutionPlanFactory model)218   static void qs8_dwconv_up8x9__xop_mul16_add16(benchmark::State& state, models::ExecutionPlanFactory model) {
219     DWConvEnd2EndBenchmark(state, model,
220       xnn_qs8_dwconv_minmax_fp32_ukernel_up8x9__xop_mul16_add16,
221       xnn_init_qs8_conv_minmax_fp32_sse4_params,
222       8 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckXOP);
223   }
qs8_dwconv_up16x9__xop_mul16_add16(benchmark::State & state,models::ExecutionPlanFactory model)224   static void qs8_dwconv_up16x9__xop_mul16_add16(benchmark::State& state, models::ExecutionPlanFactory model) {
225     DWConvEnd2EndBenchmark(state, model,
226       xnn_qs8_dwconv_minmax_fp32_ukernel_up16x9__xop_mul16_add16,
227       xnn_init_qs8_conv_minmax_fp32_sse4_params,
228       16 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckXOP);
229   }
qs8_dwconv_up8x9__xop_mul32(benchmark::State & state,models::ExecutionPlanFactory model)230   static void qs8_dwconv_up8x9__xop_mul32(benchmark::State& state, models::ExecutionPlanFactory model) {
231     DWConvEnd2EndBenchmark(state, model,
232       xnn_qs8_dwconv_minmax_fp32_ukernel_up8x9__xop_mul32,
233       xnn_init_qs8_conv_minmax_fp32_sse4_params,
234       8 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckXOP);
235   }
qs8_dwconv_up16x9__xop_mul32(benchmark::State & state,models::ExecutionPlanFactory model)236   static void qs8_dwconv_up16x9__xop_mul32(benchmark::State& state, models::ExecutionPlanFactory model) {
237     DWConvEnd2EndBenchmark(state, model,
238       xnn_qs8_dwconv_minmax_fp32_ukernel_up16x9__xop_mul32,
239       xnn_init_qs8_conv_minmax_fp32_sse4_params,
240       16 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckXOP);
241   }
qs8_dwconv_up8x9__avx_mul16(benchmark::State & state,models::ExecutionPlanFactory model)242   static void qs8_dwconv_up8x9__avx_mul16(benchmark::State& state, models::ExecutionPlanFactory model) {
243     DWConvEnd2EndBenchmark(state, model,
244       xnn_qs8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul16,
245       xnn_init_qs8_conv_minmax_fp32_sse4_params,
246       8 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckAVX);
247   }
qs8_dwconv_up16x9__avx_mul16(benchmark::State & state,models::ExecutionPlanFactory model)248   static void qs8_dwconv_up16x9__avx_mul16(benchmark::State& state, models::ExecutionPlanFactory model) {
249     DWConvEnd2EndBenchmark(state, model,
250       xnn_qs8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul16,
251       xnn_init_qs8_conv_minmax_fp32_sse4_params,
252       16 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckAVX);
253   }
qs8_dwconv_up8x9__avx_mul16_add16(benchmark::State & state,models::ExecutionPlanFactory model)254   static void qs8_dwconv_up8x9__avx_mul16_add16(benchmark::State& state, models::ExecutionPlanFactory model) {
255     DWConvEnd2EndBenchmark(state, model,
256       xnn_qs8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul16_add16,
257       xnn_init_qs8_conv_minmax_fp32_sse4_params,
258       8 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckAVX);
259   }
qs8_dwconv_up16x9__avx_mul16_add16(benchmark::State & state,models::ExecutionPlanFactory model)260   static void qs8_dwconv_up16x9__avx_mul16_add16(benchmark::State& state, models::ExecutionPlanFactory model) {
261     DWConvEnd2EndBenchmark(state, model,
262       xnn_qs8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul16_add16,
263       xnn_init_qs8_conv_minmax_fp32_sse4_params,
264       16 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckAVX);
265   }
qs8_dwconv_up8x9__avx_mul32(benchmark::State & state,models::ExecutionPlanFactory model)266   static void qs8_dwconv_up8x9__avx_mul32(benchmark::State& state, models::ExecutionPlanFactory model) {
267     DWConvEnd2EndBenchmark(state, model,
268       xnn_qs8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul32,
269       xnn_init_qs8_conv_minmax_fp32_sse4_params,
270       8 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckAVX);
271   }
qs8_dwconv_up16x9__avx_mul32(benchmark::State & state,models::ExecutionPlanFactory model)272   static void qs8_dwconv_up16x9__avx_mul32(benchmark::State& state, models::ExecutionPlanFactory model) {
273     DWConvEnd2EndBenchmark(state, model,
274       xnn_qs8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul32,
275       xnn_init_qs8_conv_minmax_fp32_sse4_params,
276       16 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckAVX);
277   }
qs8_dwconv_up8x9__sse41_mul16(benchmark::State & state,models::ExecutionPlanFactory model)278   static void qs8_dwconv_up8x9__sse41_mul16(benchmark::State& state, models::ExecutionPlanFactory model) {
279     DWConvEnd2EndBenchmark(state, model,
280       xnn_qs8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul16,
281       xnn_init_qs8_conv_minmax_fp32_sse4_params,
282       8 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckSSE41);
283   }
qs8_dwconv_up16x9__sse41_mul16(benchmark::State & state,models::ExecutionPlanFactory model)284   static void qs8_dwconv_up16x9__sse41_mul16(benchmark::State& state, models::ExecutionPlanFactory model) {
285     DWConvEnd2EndBenchmark(state, model,
286       xnn_qs8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul16,
287       xnn_init_qs8_conv_minmax_fp32_sse4_params,
288       16 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckSSE41);
289   }
qs8_dwconv_up8x9__sse41_mul16_add16(benchmark::State & state,models::ExecutionPlanFactory model)290   static void qs8_dwconv_up8x9__sse41_mul16_add16(benchmark::State& state, models::ExecutionPlanFactory model) {
291     DWConvEnd2EndBenchmark(state, model,
292       xnn_qs8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul16_add16,
293       xnn_init_qs8_conv_minmax_fp32_sse4_params,
294       8 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckSSE41);
295   }
qs8_dwconv_up16x9__sse41_mul16_add16(benchmark::State & state,models::ExecutionPlanFactory model)296   static void qs8_dwconv_up16x9__sse41_mul16_add16(benchmark::State& state, models::ExecutionPlanFactory model) {
297     DWConvEnd2EndBenchmark(state, model,
298       xnn_qs8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul16_add16,
299       xnn_init_qs8_conv_minmax_fp32_sse4_params,
300       16 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckSSE41);
301   }
qs8_dwconv_up8x9__sse41_mul32(benchmark::State & state,models::ExecutionPlanFactory model)302   static void qs8_dwconv_up8x9__sse41_mul32(benchmark::State& state, models::ExecutionPlanFactory model) {
303     DWConvEnd2EndBenchmark(state, model,
304       xnn_qs8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul32,
305       xnn_init_qs8_conv_minmax_fp32_sse4_params,
306       8 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckSSE41);
307   }
qs8_dwconv_up16x9__sse41_mul32(benchmark::State & state,models::ExecutionPlanFactory model)308   static void qs8_dwconv_up16x9__sse41_mul32(benchmark::State& state, models::ExecutionPlanFactory model) {
309     DWConvEnd2EndBenchmark(state, model,
310       xnn_qs8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul32,
311       xnn_init_qs8_conv_minmax_fp32_sse4_params,
312       16 /* channel tile */, 9 /* primary tile */, benchmark::utils::CheckSSE41);
313   }
qs8_dwconv_up8x9__sse2_mul16(benchmark::State & state,models::ExecutionPlanFactory model)314   static void qs8_dwconv_up8x9__sse2_mul16(benchmark::State& state, models::ExecutionPlanFactory model) {
315     DWConvEnd2EndBenchmark(state, model,
316       xnn_qs8_dwconv_minmax_fp32_ukernel_up8x9__sse2_mul16,
317       xnn_init_qs8_conv_minmax_fp32_sse2_params,
318       8 /* channel tile */, 9 /* primary tile */);
319   }
qs8_dwconv_up16x9__sse2_mul16(benchmark::State & state,models::ExecutionPlanFactory model)320   static void qs8_dwconv_up16x9__sse2_mul16(benchmark::State& state, models::ExecutionPlanFactory model) {
321     DWConvEnd2EndBenchmark(state, model,
322       xnn_qs8_dwconv_minmax_fp32_ukernel_up16x9__sse2_mul16,
323       xnn_init_qs8_conv_minmax_fp32_sse2_params,
324       16 /* channel tile */, 9 /* primary tile */);
325   }
qs8_dwconv_up8x9__sse2_mul16_add16(benchmark::State & state,models::ExecutionPlanFactory model)326   static void qs8_dwconv_up8x9__sse2_mul16_add16(benchmark::State& state, models::ExecutionPlanFactory model) {
327     DWConvEnd2EndBenchmark(state, model,
328       xnn_qs8_dwconv_minmax_fp32_ukernel_up8x9__sse2_mul16_add16,
329       xnn_init_qs8_conv_minmax_fp32_sse2_params,
330       8 /* channel tile */, 9 /* primary tile */);
331   }
qs8_dwconv_up16x9__sse2_mul16_add16(benchmark::State & state,models::ExecutionPlanFactory model)332   static void qs8_dwconv_up16x9__sse2_mul16_add16(benchmark::State& state, models::ExecutionPlanFactory model) {
333     DWConvEnd2EndBenchmark(state, model,
334       xnn_qs8_dwconv_minmax_fp32_ukernel_up16x9__sse2_mul16_add16,
335       xnn_init_qs8_conv_minmax_fp32_sse2_params,
336       16 /* channel tile */, 9 /* primary tile */);
337   }
338 
339   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__avx512skx_mul32);
340   BENCHMARK_QS8_END2END(qs8_dwconv_up32x9__avx512skx_mul32);
341 
342   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__avx2_mul16_vpmovsx);
343   BENCHMARK_QS8_END2END(qs8_dwconv_up32x9__avx2_mul16_vpmovsx);
344   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__avx2_mul16_vpunpck);
345   BENCHMARK_QS8_END2END(qs8_dwconv_up32x9__avx2_mul16_vpunpck);
346   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__avx2_mul16_add16_vpunpck);
347   BENCHMARK_QS8_END2END(qs8_dwconv_up32x9__avx2_mul16_add16_vpunpck);
348   BENCHMARK_QS8_END2END(qs8_dwconv_up8x9__avx2_mul32);
349   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__avx2_mul32);
350   BENCHMARK_QS8_END2END(qs8_dwconv_up32x9__avx2_mul32);
351 
352   BENCHMARK_QS8_END2END(qs8_dwconv_up8x9__xop_mul16_add16);
353   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__xop_mul16_add16);
354   BENCHMARK_QS8_END2END(qs8_dwconv_up8x9__xop_mul32);
355   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__xop_mul32);
356 
357   BENCHMARK_QS8_END2END(qs8_dwconv_up8x9__avx_mul16);
358   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__avx_mul16);
359   BENCHMARK_QS8_END2END(qs8_dwconv_up8x9__avx_mul16_add16);
360   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__avx_mul16_add16);
361   BENCHMARK_QS8_END2END(qs8_dwconv_up8x9__avx_mul32);
362   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__avx_mul32);
363 
364   BENCHMARK_QS8_END2END(qs8_dwconv_up8x9__sse41_mul16);
365   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__sse41_mul16);
366   BENCHMARK_QS8_END2END(qs8_dwconv_up8x9__sse41_mul16_add16);
367   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__sse41_mul16_add16);
368   BENCHMARK_QS8_END2END(qs8_dwconv_up8x9__sse41_mul32);
369   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__sse41_mul32);
370 
371   BENCHMARK_QS8_END2END(qs8_dwconv_up8x9__sse2_mul16);
372   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__sse2_mul16);
373   BENCHMARK_QS8_END2END(qs8_dwconv_up8x9__sse2_mul16_add16);
374   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__sse2_mul16_add16);
375 #endif  // XNN_ARCH_X86 || XNN_ARCH_X86_64
376 
377 
378 #if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
qs8_dwconv_up8x9__wasmsimd_mul16(benchmark::State & state,models::ExecutionPlanFactory model)379   static void qs8_dwconv_up8x9__wasmsimd_mul16(benchmark::State& state, models::ExecutionPlanFactory model) {
380     DWConvEnd2EndBenchmark(state, model,
381       xnn_qs8_dwconv_minmax_fp32_ukernel_up8x9__wasmsimd_mul16,
382       xnn_init_qs8_conv_minmax_fp32_wasmsimd_params,
383       8 /* channel tile */, 9 /* primary tile */);
384   }
qs8_dwconv_up16x9__wasmsimd_mul16(benchmark::State & state,models::ExecutionPlanFactory model)385   static void qs8_dwconv_up16x9__wasmsimd_mul16(benchmark::State& state, models::ExecutionPlanFactory model) {
386     DWConvEnd2EndBenchmark(state, model,
387       xnn_qs8_dwconv_minmax_fp32_ukernel_up16x9__wasmsimd_mul16,
388       xnn_init_qs8_conv_minmax_fp32_wasmsimd_params,
389       16 /* channel tile */, 9 /* primary tile */);
390   }
391 
qs8_dwconv_up8x9__wasmsimd_mul16_add16(benchmark::State & state,models::ExecutionPlanFactory model)392   static void qs8_dwconv_up8x9__wasmsimd_mul16_add16(benchmark::State& state, models::ExecutionPlanFactory model) {
393     DWConvEnd2EndBenchmark(state, model,
394       xnn_qs8_dwconv_minmax_fp32_ukernel_up8x9__wasmsimd_mul16_add16,
395       xnn_init_qs8_conv_minmax_fp32_wasmsimd_params,
396       8 /* channel tile */, 9 /* primary tile */);
397   }
qs8_dwconv_up16x9__wasmsimd_mul16_add16(benchmark::State & state,models::ExecutionPlanFactory model)398   static void qs8_dwconv_up16x9__wasmsimd_mul16_add16(benchmark::State& state, models::ExecutionPlanFactory model) {
399     DWConvEnd2EndBenchmark(state, model,
400       xnn_qs8_dwconv_minmax_fp32_ukernel_up16x9__wasmsimd_mul16_add16,
401       xnn_init_qs8_conv_minmax_fp32_wasmsimd_params,
402       16 /* channel tile */, 9 /* primary tile */);
403   }
404 
405   BENCHMARK_QS8_END2END(qs8_dwconv_up8x9__wasmsimd_mul16);
406   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__wasmsimd_mul16);
407 
408   BENCHMARK_QS8_END2END(qs8_dwconv_up8x9__wasmsimd_mul16_add16);
409   BENCHMARK_QS8_END2END(qs8_dwconv_up16x9__wasmsimd_mul16_add16);
410 #endif  // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
411 
412 
413 #if XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
qs8_dwconv_up1x9__wasm_fmagic(benchmark::State & state,models::ExecutionPlanFactory model)414   static void qs8_dwconv_up1x9__wasm_fmagic(benchmark::State& state, models::ExecutionPlanFactory model) {
415     DWConvEnd2EndBenchmark(state, model,
416       xnn_qs8_dwconv_minmax_fp32_ukernel_up1x9__wasm_fmagic,
417       xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params,
418       1 /* channel tile */, 9 /* primary tile */);
419   }
qs8_dwconv_up2x9__wasm_fmagic(benchmark::State & state,models::ExecutionPlanFactory model)420   static void qs8_dwconv_up2x9__wasm_fmagic(benchmark::State& state, models::ExecutionPlanFactory model) {
421     DWConvEnd2EndBenchmark(state, model,
422       xnn_qs8_dwconv_minmax_fp32_ukernel_up2x9__wasm_fmagic,
423       xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params,
424       2 /* channel tile */, 9 /* primary tile */);
425   }
qs8_dwconv_up4x9__wasm_fmagic(benchmark::State & state,models::ExecutionPlanFactory model)426   static void qs8_dwconv_up4x9__wasm_fmagic(benchmark::State& state, models::ExecutionPlanFactory model) {
427     DWConvEnd2EndBenchmark(state, model,
428       xnn_qs8_dwconv_minmax_fp32_ukernel_up4x9__wasm_fmagic,
429       xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params,
430       4 /* channel tile */, 9 /* primary tile */);
431   }
432 
433   BENCHMARK_QS8_END2END(qs8_dwconv_up1x9__wasm_fmagic);
434   BENCHMARK_QS8_END2END(qs8_dwconv_up2x9__wasm_fmagic);
435   BENCHMARK_QS8_END2END(qs8_dwconv_up4x9__wasm_fmagic);
436 #endif  // XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
437 
438 
qs8_dwconv_up1x9__scalar_fmagic(benchmark::State & state,models::ExecutionPlanFactory model)439 static void qs8_dwconv_up1x9__scalar_fmagic(benchmark::State& state, models::ExecutionPlanFactory model) {
440   DWConvEnd2EndBenchmark(state, model,
441     xnn_qs8_dwconv_minmax_fp32_ukernel_up1x9__scalar_fmagic,
442     xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params,
443     1 /* channel tile */, 9 /* primary tile */);
444 }
qs8_dwconv_up2x9__scalar_fmagic(benchmark::State & state,models::ExecutionPlanFactory model)445 static void qs8_dwconv_up2x9__scalar_fmagic(benchmark::State& state, models::ExecutionPlanFactory model) {
446   DWConvEnd2EndBenchmark(state, model,
447     xnn_qs8_dwconv_minmax_fp32_ukernel_up2x9__scalar_fmagic,
448     xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params,
449     2 /* channel tile */, 9 /* primary tile */);
450 }
qs8_dwconv_up4x9__scalar_fmagic(benchmark::State & state,models::ExecutionPlanFactory model)451 static void qs8_dwconv_up4x9__scalar_fmagic(benchmark::State& state, models::ExecutionPlanFactory model) {
452   DWConvEnd2EndBenchmark(state, model,
453     xnn_qs8_dwconv_minmax_fp32_ukernel_up4x9__scalar_fmagic,
454     xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params,
455     4 /* channel tile */, 9 /* primary tile */);
456 }
457 
qs8_dwconv_up1x9__scalar_imagic(benchmark::State & state,models::ExecutionPlanFactory model)458 static void qs8_dwconv_up1x9__scalar_imagic(benchmark::State& state, models::ExecutionPlanFactory model) {
459   DWConvEnd2EndBenchmark(state, model,
460     xnn_qs8_dwconv_minmax_fp32_ukernel_up1x9__scalar_imagic,
461     xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params,
462     1 /* channel tile */, 9 /* primary tile */);
463 }
qs8_dwconv_up2x9__scalar_imagic(benchmark::State & state,models::ExecutionPlanFactory model)464 static void qs8_dwconv_up2x9__scalar_imagic(benchmark::State& state, models::ExecutionPlanFactory model) {
465   DWConvEnd2EndBenchmark(state, model,
466     xnn_qs8_dwconv_minmax_fp32_ukernel_up2x9__scalar_imagic,
467     xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params,
468     2 /* channel tile */, 9 /* primary tile */);
469 }
qs8_dwconv_up4x9__scalar_imagic(benchmark::State & state,models::ExecutionPlanFactory model)470 static void qs8_dwconv_up4x9__scalar_imagic(benchmark::State& state, models::ExecutionPlanFactory model) {
471   DWConvEnd2EndBenchmark(state, model,
472     xnn_qs8_dwconv_minmax_fp32_ukernel_up4x9__scalar_imagic,
473     xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params,
474     4 /* channel tile */, 9 /* primary tile */);
475 }
476 
qs8_dwconv_up1x9__scalar_lrintf(benchmark::State & state,models::ExecutionPlanFactory model)477 static void qs8_dwconv_up1x9__scalar_lrintf(benchmark::State& state, models::ExecutionPlanFactory model) {
478   DWConvEnd2EndBenchmark(state, model,
479     xnn_qs8_dwconv_minmax_fp32_ukernel_up1x9__scalar_lrintf,
480     xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params,
481     1 /* channel tile */, 9 /* primary tile */);
482 }
qs8_dwconv_up2x9__scalar_lrintf(benchmark::State & state,models::ExecutionPlanFactory model)483 static void qs8_dwconv_up2x9__scalar_lrintf(benchmark::State& state, models::ExecutionPlanFactory model) {
484   DWConvEnd2EndBenchmark(state, model,
485     xnn_qs8_dwconv_minmax_fp32_ukernel_up2x9__scalar_lrintf,
486     xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params,
487     2 /* channel tile */, 9 /* primary tile */);
488 }
qs8_dwconv_up4x9__scalar_lrintf(benchmark::State & state,models::ExecutionPlanFactory model)489 static void qs8_dwconv_up4x9__scalar_lrintf(benchmark::State& state, models::ExecutionPlanFactory model) {
490   DWConvEnd2EndBenchmark(state, model,
491     xnn_qs8_dwconv_minmax_fp32_ukernel_up4x9__scalar_lrintf,
492     xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params,
493     4 /* channel tile */, 9 /* primary tile */);
494 }
495 
496 BENCHMARK_QS8_END2END(qs8_dwconv_up1x9__scalar_fmagic);
497 BENCHMARK_QS8_END2END(qs8_dwconv_up2x9__scalar_fmagic);
498 BENCHMARK_QS8_END2END(qs8_dwconv_up4x9__scalar_fmagic);
499 
500 BENCHMARK_QS8_END2END(qs8_dwconv_up1x9__scalar_imagic);
501 BENCHMARK_QS8_END2END(qs8_dwconv_up2x9__scalar_imagic);
502 BENCHMARK_QS8_END2END(qs8_dwconv_up4x9__scalar_imagic);
503 
504 BENCHMARK_QS8_END2END(qs8_dwconv_up1x9__scalar_lrintf);
505 BENCHMARK_QS8_END2END(qs8_dwconv_up2x9__scalar_lrintf);
506 BENCHMARK_QS8_END2END(qs8_dwconv_up4x9__scalar_lrintf);
507 
508 
509 #ifndef XNNPACK_BENCHMARK_NO_MAIN
510 BENCHMARK_MAIN();
511 #endif
512