1 /*
2 * Copyright (C) 2016 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17 #ifndef ART_COMPILER_OPTIMIZING_COMMON_ARM_H_
18 #define ART_COMPILER_OPTIMIZING_COMMON_ARM_H_
19
20 #include "base/macros.h"
21 #include "instruction_simplifier_shared.h"
22 #include "locations.h"
23 #include "nodes.h"
24 #include "utils/arm/constants_arm.h"
25
26 // TODO(VIXL): Make VIXL compile cleanly with -Wshadow, -Wdeprecated-declarations.
27 #pragma GCC diagnostic push
28 #pragma GCC diagnostic ignored "-Wshadow"
29 #pragma GCC diagnostic ignored "-Wdeprecated-declarations"
30 #include "aarch32/macro-assembler-aarch32.h"
31 #pragma GCC diagnostic pop
32
33 namespace art HIDDEN {
34
35 using helpers::HasShifterOperand;
36
37 namespace arm {
38 namespace helpers {
39
40 static_assert(vixl::aarch32::kSpCode == SP, "vixl::aarch32::kSpCode must equal ART's SP");
41
HighRegisterFrom(Location location)42 inline vixl::aarch32::Register HighRegisterFrom(Location location) {
43 DCHECK(location.IsRegisterPair()) << location;
44 return vixl::aarch32::Register(location.AsRegisterPairHigh<vixl::aarch32::Register>());
45 }
46
HighDRegisterFrom(Location location)47 inline vixl::aarch32::DRegister HighDRegisterFrom(Location location) {
48 DCHECK(location.IsFpuRegisterPair()) << location;
49 return vixl::aarch32::DRegister(location.AsFpuRegisterPairHigh<vixl::aarch32::DRegister>());
50 }
51
LowRegisterFrom(Location location)52 inline vixl::aarch32::Register LowRegisterFrom(Location location) {
53 DCHECK(location.IsRegisterPair()) << location;
54 return vixl::aarch32::Register(location.AsRegisterPairLow<vixl::aarch32::Register>());
55 }
56
LowSRegisterFrom(Location location)57 inline vixl::aarch32::SRegister LowSRegisterFrom(Location location) {
58 DCHECK(location.IsFpuRegisterPair()) << location;
59 return vixl::aarch32::SRegister(location.AsFpuRegisterPairLow<vixl::aarch32::SRegister>());
60 }
61
HighSRegisterFrom(Location location)62 inline vixl::aarch32::SRegister HighSRegisterFrom(Location location) {
63 DCHECK(location.IsFpuRegisterPair()) << location;
64 return vixl::aarch32::SRegister(location.AsFpuRegisterPairHigh<vixl::aarch32::SRegister>());
65 }
66
RegisterFrom(Location location)67 inline vixl::aarch32::Register RegisterFrom(Location location) {
68 DCHECK(location.IsRegister()) << location;
69 return vixl::aarch32::Register(location.reg());
70 }
71
RegisterFrom(Location location,DataType::Type type)72 inline vixl::aarch32::Register RegisterFrom(Location location, DataType::Type type) {
73 DCHECK(type != DataType::Type::kVoid && !DataType::IsFloatingPointType(type)) << type;
74 return RegisterFrom(location);
75 }
76
DRegisterFrom(Location location)77 inline vixl::aarch32::DRegister DRegisterFrom(Location location) {
78 DCHECK(location.IsFpuRegisterPair()) << location;
79 int reg_code = location.low();
80 DCHECK_EQ(reg_code % 2, 0) << reg_code;
81 return vixl::aarch32::DRegister(reg_code / 2);
82 }
83
SRegisterFrom(Location location)84 inline vixl::aarch32::SRegister SRegisterFrom(Location location) {
85 DCHECK(location.IsFpuRegister()) << location;
86 return vixl::aarch32::SRegister(location.reg());
87 }
88
OutputSRegister(HInstruction * instr)89 inline vixl::aarch32::SRegister OutputSRegister(HInstruction* instr) {
90 DataType::Type type = instr->GetType();
91 DCHECK_EQ(type, DataType::Type::kFloat32) << type;
92 return SRegisterFrom(instr->GetLocations()->Out());
93 }
94
OutputDRegister(HInstruction * instr)95 inline vixl::aarch32::DRegister OutputDRegister(HInstruction* instr) {
96 DataType::Type type = instr->GetType();
97 DCHECK_EQ(type, DataType::Type::kFloat64) << type;
98 return DRegisterFrom(instr->GetLocations()->Out());
99 }
100
OutputVRegister(HInstruction * instr)101 inline vixl::aarch32::VRegister OutputVRegister(HInstruction* instr) {
102 DataType::Type type = instr->GetType();
103 if (type == DataType::Type::kFloat32) {
104 return OutputSRegister(instr);
105 } else {
106 return OutputDRegister(instr);
107 }
108 }
109
InputSRegisterAt(HInstruction * instr,int input_index)110 inline vixl::aarch32::SRegister InputSRegisterAt(HInstruction* instr, int input_index) {
111 DataType::Type type = instr->InputAt(input_index)->GetType();
112 DCHECK_EQ(type, DataType::Type::kFloat32) << type;
113 return SRegisterFrom(instr->GetLocations()->InAt(input_index));
114 }
115
InputDRegisterAt(HInstruction * instr,int input_index)116 inline vixl::aarch32::DRegister InputDRegisterAt(HInstruction* instr, int input_index) {
117 DataType::Type type = instr->InputAt(input_index)->GetType();
118 DCHECK_EQ(type, DataType::Type::kFloat64) << type;
119 return DRegisterFrom(instr->GetLocations()->InAt(input_index));
120 }
121
InputVRegisterAt(HInstruction * instr,int input_index)122 inline vixl::aarch32::VRegister InputVRegisterAt(HInstruction* instr, int input_index) {
123 DataType::Type type = instr->InputAt(input_index)->GetType();
124 if (type == DataType::Type::kFloat32) {
125 return InputSRegisterAt(instr, input_index);
126 } else {
127 DCHECK_EQ(type, DataType::Type::kFloat64);
128 return InputDRegisterAt(instr, input_index);
129 }
130 }
131
InputVRegister(HInstruction * instr)132 inline vixl::aarch32::VRegister InputVRegister(HInstruction* instr) {
133 DCHECK_EQ(instr->InputCount(), 1u);
134 return InputVRegisterAt(instr, 0);
135 }
136
OutputRegister(HInstruction * instr)137 inline vixl::aarch32::Register OutputRegister(HInstruction* instr) {
138 return RegisterFrom(instr->GetLocations()->Out(), instr->GetType());
139 }
140
InputRegisterAt(HInstruction * instr,int input_index)141 inline vixl::aarch32::Register InputRegisterAt(HInstruction* instr, int input_index) {
142 return RegisterFrom(instr->GetLocations()->InAt(input_index),
143 instr->InputAt(input_index)->GetType());
144 }
145
InputRegister(HInstruction * instr)146 inline vixl::aarch32::Register InputRegister(HInstruction* instr) {
147 DCHECK_EQ(instr->InputCount(), 1u);
148 return InputRegisterAt(instr, 0);
149 }
150
DRegisterFromS(vixl::aarch32::SRegister s)151 inline vixl::aarch32::DRegister DRegisterFromS(vixl::aarch32::SRegister s) {
152 vixl::aarch32::DRegister d = vixl::aarch32::DRegister(s.GetCode() / 2);
153 DCHECK(s.Is(d.GetLane(0)) || s.Is(d.GetLane(1)));
154 return d;
155 }
156
Int32ConstantFrom(HInstruction * instr)157 inline int32_t Int32ConstantFrom(HInstruction* instr) {
158 if (instr->IsIntConstant()) {
159 return instr->AsIntConstant()->GetValue();
160 } else if (instr->IsNullConstant()) {
161 return 0;
162 } else {
163 DCHECK(instr->IsLongConstant()) << instr->DebugName();
164 const int64_t ret = instr->AsLongConstant()->GetValue();
165 DCHECK_GE(ret, std::numeric_limits<int32_t>::min());
166 DCHECK_LE(ret, std::numeric_limits<int32_t>::max());
167 return ret;
168 }
169 }
170
Int32ConstantFrom(Location location)171 inline int32_t Int32ConstantFrom(Location location) {
172 return Int32ConstantFrom(location.GetConstant());
173 }
174
Int64ConstantFrom(Location location)175 inline int64_t Int64ConstantFrom(Location location) {
176 HConstant* instr = location.GetConstant();
177 if (instr->IsIntConstant()) {
178 return instr->AsIntConstant()->GetValue();
179 } else if (instr->IsNullConstant()) {
180 return 0;
181 } else {
182 DCHECK(instr->IsLongConstant()) << instr->DebugName();
183 return instr->AsLongConstant()->GetValue();
184 }
185 }
186
Uint64ConstantFrom(HInstruction * instr)187 inline uint64_t Uint64ConstantFrom(HInstruction* instr) {
188 DCHECK(instr->IsConstant()) << instr->DebugName();
189 return instr->AsConstant()->GetValueAsUint64();
190 }
191
OperandFrom(Location location,DataType::Type type)192 inline vixl::aarch32::Operand OperandFrom(Location location, DataType::Type type) {
193 if (location.IsRegister()) {
194 return vixl::aarch32::Operand(RegisterFrom(location, type));
195 } else {
196 return vixl::aarch32::Operand(Int32ConstantFrom(location));
197 }
198 }
199
InputOperandAt(HInstruction * instr,int input_index)200 inline vixl::aarch32::Operand InputOperandAt(HInstruction* instr, int input_index) {
201 return OperandFrom(instr->GetLocations()->InAt(input_index),
202 instr->InputAt(input_index)->GetType());
203 }
204
LocationFrom(const vixl::aarch32::Register & reg)205 inline Location LocationFrom(const vixl::aarch32::Register& reg) {
206 return Location::RegisterLocation(reg.GetCode());
207 }
208
LocationFrom(const vixl::aarch32::SRegister & reg)209 inline Location LocationFrom(const vixl::aarch32::SRegister& reg) {
210 return Location::FpuRegisterLocation(reg.GetCode());
211 }
212
LocationFrom(const vixl::aarch32::Register & low,const vixl::aarch32::Register & high)213 inline Location LocationFrom(const vixl::aarch32::Register& low,
214 const vixl::aarch32::Register& high) {
215 return Location::RegisterPairLocation(low.GetCode(), high.GetCode());
216 }
217
LocationFrom(const vixl::aarch32::SRegister & low,const vixl::aarch32::SRegister & high)218 inline Location LocationFrom(const vixl::aarch32::SRegister& low,
219 const vixl::aarch32::SRegister& high) {
220 return Location::FpuRegisterPairLocation(low.GetCode(), high.GetCode());
221 }
222
223 } // namespace helpers
224 } // namespace arm
225 } // namespace art
226
227 #endif // ART_COMPILER_OPTIMIZING_COMMON_ARM_H_
228