1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.mem 18 19import chisel3._ 20import chisel3.util._ 21import org.chipsalliance.cde.config._ 22import xiangshan._ 23import xiangshan.backend.rob.RobPtr 24import xiangshan.cache._ 25import xiangshan.frontend.FtqPtr 26import xiangshan.mem.mdp._ 27import utils._ 28import utility._ 29import xiangshan.backend.Bundles.DynInst 30 31class LoadQueueRAW(implicit p: Parameters) extends XSModule 32 with HasDCacheParameters 33 with HasCircularQueuePtrHelper 34 with HasLoadHelper 35 with HasPerfEvents 36{ 37 val io = IO(new Bundle() { 38 // control 39 val redirect = Flipped(ValidIO(new Redirect)) 40 val vecFeedback = Vec(VecLoadPipelineWidth, Flipped(ValidIO(new FeedbackToLsqIO))) 41 42 // violation query 43 val query = Vec(LoadPipelineWidth, Flipped(new LoadNukeQueryIO)) 44 45 // from store unit s1 46 val storeIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) 47 48 // global rollback flush 49 val rollback = Vec(StorePipelineWidth,Output(Valid(new Redirect))) 50 51 // to LoadQueueReplay 52 val stAddrReadySqPtr = Input(new SqPtr) 53 val stIssuePtr = Input(new SqPtr) 54 val lqFull = Output(Bool()) 55 }) 56 57 println("LoadQueueRAW: size " + LoadQueueRAWSize) 58 // LoadQueueRAW field 59 // +-------+--------+-------+-------+-----------+ 60 // | Valid | uop |PAddr | Mask | Datavalid | 61 // +-------+--------+-------+-------+-----------+ 62 // 63 // Field descriptions: 64 // Allocated : entry has been allocated already 65 // MicroOp : inst's microOp 66 // PAddr : physical address. 67 // Mask : data mask 68 // Datavalid : data valid 69 // 70 val allocated = RegInit(VecInit(List.fill(LoadQueueRAWSize)(false.B))) // The control signals need to explicitly indicate the initial value 71 val uop = Reg(Vec(LoadQueueRAWSize, new DynInst)) 72 val paddrModule = Module(new LqPAddrModule( 73 gen = UInt(PAddrBits.W), 74 numEntries = LoadQueueRAWSize, 75 numRead = LoadPipelineWidth, 76 numWrite = LoadPipelineWidth, 77 numWBank = LoadQueueNWriteBanks, 78 numWDelay = 2, 79 numCamPort = StorePipelineWidth 80 )) 81 paddrModule.io := DontCare 82 val maskModule = Module(new LqMaskModule( 83 gen = UInt((VLEN/8).W), 84 numEntries = LoadQueueRAWSize, 85 numRead = LoadPipelineWidth, 86 numWrite = LoadPipelineWidth, 87 numWBank = LoadQueueNWriteBanks, 88 numWDelay = 2, 89 numCamPort = StorePipelineWidth 90 )) 91 maskModule.io := DontCare 92 val datavalid = RegInit(VecInit(List.fill(LoadQueueRAWSize)(false.B))) 93 94 // freeliset: store valid entries index. 95 // +---+---+--------------+-----+-----+ 96 // | 0 | 1 | ...... | n-2 | n-1 | 97 // +---+---+--------------+-----+-----+ 98 val freeList = Module(new FreeList( 99 size = LoadQueueRAWSize, 100 allocWidth = LoadPipelineWidth, 101 freeWidth = 4, 102 enablePreAlloc = true, 103 moduleName = "LoadQueueRAW freelist" 104 )) 105 freeList.io := DontCare 106 107 // LoadQueueRAW enqueue 108 val canEnqueue = io.query.map(_.req.valid) 109 val cancelEnqueue = io.query.map(_.req.bits.uop.robIdx.needFlush(io.redirect)) 110 val allAddrCheck = io.stIssuePtr === io.stAddrReadySqPtr 111 val hasAddrInvalidStore = io.query.map(_.req.bits.uop.sqIdx).map(sqIdx => { 112 Mux(!allAddrCheck, isBefore(io.stAddrReadySqPtr, sqIdx), false.B) 113 }) 114 val needEnqueue = canEnqueue.zip(hasAddrInvalidStore).zip(cancelEnqueue).map { case ((v, r), c) => v && r && !c } 115 116 // Allocate logic 117 val acceptedVec = Wire(Vec(LoadPipelineWidth, Bool())) 118 val enqIndexVec = Wire(Vec(LoadPipelineWidth, UInt(log2Up(LoadQueueRAWSize).W))) 119 120 // Enqueue 121 for ((enq, w) <- io.query.map(_.req).zipWithIndex) { 122 acceptedVec(w) := false.B 123 paddrModule.io.wen(w) := false.B 124 maskModule.io.wen(w) := false.B 125 freeList.io.doAllocate(w) := false.B 126 127 freeList.io.allocateReq(w) := true.B 128 129 // Allocate ready 130 val offset = PopCount(needEnqueue.take(w)) 131 val canAccept = freeList.io.canAllocate(offset) 132 val enqIndex = freeList.io.allocateSlot(offset) 133 enq.ready := Mux(needEnqueue(w), canAccept, true.B) 134 135 enqIndexVec(w) := enqIndex 136 when (needEnqueue(w) && enq.ready) { 137 acceptedVec(w) := true.B 138 139 val debug_robIdx = enq.bits.uop.robIdx.asUInt 140 XSError(allocated(enqIndex), p"LoadQueueRAW: You can not write an valid entry! check: ldu $w, robIdx $debug_robIdx") 141 142 freeList.io.doAllocate(w) := true.B 143 144 // Allocate new entry 145 allocated(enqIndex) := true.B 146 147 // Write paddr 148 paddrModule.io.wen(w) := true.B 149 paddrModule.io.waddr(w) := enqIndex 150 paddrModule.io.wdata(w) := enq.bits.paddr 151 152 // Write mask 153 maskModule.io.wen(w) := true.B 154 maskModule.io.waddr(w) := enqIndex 155 maskModule.io.wdata(w) := enq.bits.mask 156 157 // Fill info 158 uop(enqIndex) := enq.bits.uop 159 datavalid(enqIndex) := enq.bits.data_valid 160 } 161 } 162 163 for ((query, w) <- io.query.map(_.resp).zipWithIndex) { 164 query.valid := RegNext(io.query(w).req.valid) 165 query.bits.rep_frm_fetch := RegNext(false.B) 166 } 167 168 // LoadQueueRAW deallocate 169 val freeMaskVec = Wire(Vec(LoadQueueRAWSize, Bool())) 170 171 // init 172 freeMaskVec.map(e => e := false.B) 173 174 // when the stores that "older than" current load address were ready. 175 // current load will be released. 176 val vecLdCanceltmp = Wire(Vec(LoadQueueRAWSize, Vec(VecLoadPipelineWidth, Bool()))) 177 val vecLdCancel = Wire(Vec(LoadQueueRAWSize, Bool())) 178 for (i <- 0 until LoadQueueRAWSize) { 179 val deqNotBlock = Mux(!allAddrCheck, !isBefore(io.stAddrReadySqPtr, uop(i).sqIdx), true.B) 180 val needCancel = uop(i).robIdx.needFlush(io.redirect) 181 val fbk = io.vecFeedback 182 for (j <- 0 until VecLoadPipelineWidth) { 183 vecLdCanceltmp(i)(j) := allocated(i) && fbk(j).valid && fbk(j).bits.isFlush && uop(i).robIdx === fbk(j).bits.robidx && uop(i).uopIdx === fbk(j).bits.uopidx 184 } 185 vecLdCancel(i) := vecLdCanceltmp(i).reduce(_ || _) 186 187 when (allocated(i) && (deqNotBlock || needCancel || vecLdCancel(i))) { 188 allocated(i) := false.B 189 freeMaskVec(i) := true.B 190 } 191 } 192 193 // if need replay deallocate entry 194 val lastCanAccept = GatedValidRegNext(acceptedVec) 195 val lastAllocIndex = GatedRegNext(enqIndexVec) 196 197 for ((revoke, w) <- io.query.map(_.revoke).zipWithIndex) { 198 val revokeValid = revoke && lastCanAccept(w) 199 val revokeIndex = lastAllocIndex(w) 200 201 when (allocated(revokeIndex) && revokeValid) { 202 allocated(revokeIndex) := false.B 203 freeMaskVec(revokeIndex) := true.B 204 } 205 } 206 freeList.io.free := freeMaskVec.asUInt 207 208 io.lqFull := freeList.io.empty 209 210 /** 211 * Store-Load Memory violation detection 212 * Scheme 1(Current scheme): flush the pipeline then re-fetch from the load instruction (like old load queue). 213 * Scheme 2 : re-fetch instructions from the first instruction after the store instruction. 214 * 215 * When store writes back, it searches LoadQueue for younger load instructions 216 * with the same load physical address. They loaded wrong data and need re-execution. 217 * 218 * Cycle 0: Store Writeback 219 * Generate match vector for store address with rangeMask(stPtr, enqPtr). 220 * Cycle 1: Select oldest load from select group. 221 * Cycle x: Redirect Fire 222 * Choose the oldest load from LoadPipelineWidth oldest loads. 223 * Prepare redirect request according to the detected violation. 224 * Fire redirect request (if valid) 225 */ 226 // SelectGroup 0 SelectGroup 1 SelectGroup y 227 // stage 0: lq lq lq ...... lq lq lq ....... lq lq lq 228 // | | | | | | | | | 229 // stage 1: lq lq lq ...... lq lq lq ....... lq lq lq 230 // \ | / ...... \ | / ....... \ | / 231 // stage 2: lq lq lq 232 // \ | / ....... \ | / ........ \ | / 233 // stage 3: lq lq lq 234 // ... 235 // ... 236 // | 237 // stage x: lq 238 // | 239 // rollback req 240 241 // select logic 242 val SelectGroupSize = RollbackGroupSize 243 val lgSelectGroupSize = log2Ceil(SelectGroupSize) 244 val TotalSelectCycles = scala.math.ceil(log2Ceil(LoadQueueRAWSize).toFloat / lgSelectGroupSize).toInt + 1 245 246 def selectPartialOldest[T <: XSBundleWithMicroOp](valid: Seq[Bool], bits: Seq[T]): (Seq[Bool], Seq[T]) = { 247 assert(valid.length == bits.length) 248 if (valid.length == 0 || valid.length == 1) { 249 (valid, bits) 250 } else if (valid.length == 2) { 251 val res = Seq.fill(2)(Wire(ValidIO(chiselTypeOf(bits(0))))) 252 for (i <- res.indices) { 253 res(i).valid := valid(i) 254 res(i).bits := bits(i) 255 } 256 val oldest = Mux(valid(0) && valid(1), Mux(isAfter(bits(0).uop.robIdx, bits(1).uop.robIdx), res(1), res(0)), Mux(valid(0) && !valid(1), res(0), res(1))) 257 (Seq(oldest.valid), Seq(oldest.bits)) 258 } else { 259 val left = selectPartialOldest(valid.take(valid.length / 2), bits.take(bits.length / 2)) 260 val right = selectPartialOldest(valid.takeRight(valid.length - (valid.length / 2)), bits.takeRight(bits.length - (bits.length / 2))) 261 selectPartialOldest(left._1 ++ right._1, left._2 ++ right._2) 262 } 263 } 264 265 def selectOldest[T <: XSBundleWithMicroOp](valid: Seq[Bool], bits: Seq[T]): (Seq[Bool], Seq[T]) = { 266 assert(valid.length == bits.length) 267 val numSelectGroups = scala.math.ceil(valid.length.toFloat / SelectGroupSize).toInt 268 269 // group info 270 val selectValidGroups = valid.grouped(SelectGroupSize).toList 271 val selectBitsGroups = bits.grouped(SelectGroupSize).toList 272 // select logic 273 if (valid.length <= SelectGroupSize) { 274 val (selValid, selBits) = selectPartialOldest(valid, bits) 275 val selValidNext = GatedValidRegNext(selValid(0)) 276 val selBitsNext = RegEnable(selBits(0), selValid(0)) 277 (Seq(selValidNext && !selBitsNext.uop.robIdx.needFlush(RegNext(io.redirect))), Seq(selBitsNext)) 278 } else { 279 val select = (0 until numSelectGroups).map(g => { 280 val (selValid, selBits) = selectPartialOldest(selectValidGroups(g), selectBitsGroups(g)) 281 val selValidNext = RegNext(selValid(0)) 282 val selBitsNext = RegEnable(selBits(0), selValid(0)) 283 (selValidNext && !selBitsNext.uop.robIdx.needFlush(io.redirect) && !selBitsNext.uop.robIdx.needFlush(RegNext(io.redirect)), selBitsNext) 284 }) 285 selectOldest(select.map(_._1), select.map(_._2)) 286 } 287 } 288 289 val storeIn = io.storeIn 290 291 def detectRollback(i: Int) = { 292 paddrModule.io.violationMdata(i) := RegEnable(storeIn(i).bits.paddr, storeIn(i).valid) 293 maskModule.io.violationMdata(i) := RegEnable(storeIn(i).bits.mask, storeIn(i).valid) 294 295 val addrMaskMatch = paddrModule.io.violationMmask(i).asUInt & maskModule.io.violationMmask(i).asUInt 296 val entryNeedCheck = GatedValidRegNext(VecInit((0 until LoadQueueRAWSize).map(j => { 297 allocated(j) && storeIn(i).valid && isAfter(uop(j).robIdx, storeIn(i).bits.uop.robIdx) && datavalid(j) && !uop(j).robIdx.needFlush(io.redirect) 298 }))) 299 val lqViolationSelVec = VecInit((0 until LoadQueueRAWSize).map(j => { 300 addrMaskMatch(j) && entryNeedCheck(j) 301 })) 302 303 val lqViolationSelUopExts = uop.map(uop => { 304 val wrapper = Wire(new XSBundleWithMicroOp) 305 wrapper.uop := uop 306 wrapper 307 }) 308 309 // select logic 310 val lqSelect: (Seq[Bool], Seq[XSBundleWithMicroOp]) = selectOldest(lqViolationSelVec, lqViolationSelUopExts) 311 312 // select one inst 313 val lqViolation = lqSelect._1(0) 314 val lqViolationUop = lqSelect._2(0).uop 315 316 XSDebug( 317 lqViolation, 318 "need rollback (ld wb before store) pc %x robidx %d target %x\n", 319 storeIn(i).bits.uop.pc, storeIn(i).bits.uop.robIdx.asUInt, lqViolationUop.robIdx.asUInt 320 ) 321 322 (lqViolation, lqViolationUop) 323 } 324 325 // select rollback (part1) and generate rollback request 326 // rollback check 327 // Lq rollback seq check is done in s3 (next stage), as getting rollbackLq MicroOp is slow 328 val rollbackLqWb = Wire(Vec(StorePipelineWidth, Valid(new DynInst))) 329 val stFtqIdx = Wire(Vec(StorePipelineWidth, new FtqPtr)) 330 val stFtqOffset = Wire(Vec(StorePipelineWidth, UInt(log2Up(PredictWidth).W))) 331 for (w <- 0 until StorePipelineWidth) { 332 val detectedRollback = detectRollback(w) 333 rollbackLqWb(w).valid := detectedRollback._1 && DelayN(storeIn(w).valid && !storeIn(w).bits.miss, TotalSelectCycles) 334 rollbackLqWb(w).bits := detectedRollback._2 335 stFtqIdx(w) := DelayNWithValid(storeIn(w).bits.uop.ftqPtr, storeIn(w).valid, TotalSelectCycles)._2 336 stFtqOffset(w) := DelayNWithValid(storeIn(w).bits.uop.ftqOffset, storeIn(w).valid, TotalSelectCycles)._2 337 } 338 339 // select rollback (part2), generate rollback request, then fire rollback request 340 // Note that we use robIdx - 1.U to flush the load instruction itself. 341 // Thus, here if last cycle's robIdx equals to this cycle's robIdx, it still triggers the redirect. 342 343 // select uop in parallel 344 345 val allRedirect = (0 until StorePipelineWidth).map(i => { 346 val redirect = Wire(Valid(new Redirect)) 347 redirect.valid := rollbackLqWb(i).valid 348 redirect.bits := DontCare 349 redirect.bits.isRVC := rollbackLqWb(i).bits.preDecodeInfo.isRVC 350 redirect.bits.robIdx := rollbackLqWb(i).bits.robIdx 351 redirect.bits.ftqIdx := rollbackLqWb(i).bits.ftqPtr 352 redirect.bits.ftqOffset := rollbackLqWb(i).bits.ftqOffset 353 redirect.bits.stFtqIdx := stFtqIdx(i) 354 redirect.bits.stFtqOffset := stFtqOffset(i) 355 redirect.bits.level := RedirectLevel.flush 356 redirect.bits.cfiUpdate.target := rollbackLqWb(i).bits.pc 357 redirect.bits.debug_runahead_checkpoint_id := rollbackLqWb(i).bits.debugInfo.runahead_checkpoint_id 358 redirect 359 }) 360 io.rollback := allRedirect 361 362 // perf cnt 363 val canEnqCount = PopCount(io.query.map(_.req.fire)) 364 val validCount = freeList.io.validCount 365 val allowEnqueue = validCount <= (LoadQueueRAWSize - LoadPipelineWidth).U 366 val rollbaclValid = io.rollback.map(_.valid).reduce(_ || _).asUInt 367 368 QueuePerf(LoadQueueRAWSize, validCount, !allowEnqueue) 369 XSPerfAccumulate("enqs", canEnqCount) 370 XSPerfAccumulate("stld_rollback", rollbaclValid) 371 val perfEvents: Seq[(String, UInt)] = Seq( 372 ("enq ", canEnqCount), 373 ("stld_rollback", rollbaclValid), 374 ) 375 generatePerfEvent() 376 // end 377}