11d8f4dcbSJay/*************************************************************************************** 21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory 41d8f4dcbSJay* 51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2. 61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2. 71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at: 81d8f4dcbSJay* http://license.coscl.org.cn/MulanPSL2 91d8f4dcbSJay* 101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 131d8f4dcbSJay* 141d8f4dcbSJay* See the Mulan PSL v2 for more details. 151d8f4dcbSJay***************************************************************************************/ 161d8f4dcbSJay 171d8f4dcbSJaypackage xiangshan.frontend.icache 181d8f4dcbSJay 191d8f4dcbSJayimport chipsalliance.rocketchip.config.Parameters 201d8f4dcbSJayimport chisel3._ 211d8f4dcbSJayimport chisel3.util._ 221d8f4dcbSJayimport freechips.rocketchip.diplomacy.IdRange 231d8f4dcbSJayimport freechips.rocketchip.tilelink.ClientStates._ 241d8f4dcbSJayimport freechips.rocketchip.tilelink.TLPermissions._ 251d8f4dcbSJayimport freechips.rocketchip.tilelink._ 261d8f4dcbSJayimport xiangshan._ 271d8f4dcbSJayimport huancun.{AliasKey, DirtyKey} 281d8f4dcbSJayimport xiangshan.cache._ 291d8f4dcbSJayimport utils._ 301d8f4dcbSJay 311d8f4dcbSJay 321d8f4dcbSJayabstract class ICacheMissUnitModule(implicit p: Parameters) extends XSModule 331d8f4dcbSJay with HasICacheParameters 341d8f4dcbSJay 351d8f4dcbSJayabstract class ICacheMissUnitBundle(implicit p: Parameters) extends XSBundle 361d8f4dcbSJay with HasICacheParameters 371d8f4dcbSJay 381d8f4dcbSJayclass ICacheMissReq(implicit p: Parameters) extends ICacheBundle 391d8f4dcbSJay{ 401d8f4dcbSJay val paddr = UInt(PAddrBits.W) 411d8f4dcbSJay val vaddr = UInt(VAddrBits.W) 421d8f4dcbSJay val waymask = UInt(nWays.W) 431d8f4dcbSJay val coh = new ClientMetadata 441d8f4dcbSJay 451d8f4dcbSJay def getVirSetIdx = get_idx(vaddr) 461d8f4dcbSJay def getPhyTag = get_phy_tag(paddr) 471d8f4dcbSJay} 481d8f4dcbSJay 491d8f4dcbSJay 501d8f4dcbSJayclass ICacheMissResp(implicit p: Parameters) extends ICacheBundle 511d8f4dcbSJay{ 521d8f4dcbSJay val data = UInt(blockBits.W) 5358dbdfc2SJay val corrupt = Bool() 541d8f4dcbSJay} 551d8f4dcbSJay 561d8f4dcbSJayclass ICacheMissBundle(implicit p: Parameters) extends ICacheBundle{ 571d8f4dcbSJay val req = Vec(2, Flipped(DecoupledIO(new ICacheMissReq))) 581d8f4dcbSJay val resp = Vec(2,ValidIO(new ICacheMissResp)) 591d8f4dcbSJay val flush = Input(Bool()) 601d8f4dcbSJay} 611d8f4dcbSJay 621d8f4dcbSJay 631d8f4dcbSJayclass ICacheMissEntry(edge: TLEdgeOut, id: Int)(implicit p: Parameters) extends ICacheMissUnitModule 641d8f4dcbSJay with MemoryOpConstants 651d8f4dcbSJay{ 661d8f4dcbSJay val io = IO(new Bundle { 67*7052722fSJay val id = Input(UInt(log2Ceil(PortNumber).W)) 681d8f4dcbSJay 691d8f4dcbSJay val req = Flipped(DecoupledIO(new ICacheMissReq)) 701d8f4dcbSJay val resp = ValidIO(new ICacheMissResp) 711d8f4dcbSJay 721d8f4dcbSJay //tilelink channel 731d8f4dcbSJay val mem_acquire = DecoupledIO(new TLBundleA(edge.bundle)) 741d8f4dcbSJay val mem_grant = Flipped(DecoupledIO(new TLBundleD(edge.bundle))) 751d8f4dcbSJay val mem_finish = DecoupledIO(new TLBundleE(edge.bundle)) 761d8f4dcbSJay 771d8f4dcbSJay val meta_write = DecoupledIO(new ICacheMetaWriteBundle) 781d8f4dcbSJay val data_write = DecoupledIO(new ICacheDataWriteBundle) 791d8f4dcbSJay 802a25dbb4SJay val release_req = DecoupledIO(new ReplacePipeReq) 812a25dbb4SJay val release_resp = Flipped(ValidIO(UInt(ReplaceIdWid.W))) 822a25dbb4SJay val victimInfor = Output(new ICacheVictimInfor()) 83*7052722fSJay 841d8f4dcbSJay }) 851d8f4dcbSJay 861d8f4dcbSJay /** default value for control signals */ 871d8f4dcbSJay io.resp := DontCare 881d8f4dcbSJay io.mem_acquire.bits := DontCare 891d8f4dcbSJay io.mem_grant.ready := true.B 901d8f4dcbSJay io.meta_write.bits := DontCare 911d8f4dcbSJay io.data_write.bits := DontCare 921d8f4dcbSJay 932a25dbb4SJay val s_idle :: s_send_mem_aquire :: s_wait_mem_grant :: s_write_back :: s_send_grant_ack :: s_send_replace :: s_wait_replace :: s_wait_resp :: Nil = Enum(8) 941d8f4dcbSJay val state = RegInit(s_idle) 951d8f4dcbSJay /** control logic transformation */ 961d8f4dcbSJay //request register 971d8f4dcbSJay val req = Reg(new ICacheMissReq) 981d8f4dcbSJay val req_idx = req.getVirSetIdx //virtual index 991d8f4dcbSJay val req_tag = req.getPhyTag //physical tag 1001d8f4dcbSJay val req_waymask = req.waymask 101*7052722fSJay val release_id = Cat(MainPipeKey.U, id.U) 10258dbdfc2SJay val req_corrupt = RegInit(false.B) 1031d8f4dcbSJay 1042a25dbb4SJay io.victimInfor.valid := state === s_send_replace || state === s_wait_replace || state === s_wait_resp 1052a25dbb4SJay io.victimInfor.vidx := req_idx 1061d8f4dcbSJay 1071d8f4dcbSJay val (_, _, refill_done, refill_address_inc) = edge.addr_inc(io.mem_grant) 1081d8f4dcbSJay 1091d8f4dcbSJay //cacheline register 1101d8f4dcbSJay val readBeatCnt = Reg(UInt(log2Up(refillCycles).W)) 1111d8f4dcbSJay val respDataReg = Reg(Vec(refillCycles, UInt(beatBits.W))) 1121d8f4dcbSJay 1131d8f4dcbSJay //initial 1141d8f4dcbSJay io.resp.bits := DontCare 1151d8f4dcbSJay io.mem_acquire.bits := DontCare 1161d8f4dcbSJay io.mem_grant.ready := true.B 1171d8f4dcbSJay io.meta_write.bits := DontCare 1181d8f4dcbSJay io.data_write.bits := DontCare 1191d8f4dcbSJay 1202a25dbb4SJay io.release_req.bits.paddr := req.paddr 1212a25dbb4SJay io.release_req.bits.vaddr := req.vaddr 1222a25dbb4SJay io.release_req.bits.voluntary := true.B 1232a25dbb4SJay io.release_req.bits.waymask := req.waymask 1242a25dbb4SJay io.release_req.bits.id := release_id 1252a25dbb4SJay io.release_req.bits.param := DontCare //release will not care tilelink param 1261d8f4dcbSJay 1271d8f4dcbSJay io.req.ready := (state === s_idle) 1282a25dbb4SJay io.mem_acquire.valid := (state === s_send_mem_aquire) 1292a25dbb4SJay io.release_req.valid := (state === s_send_replace) 1301d8f4dcbSJay 1311d8f4dcbSJay val grantack = RegEnable(edge.GrantAck(io.mem_grant.bits), io.mem_grant.fire()) 1321d8f4dcbSJay val grant_param = Reg(UInt(TLPermissions.bdWidth.W)) 1331d8f4dcbSJay val is_dirty = RegInit(false.B) 1341d8f4dcbSJay val is_grant = RegEnable(edge.isRequest(io.mem_grant.bits), io.mem_grant.fire()) 1351d8f4dcbSJay 1361d8f4dcbSJay //state change 1371d8f4dcbSJay switch(state) { 1381d8f4dcbSJay is(s_idle) { 1391d8f4dcbSJay when(io.req.fire()) { 1401d8f4dcbSJay readBeatCnt := 0.U 1411d8f4dcbSJay state := s_send_mem_aquire 1421d8f4dcbSJay req := io.req.bits 1431d8f4dcbSJay } 1441d8f4dcbSJay } 1451d8f4dcbSJay 1461d8f4dcbSJay // memory request 1471d8f4dcbSJay is(s_send_mem_aquire) { 1481d8f4dcbSJay when(io.mem_acquire.fire()) { 1491d8f4dcbSJay state := s_wait_mem_grant 1501d8f4dcbSJay } 1511d8f4dcbSJay } 1521d8f4dcbSJay 1531d8f4dcbSJay is(s_wait_mem_grant) { 1541d8f4dcbSJay when(edge.hasData(io.mem_grant.bits)) { 1551d8f4dcbSJay when(io.mem_grant.fire()) { 1561d8f4dcbSJay readBeatCnt := readBeatCnt + 1.U 1571d8f4dcbSJay respDataReg(readBeatCnt) := io.mem_grant.bits.data 15858dbdfc2SJay req_corrupt := io.mem_grant.bits.corrupt 1591d8f4dcbSJay grant_param := io.mem_grant.bits.param 1601d8f4dcbSJay is_dirty := io.mem_grant.bits.echo.lift(DirtyKey).getOrElse(false.B) 1611d8f4dcbSJay when(readBeatCnt === (refillCycles - 1).U) { 1621d8f4dcbSJay assert(refill_done, "refill not done!") 1632a25dbb4SJay state := s_send_grant_ack 1641d8f4dcbSJay } 1651d8f4dcbSJay } 1661d8f4dcbSJay } 1671d8f4dcbSJay } 1681d8f4dcbSJay 1691d8f4dcbSJay is(s_send_grant_ack) { 1701d8f4dcbSJay when(io.mem_finish.fire()) { 1716cc2baa1SJay state := s_send_replace 1721d8f4dcbSJay } 1731d8f4dcbSJay } 1741d8f4dcbSJay 1752a25dbb4SJay is(s_send_replace){ 1762a25dbb4SJay when(io.release_req.fire()){ 1772a25dbb4SJay state := s_wait_replace 1782a25dbb4SJay } 1792a25dbb4SJay } 1802a25dbb4SJay 1812a25dbb4SJay is(s_wait_replace){ 1822a25dbb4SJay when(io.release_resp.valid && io.release_resp.bits === release_id){ 1832a25dbb4SJay state := s_write_back 1842a25dbb4SJay } 1852a25dbb4SJay } 1862a25dbb4SJay 1872a25dbb4SJay is(s_write_back) { 1882a25dbb4SJay state := Mux(io.meta_write.fire() && io.data_write.fire(), s_wait_resp, s_write_back) 1892a25dbb4SJay } 1902a25dbb4SJay 1911d8f4dcbSJay is(s_wait_resp) { 1921d8f4dcbSJay io.resp.bits.data := respDataReg.asUInt 19358dbdfc2SJay io.resp.bits.corrupt := req_corrupt 1941d8f4dcbSJay when(io.resp.fire()) { 1951d8f4dcbSJay state := s_idle 1961d8f4dcbSJay } 1971d8f4dcbSJay } 1981d8f4dcbSJay } 1991d8f4dcbSJay 2001d8f4dcbSJay /** refill write and meta write */ 2011d8f4dcbSJay val missCoh = ClientMetadata(Nothing) 2021d8f4dcbSJay val grow_param = missCoh.onAccess(M_XRD)._2 2031d8f4dcbSJay val acquireBlock = edge.AcquireBlock( 2041d8f4dcbSJay fromSource = io.id, 2051d8f4dcbSJay toAddress = addrAlign(req.paddr, blockBytes, PAddrBits), 2061d8f4dcbSJay lgSize = (log2Up(cacheParams.blockBytes)).U, 2071d8f4dcbSJay growPermissions = grow_param 2081d8f4dcbSJay )._2 2091d8f4dcbSJay io.mem_acquire.bits := acquireBlock 2101d8f4dcbSJay // resolve cache alias by L2 2111d8f4dcbSJay io.mem_acquire.bits.user.lift(AliasKey).foreach(_ := req.vaddr(13, 12)) 2121d8f4dcbSJay require(nSets <= 256) // icache size should not be more than 128KB 2131d8f4dcbSJay 2141d8f4dcbSJay /** Grant ACK */ 2151d8f4dcbSJay io.mem_finish.valid := (state === s_send_grant_ack) && is_grant 2161d8f4dcbSJay io.mem_finish.bits := grantack 2171d8f4dcbSJay 2181d8f4dcbSJay //resp to ifu 2191d8f4dcbSJay io.resp.valid := state === s_wait_resp 2202a25dbb4SJay /** update coh meta */ 2212a25dbb4SJay def missCohGen(param: UInt, dirty: Bool): UInt = { 2222a25dbb4SJay MuxLookup(Cat(param, dirty), Nothing, Seq( 2232a25dbb4SJay Cat(toB, false.B) -> Branch, 2242a25dbb4SJay Cat(toB, true.B) -> Branch, 2252a25dbb4SJay Cat(toT, false.B) -> Trunk, 2262a25dbb4SJay Cat(toT, true.B) -> Dirty)) 2272a25dbb4SJay } 2282a25dbb4SJay 2292a25dbb4SJay val miss_new_coh = ClientMetadata(missCohGen(grant_param, is_dirty)) 2302a25dbb4SJay 2312a25dbb4SJay io.meta_write.valid := (state === s_write_back) 2322a25dbb4SJay io.meta_write.bits.generate(tag = req_tag, coh = miss_new_coh, idx = req_idx, waymask = req_waymask, bankIdx = req_idx(0)) 2332a25dbb4SJay 2342a25dbb4SJay io.data_write.valid := (state === s_write_back) 2352a25dbb4SJay io.data_write.bits.generate(data = respDataReg.asUInt, idx = req_idx, waymask = req_waymask, bankIdx = req_idx(0)) 2361d8f4dcbSJay 2371d8f4dcbSJay XSPerfAccumulate( 2381d8f4dcbSJay "entryPenalty" + Integer.toString(id, 10), 2391d8f4dcbSJay BoolStopWatch( 2401d8f4dcbSJay start = io.req.fire(), 2411d8f4dcbSJay stop = io.resp.valid, 2421d8f4dcbSJay startHighPriority = true) 2431d8f4dcbSJay ) 2441d8f4dcbSJay XSPerfAccumulate("entryReq" + Integer.toString(id, 10), io.req.fire()) 2451d8f4dcbSJay 2461d8f4dcbSJay} 2471d8f4dcbSJay 2481d8f4dcbSJay 2491d8f4dcbSJayclass ICacheMissUnit(edge: TLEdgeOut)(implicit p: Parameters) extends ICacheMissUnitModule 2501d8f4dcbSJay{ 2511d8f4dcbSJay val io = IO(new Bundle{ 2521d8f4dcbSJay val req = Vec(2, Flipped(DecoupledIO(new ICacheMissReq))) 2531d8f4dcbSJay val resp = Vec(2, ValidIO(new ICacheMissResp)) 2541d8f4dcbSJay 2551d8f4dcbSJay val mem_acquire = DecoupledIO(new TLBundleA(edge.bundle)) 2561d8f4dcbSJay val mem_grant = Flipped(DecoupledIO(new TLBundleD(edge.bundle))) 2571d8f4dcbSJay val mem_finish = DecoupledIO(new TLBundleE(edge.bundle)) 2581d8f4dcbSJay 2591d8f4dcbSJay val meta_write = DecoupledIO(new ICacheMetaWriteBundle) 2601d8f4dcbSJay val data_write = DecoupledIO(new ICacheDataWriteBundle) 2611d8f4dcbSJay 2622a25dbb4SJay val release_req = DecoupledIO(new ReplacePipeReq) 2632a25dbb4SJay val release_resp = Flipped(ValidIO(UInt(ReplaceIdWid.W))) 2641d8f4dcbSJay 2652a25dbb4SJay val victimInfor = Vec(PortNumber, Output(new ICacheVictimInfor())) 2662a25dbb4SJay 267*7052722fSJay val prefetch_req = Flipped(DecoupledIO(new PIQReq)) 268*7052722fSJay 2691d8f4dcbSJay }) 2701d8f4dcbSJay // assign default values to output signals 2711d8f4dcbSJay io.mem_grant.ready := false.B 2721d8f4dcbSJay 2731d8f4dcbSJay val meta_write_arb = Module(new Arbiter(new ICacheMetaWriteBundle, PortNumber)) 2741d8f4dcbSJay val refill_arb = Module(new Arbiter(new ICacheDataWriteBundle, PortNumber)) 2752a25dbb4SJay val release_arb = Module(new Arbiter(new ReplacePipeReq, PortNumber)) 2761d8f4dcbSJay 2771d8f4dcbSJay io.mem_grant.ready := true.B 2781d8f4dcbSJay 2792a25dbb4SJay val entries = (0 until PortNumber) map { i => 2801d8f4dcbSJay val entry = Module(new ICacheMissEntry(edge, i)) 2811d8f4dcbSJay 2821d8f4dcbSJay entry.io.id := i.U 2831d8f4dcbSJay 2841d8f4dcbSJay // entry req 2851d8f4dcbSJay entry.io.req.valid := io.req(i).valid 2861d8f4dcbSJay entry.io.req.bits := io.req(i).bits 2871d8f4dcbSJay io.req(i).ready := entry.io.req.ready 2881d8f4dcbSJay 2891d8f4dcbSJay // entry resp 2901d8f4dcbSJay meta_write_arb.io.in(i) <> entry.io.meta_write 2911d8f4dcbSJay refill_arb.io.in(i) <> entry.io.data_write 2922a25dbb4SJay release_arb.io.in(i) <> entry.io.release_req 2931d8f4dcbSJay 2941d8f4dcbSJay entry.io.mem_grant.valid := false.B 2951d8f4dcbSJay entry.io.mem_grant.bits := DontCare 2961d8f4dcbSJay when (io.mem_grant.bits.source === i.U) { 2971d8f4dcbSJay entry.io.mem_grant <> io.mem_grant 2981d8f4dcbSJay } 2991d8f4dcbSJay 3001d8f4dcbSJay io.resp(i) <> entry.io.resp 3011d8f4dcbSJay 3022a25dbb4SJay io.victimInfor(i) := entry.io.victimInfor 3032a25dbb4SJay 3042a25dbb4SJay entry.io.release_resp <> io.release_resp 3052a25dbb4SJay 3061d8f4dcbSJay XSPerfAccumulate( 3071d8f4dcbSJay "entryPenalty" + Integer.toString(i, 10), 3081d8f4dcbSJay BoolStopWatch( 3091d8f4dcbSJay start = entry.io.req.fire(), 3101d8f4dcbSJay stop = entry.io.resp.fire(), 3111d8f4dcbSJay startHighPriority = true) 3121d8f4dcbSJay ) 3131d8f4dcbSJay XSPerfAccumulate("entryReq" + Integer.toString(i, 10), entry.io.req.fire()) 3141d8f4dcbSJay 3151d8f4dcbSJay entry 3161d8f4dcbSJay } 3171d8f4dcbSJay 318*7052722fSJay val alloc = Wire(UInt(log2Ceil(nPrefetchEntries).W)) 319*7052722fSJay 320*7052722fSJay val prefEntries = (PortNumber until PortNumber + nPrefetchEntries - 1) map { i => 321*7052722fSJay val prefetchEntry = Module(new IPrefetchEntry(edge, PortNumber)) 322*7052722fSJay 323*7052722fSJay prefetchEntry.io.mem_hint_ack.valid := false.B 324*7052722fSJay prefetchEntry.io.mem_hint_ack.bits := DontCare 325*7052722fSJay 326*7052722fSJay when(io.mem_grant.bits.source === PortNumber.U) { 327*7052722fSJay prefetchEntry.io.mem_hint_ack <> io.mem_grant 328*7052722fSJay } 329*7052722fSJay 330*7052722fSJay prefetchEntry.io.req <> DontCare 331*7052722fSJay 332*7052722fSJay when(i.U === alloc){ 333*7052722fSJay prefetchEntry.io.req.valid := io.prefetch_req.valid 334*7052722fSJay prefetchEntry.io.req.bits := io.prefetch_req.bits 335*7052722fSJay } 336*7052722fSJay 337*7052722fSJay prefetchEntry.io.id := i.U 338*7052722fSJay 339*7052722fSJay prefetchEntry 340*7052722fSJay } 341*7052722fSJay 342*7052722fSJay alloc := PriorityEncoder(prefEntries.map(_.io.req.ready)) 343*7052722fSJay io.prefetch_req.ready := ParallelOR(prefEntries.map(_.io.req.ready)) 344*7052722fSJay val tl_a_chanel = entries.map(_.io.mem_acquire) ++ prefEntries.map(_.io.mem_hint) 345*7052722fSJay TLArbiter.lowest(edge, io.mem_acquire, tl_a_chanel:_*) 346*7052722fSJay 3471d8f4dcbSJay TLArbiter.lowest(edge, io.mem_finish, entries.map(_.io.mem_finish):_*) 3481d8f4dcbSJay 3491d8f4dcbSJay io.meta_write <> meta_write_arb.io.out 3501d8f4dcbSJay io.data_write <> refill_arb.io.out 3512a25dbb4SJay io.release_req <> release_arb.io.out 3521d8f4dcbSJay 3531d8f4dcbSJay (0 until nWays).map{ w => 3541d8f4dcbSJay XSPerfAccumulate("line_0_refill_way_" + Integer.toString(w, 10), entries(0).io.meta_write.valid && OHToUInt(entries(0).io.meta_write.bits.waymask) === w.U) 3551d8f4dcbSJay XSPerfAccumulate("line_1_refill_way_" + Integer.toString(w, 10), entries(1).io.meta_write.valid && OHToUInt(entries(1).io.meta_write.bits.waymask) === w.U) 3561d8f4dcbSJay } 3571d8f4dcbSJay 3581d8f4dcbSJay} 3591d8f4dcbSJay 3601d8f4dcbSJay 3611d8f4dcbSJay 362