11d8f4dcbSJay/*************************************************************************************** 21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory 41d8f4dcbSJay* 51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2. 61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2. 71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at: 81d8f4dcbSJay* http://license.coscl.org.cn/MulanPSL2 91d8f4dcbSJay* 101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 131d8f4dcbSJay* 141d8f4dcbSJay* See the Mulan PSL v2 for more details. 151d8f4dcbSJay***************************************************************************************/ 161d8f4dcbSJay 171d8f4dcbSJaypackage xiangshan.frontend.icache 181d8f4dcbSJay 191d8f4dcbSJayimport chipsalliance.rocketchip.config.Parameters 201d8f4dcbSJayimport chisel3._ 211d8f4dcbSJayimport chisel3.util._ 221d8f4dcbSJayimport freechips.rocketchip.diplomacy.IdRange 231d8f4dcbSJayimport freechips.rocketchip.tilelink.ClientStates._ 241d8f4dcbSJayimport freechips.rocketchip.tilelink.TLPermissions._ 251d8f4dcbSJayimport freechips.rocketchip.tilelink._ 261d8f4dcbSJayimport xiangshan._ 271d8f4dcbSJayimport huancun.{AliasKey, DirtyKey} 281d8f4dcbSJayimport xiangshan.cache._ 291d8f4dcbSJayimport utils._ 303c02ee8fSwakafaimport utility._ 3141cb8b61SJeniusimport difftest._ 321d8f4dcbSJay 331d8f4dcbSJay 341d8f4dcbSJayabstract class ICacheMissUnitModule(implicit p: Parameters) extends XSModule 351d8f4dcbSJay with HasICacheParameters 361d8f4dcbSJay 371d8f4dcbSJayabstract class ICacheMissUnitBundle(implicit p: Parameters) extends XSBundle 381d8f4dcbSJay with HasICacheParameters 391d8f4dcbSJay 401d8f4dcbSJayclass ICacheMissReq(implicit p: Parameters) extends ICacheBundle 411d8f4dcbSJay{ 421d8f4dcbSJay val paddr = UInt(PAddrBits.W) 431d8f4dcbSJay val vaddr = UInt(VAddrBits.W) 441d8f4dcbSJay val waymask = UInt(nWays.W) 451d8f4dcbSJay 461d8f4dcbSJay def getVirSetIdx = get_idx(vaddr) 471d8f4dcbSJay def getPhyTag = get_phy_tag(paddr) 481d8f4dcbSJay} 491d8f4dcbSJay 501d8f4dcbSJay 511d8f4dcbSJayclass ICacheMissResp(implicit p: Parameters) extends ICacheBundle 521d8f4dcbSJay{ 531d8f4dcbSJay val data = UInt(blockBits.W) 5458dbdfc2SJay val corrupt = Bool() 551d8f4dcbSJay} 561d8f4dcbSJay 571d8f4dcbSJayclass ICacheMissBundle(implicit p: Parameters) extends ICacheBundle{ 581d8f4dcbSJay val req = Vec(2, Flipped(DecoupledIO(new ICacheMissReq))) 591d8f4dcbSJay val resp = Vec(2,ValidIO(new ICacheMissResp)) 601d8f4dcbSJay val flush = Input(Bool()) 611d8f4dcbSJay} 621d8f4dcbSJay 631d8f4dcbSJay 641d8f4dcbSJayclass ICacheMissEntry(edge: TLEdgeOut, id: Int)(implicit p: Parameters) extends ICacheMissUnitModule 651d8f4dcbSJay with MemoryOpConstants 661d8f4dcbSJay{ 671d8f4dcbSJay val io = IO(new Bundle { 687052722fSJay val id = Input(UInt(log2Ceil(PortNumber).W)) 691d8f4dcbSJay 701d8f4dcbSJay val req = Flipped(DecoupledIO(new ICacheMissReq)) 711d8f4dcbSJay val resp = ValidIO(new ICacheMissResp) 721d8f4dcbSJay 731d8f4dcbSJay //tilelink channel 741d8f4dcbSJay val mem_acquire = DecoupledIO(new TLBundleA(edge.bundle)) 751d8f4dcbSJay val mem_grant = Flipped(DecoupledIO(new TLBundleD(edge.bundle))) 761d8f4dcbSJay 771d8f4dcbSJay val meta_write = DecoupledIO(new ICacheMetaWriteBundle) 781d8f4dcbSJay val data_write = DecoupledIO(new ICacheDataWriteBundle) 791d8f4dcbSJay 8000240ba6SJay val toPrefetch = ValidIO(UInt(PAddrBits.W)) 8100240ba6SJay 821d8f4dcbSJay }) 831d8f4dcbSJay 841d8f4dcbSJay /** default value for control signals */ 851d8f4dcbSJay io.resp := DontCare 861d8f4dcbSJay io.mem_acquire.bits := DontCare 871d8f4dcbSJay io.mem_grant.ready := true.B 881d8f4dcbSJay io.meta_write.bits := DontCare 891d8f4dcbSJay io.data_write.bits := DontCare 901d8f4dcbSJay 9138160951Sguohongyu val s_idle :: s_send_mem_aquire :: s_wait_mem_grant :: s_write_back :: s_wait_resp :: Nil = Enum(5) 921d8f4dcbSJay val state = RegInit(s_idle) 931d8f4dcbSJay /** control logic transformation */ 941d8f4dcbSJay //request register 951d8f4dcbSJay val req = Reg(new ICacheMissReq) 961d8f4dcbSJay val req_idx = req.getVirSetIdx //virtual index 971d8f4dcbSJay val req_tag = req.getPhyTag //physical tag 981d8f4dcbSJay val req_waymask = req.waymask 9958dbdfc2SJay val req_corrupt = RegInit(false.B) 1001d8f4dcbSJay 1011d8f4dcbSJay val (_, _, refill_done, refill_address_inc) = edge.addr_inc(io.mem_grant) 1021d8f4dcbSJay 1031d8f4dcbSJay //cacheline register 1041d8f4dcbSJay val readBeatCnt = Reg(UInt(log2Up(refillCycles).W)) 1051d8f4dcbSJay val respDataReg = Reg(Vec(refillCycles, UInt(beatBits.W))) 1061d8f4dcbSJay 1071d8f4dcbSJay //initial 1081d8f4dcbSJay io.resp.bits := DontCare 1091d8f4dcbSJay io.mem_acquire.bits := DontCare 1101d8f4dcbSJay io.mem_grant.ready := true.B 1111d8f4dcbSJay io.meta_write.bits := DontCare 1121d8f4dcbSJay io.data_write.bits := DontCare 1131d8f4dcbSJay 1141d8f4dcbSJay io.req.ready := (state === s_idle) 1152a25dbb4SJay io.mem_acquire.valid := (state === s_send_mem_aquire) 1161d8f4dcbSJay 11700240ba6SJay io.toPrefetch.valid := (state =/= s_idle) 11800240ba6SJay io.toPrefetch.bits := addrAlign(req.paddr, blockBytes, PAddrBits) 11900240ba6SJay 1201d8f4dcbSJay //state change 1211d8f4dcbSJay switch(state) { 1221d8f4dcbSJay is(s_idle) { 1231d8f4dcbSJay when(io.req.fire()) { 1241d8f4dcbSJay readBeatCnt := 0.U 1251d8f4dcbSJay state := s_send_mem_aquire 1261d8f4dcbSJay req := io.req.bits 1271d8f4dcbSJay } 1281d8f4dcbSJay } 1291d8f4dcbSJay 1301d8f4dcbSJay // memory request 1311d8f4dcbSJay is(s_send_mem_aquire) { 1321d8f4dcbSJay when(io.mem_acquire.fire()) { 1331d8f4dcbSJay state := s_wait_mem_grant 1341d8f4dcbSJay } 1351d8f4dcbSJay } 1361d8f4dcbSJay 1371d8f4dcbSJay is(s_wait_mem_grant) { 1381d8f4dcbSJay when(edge.hasData(io.mem_grant.bits)) { 1391d8f4dcbSJay when(io.mem_grant.fire()) { 1401d8f4dcbSJay readBeatCnt := readBeatCnt + 1.U 1411d8f4dcbSJay respDataReg(readBeatCnt) := io.mem_grant.bits.data 14238160951Sguohongyu req_corrupt := io.mem_grant.bits.corrupt // TODO: seems has bug 1431d8f4dcbSJay when(readBeatCnt === (refillCycles - 1).U) { 1441d8f4dcbSJay assert(refill_done, "refill not done!") 145*4da04e5bSguohongyu state := s_write_back 1461d8f4dcbSJay } 1471d8f4dcbSJay } 1481d8f4dcbSJay } 1491d8f4dcbSJay } 1501d8f4dcbSJay 1512a25dbb4SJay is(s_write_back) { 1522a25dbb4SJay state := Mux(io.meta_write.fire() && io.data_write.fire(), s_wait_resp, s_write_back) 1532a25dbb4SJay } 1542a25dbb4SJay 1551d8f4dcbSJay is(s_wait_resp) { 1561d8f4dcbSJay io.resp.bits.data := respDataReg.asUInt 15758dbdfc2SJay io.resp.bits.corrupt := req_corrupt 1581d8f4dcbSJay when(io.resp.fire()) { 1591d8f4dcbSJay state := s_idle 1601d8f4dcbSJay } 1611d8f4dcbSJay } 1621d8f4dcbSJay } 1631d8f4dcbSJay 1641d8f4dcbSJay /** refill write and meta write */ 16538160951Sguohongyu 16638160951Sguohongyu val getBlock = edge.Get( 16738160951Sguohongyu fromSource = io.id, 16838160951Sguohongyu toAddress = addrAlign(req.paddr, blockBytes, PAddrBits), 16938160951Sguohongyu lgSize = (log2Up(cacheParams.blockBytes)).U 17038160951Sguohongyu )._2 17138160951Sguohongyu 172*4da04e5bSguohongyu io.mem_acquire.bits := getBlock // getBlock 1731d8f4dcbSJay require(nSets <= 256) // icache size should not be more than 128KB 1741d8f4dcbSJay 1751d8f4dcbSJay //resp to ifu 1761d8f4dcbSJay io.resp.valid := state === s_wait_resp 1772a25dbb4SJay 1782a25dbb4SJay io.meta_write.valid := (state === s_write_back) 179*4da04e5bSguohongyu io.meta_write.bits.generate(tag = req_tag, idx = req_idx, waymask = req_waymask, bankIdx = req_idx(0)) 1802a25dbb4SJay 1812a25dbb4SJay io.data_write.valid := (state === s_write_back) 18241cb8b61SJenius io.data_write.bits.generate(data = respDataReg.asUInt, 18341cb8b61SJenius idx = req_idx, 18441cb8b61SJenius waymask = req_waymask, 18541cb8b61SJenius bankIdx = req_idx(0), 18641cb8b61SJenius paddr = req.paddr) 1871d8f4dcbSJay 1881d8f4dcbSJay XSPerfAccumulate( 1891d8f4dcbSJay "entryPenalty" + Integer.toString(id, 10), 1901d8f4dcbSJay BoolStopWatch( 1911d8f4dcbSJay start = io.req.fire(), 1921d8f4dcbSJay stop = io.resp.valid, 1931d8f4dcbSJay startHighPriority = true) 1941d8f4dcbSJay ) 1951d8f4dcbSJay XSPerfAccumulate("entryReq" + Integer.toString(id, 10), io.req.fire()) 1961d8f4dcbSJay 1971d8f4dcbSJay} 1981d8f4dcbSJay 1991d8f4dcbSJay 2001d8f4dcbSJayclass ICacheMissUnit(edge: TLEdgeOut)(implicit p: Parameters) extends ICacheMissUnitModule 2011d8f4dcbSJay{ 2021d8f4dcbSJay val io = IO(new Bundle{ 20341cb8b61SJenius val hartId = Input(UInt(8.W)) 2041d8f4dcbSJay val req = Vec(2, Flipped(DecoupledIO(new ICacheMissReq))) 2051d8f4dcbSJay val resp = Vec(2, ValidIO(new ICacheMissResp)) 2061d8f4dcbSJay 2071d8f4dcbSJay val mem_acquire = DecoupledIO(new TLBundleA(edge.bundle)) 2081d8f4dcbSJay val mem_grant = Flipped(DecoupledIO(new TLBundleD(edge.bundle))) 2091d8f4dcbSJay 2101d8f4dcbSJay val meta_write = DecoupledIO(new ICacheMetaWriteBundle) 2111d8f4dcbSJay val data_write = DecoupledIO(new ICacheDataWriteBundle) 2121d8f4dcbSJay 2137052722fSJay val prefetch_req = Flipped(DecoupledIO(new PIQReq)) 21400240ba6SJay val prefetch_check = Vec(PortNumber,ValidIO(UInt(PAddrBits.W))) 21500240ba6SJay 2167052722fSJay 2171d8f4dcbSJay }) 2181d8f4dcbSJay // assign default values to output signals 2191d8f4dcbSJay io.mem_grant.ready := false.B 2201d8f4dcbSJay 2211d8f4dcbSJay val meta_write_arb = Module(new Arbiter(new ICacheMetaWriteBundle, PortNumber)) 2221d8f4dcbSJay val refill_arb = Module(new Arbiter(new ICacheDataWriteBundle, PortNumber)) 2231d8f4dcbSJay 2241d8f4dcbSJay io.mem_grant.ready := true.B 2251d8f4dcbSJay 2262a25dbb4SJay val entries = (0 until PortNumber) map { i => 2271d8f4dcbSJay val entry = Module(new ICacheMissEntry(edge, i)) 2281d8f4dcbSJay 2291d8f4dcbSJay entry.io.id := i.U 2301d8f4dcbSJay 2311d8f4dcbSJay // entry req 2321d8f4dcbSJay entry.io.req.valid := io.req(i).valid 2331d8f4dcbSJay entry.io.req.bits := io.req(i).bits 2341d8f4dcbSJay io.req(i).ready := entry.io.req.ready 2351d8f4dcbSJay 2361d8f4dcbSJay // entry resp 2371d8f4dcbSJay meta_write_arb.io.in(i) <> entry.io.meta_write 2381d8f4dcbSJay refill_arb.io.in(i) <> entry.io.data_write 2391d8f4dcbSJay 2401d8f4dcbSJay entry.io.mem_grant.valid := false.B 2411d8f4dcbSJay entry.io.mem_grant.bits := DontCare 2421d8f4dcbSJay when (io.mem_grant.bits.source === i.U) { 2431d8f4dcbSJay entry.io.mem_grant <> io.mem_grant 2441d8f4dcbSJay } 2451d8f4dcbSJay 2461d8f4dcbSJay io.resp(i) <> entry.io.resp 24700240ba6SJay io.prefetch_check(i) <> entry.io.toPrefetch 2482a25dbb4SJay 2491d8f4dcbSJay XSPerfAccumulate( 2501d8f4dcbSJay "entryPenalty" + Integer.toString(i, 10), 2511d8f4dcbSJay BoolStopWatch( 2521d8f4dcbSJay start = entry.io.req.fire(), 2531d8f4dcbSJay stop = entry.io.resp.fire(), 2541d8f4dcbSJay startHighPriority = true) 2551d8f4dcbSJay ) 2561d8f4dcbSJay XSPerfAccumulate("entryReq" + Integer.toString(i, 10), entry.io.req.fire()) 2571d8f4dcbSJay 2581d8f4dcbSJay entry 2591d8f4dcbSJay } 2601d8f4dcbSJay 2617052722fSJay val alloc = Wire(UInt(log2Ceil(nPrefetchEntries).W)) 2627052722fSJay 263de7689fcSJay val prefEntries = (PortNumber until PortNumber + nPrefetchEntries) map { i => 2647052722fSJay val prefetchEntry = Module(new IPrefetchEntry(edge, PortNumber)) 2657052722fSJay 2667052722fSJay prefetchEntry.io.mem_hint_ack.valid := false.B 2677052722fSJay prefetchEntry.io.mem_hint_ack.bits := DontCare 2687052722fSJay 2697052722fSJay when(io.mem_grant.bits.source === PortNumber.U) { 2707052722fSJay prefetchEntry.io.mem_hint_ack <> io.mem_grant 2717052722fSJay } 2727052722fSJay 273de7689fcSJay prefetchEntry.io.req.valid := io.prefetch_req.valid && ((i-PortNumber).U === alloc) 2747052722fSJay prefetchEntry.io.req.bits := io.prefetch_req.bits 2757052722fSJay 2767052722fSJay prefetchEntry.io.id := i.U 2777052722fSJay 2787052722fSJay prefetchEntry 2797052722fSJay } 2807052722fSJay 2817052722fSJay alloc := PriorityEncoder(prefEntries.map(_.io.req.ready)) 2827052722fSJay io.prefetch_req.ready := ParallelOR(prefEntries.map(_.io.req.ready)) 2837052722fSJay val tl_a_chanel = entries.map(_.io.mem_acquire) ++ prefEntries.map(_.io.mem_hint) 2847052722fSJay TLArbiter.lowest(edge, io.mem_acquire, tl_a_chanel:_*) 2857052722fSJay 2861d8f4dcbSJay io.meta_write <> meta_write_arb.io.out 2871d8f4dcbSJay io.data_write <> refill_arb.io.out 2881d8f4dcbSJay 28941cb8b61SJenius if (env.EnableDifftest) { 29041cb8b61SJenius val difftest = Module(new DifftestRefillEvent) 29141cb8b61SJenius difftest.io.clock := clock 29241cb8b61SJenius difftest.io.coreid := io.hartId 29341cb8b61SJenius difftest.io.cacheid := 0.U 29441cb8b61SJenius difftest.io.valid := refill_arb.io.out.valid 29541cb8b61SJenius difftest.io.addr := refill_arb.io.out.bits.paddr 29641cb8b61SJenius difftest.io.data := refill_arb.io.out.bits.data.asTypeOf(difftest.io.data) 29741cb8b61SJenius } 29841cb8b61SJenius 2991d8f4dcbSJay (0 until nWays).map{ w => 3001d8f4dcbSJay XSPerfAccumulate("line_0_refill_way_" + Integer.toString(w, 10), entries(0).io.meta_write.valid && OHToUInt(entries(0).io.meta_write.bits.waymask) === w.U) 3011d8f4dcbSJay XSPerfAccumulate("line_1_refill_way_" + Integer.toString(w, 10), entries(1).io.meta_write.valid && OHToUInt(entries(1).io.meta_write.bits.waymask) === w.U) 3021d8f4dcbSJay } 3031d8f4dcbSJay 3041d8f4dcbSJay} 3051d8f4dcbSJay 3061d8f4dcbSJay 3071d8f4dcbSJay 308