1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.frontend 18 19import chipsalliance.rocketchip.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import utils._ 23import xiangshan._ 24import xiangshan.frontend.icache._ 25import xiangshan.backend.CtrlToFtqIO 26import xiangshan.backend.decode.ImmUnion 27 28class FtqPtr(implicit p: Parameters) extends CircularQueuePtr[FtqPtr]( 29 p => p(XSCoreParamsKey).FtqSize 30){ 31} 32 33object FtqPtr { 34 def apply(f: Bool, v: UInt)(implicit p: Parameters): FtqPtr = { 35 val ptr = Wire(new FtqPtr) 36 ptr.flag := f 37 ptr.value := v 38 ptr 39 } 40 def inverse(ptr: FtqPtr)(implicit p: Parameters): FtqPtr = { 41 apply(!ptr.flag, ptr.value) 42 } 43} 44 45class FtqNRSRAM[T <: Data](gen: T, numRead: Int)(implicit p: Parameters) extends XSModule { 46 47 val io = IO(new Bundle() { 48 val raddr = Input(Vec(numRead, UInt(log2Up(FtqSize).W))) 49 val ren = Input(Vec(numRead, Bool())) 50 val rdata = Output(Vec(numRead, gen)) 51 val waddr = Input(UInt(log2Up(FtqSize).W)) 52 val wen = Input(Bool()) 53 val wdata = Input(gen) 54 }) 55 56 for(i <- 0 until numRead){ 57 val sram = Module(new SRAMTemplate(gen, FtqSize)) 58 sram.io.r.req.valid := io.ren(i) 59 sram.io.r.req.bits.setIdx := io.raddr(i) 60 io.rdata(i) := sram.io.r.resp.data(0) 61 sram.io.w.req.valid := io.wen 62 sram.io.w.req.bits.setIdx := io.waddr 63 sram.io.w.req.bits.data := VecInit(io.wdata) 64 } 65 66} 67 68class Ftq_RF_Components(implicit p: Parameters) extends XSBundle with BPUUtils { 69 val startAddr = UInt(VAddrBits.W) 70 val nextLineAddr = UInt(VAddrBits.W) 71 val isNextMask = Vec(PredictWidth, Bool()) 72 val fallThruError = Bool() 73 // val carry = Bool() 74 def getPc(offset: UInt) = { 75 def getHigher(pc: UInt) = pc(VAddrBits-1, log2Ceil(PredictWidth)+instOffsetBits+1) 76 def getOffset(pc: UInt) = pc(log2Ceil(PredictWidth)+instOffsetBits, instOffsetBits) 77 Cat(getHigher(Mux(isNextMask(offset) && startAddr(log2Ceil(PredictWidth)+instOffsetBits), nextLineAddr, startAddr)), 78 getOffset(startAddr)+offset, 0.U(instOffsetBits.W)) 79 } 80 def fromBranchPrediction(resp: BranchPredictionBundle) = { 81 def carryPos(addr: UInt) = addr(instOffsetBits+log2Ceil(PredictWidth)+1) 82 this.startAddr := resp.pc 83 this.nextLineAddr := resp.pc + (FetchWidth * 4 * 2).U // may be broken on other configs 84 this.isNextMask := VecInit((0 until PredictWidth).map(i => 85 (resp.pc(log2Ceil(PredictWidth), 1) +& i.U)(log2Ceil(PredictWidth)).asBool() 86 )) 87 this.fallThruError := resp.fallThruError 88 this 89 } 90 override def toPrintable: Printable = { 91 p"startAddr:${Hexadecimal(startAddr)}" 92 } 93} 94 95class Ftq_pd_Entry(implicit p: Parameters) extends XSBundle { 96 val brMask = Vec(PredictWidth, Bool()) 97 val jmpInfo = ValidUndirectioned(Vec(3, Bool())) 98 val jmpOffset = UInt(log2Ceil(PredictWidth).W) 99 val jalTarget = UInt(VAddrBits.W) 100 val rvcMask = Vec(PredictWidth, Bool()) 101 def hasJal = jmpInfo.valid && !jmpInfo.bits(0) 102 def hasJalr = jmpInfo.valid && jmpInfo.bits(0) 103 def hasCall = jmpInfo.valid && jmpInfo.bits(1) 104 def hasRet = jmpInfo.valid && jmpInfo.bits(2) 105 106 def fromPdWb(pdWb: PredecodeWritebackBundle) = { 107 val pds = pdWb.pd 108 this.brMask := VecInit(pds.map(pd => pd.isBr && pd.valid)) 109 this.jmpInfo.valid := VecInit(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid)).asUInt.orR 110 this.jmpInfo.bits := ParallelPriorityMux(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid), 111 pds.map(pd => VecInit(pd.isJalr, pd.isCall, pd.isRet))) 112 this.jmpOffset := ParallelPriorityEncoder(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid)) 113 this.rvcMask := VecInit(pds.map(pd => pd.isRVC)) 114 this.jalTarget := pdWb.jalTarget 115 } 116 117 def toPd(offset: UInt) = { 118 require(offset.getWidth == log2Ceil(PredictWidth)) 119 val pd = Wire(new PreDecodeInfo) 120 pd.valid := true.B 121 pd.isRVC := rvcMask(offset) 122 val isBr = brMask(offset) 123 val isJalr = offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(0) 124 pd.brType := Cat(offset === jmpOffset && jmpInfo.valid, isJalr || isBr) 125 pd.isCall := offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(1) 126 pd.isRet := offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(2) 127 pd 128 } 129} 130 131 132 133class Ftq_Redirect_SRAMEntry(implicit p: Parameters) extends XSBundle with HasBPUConst { 134 val rasSp = UInt(log2Ceil(RasSize).W) 135 val rasEntry = new RASEntry 136 // val specCnt = Vec(numBr, UInt(10.W)) 137 // val ghist = new ShiftingGlobalHistory 138 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 139 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 140 val lastBrNumOH = UInt((numBr+1).W) 141 142 val histPtr = new CGHPtr 143 144 def fromBranchPrediction(resp: BranchPredictionBundle) = { 145 assert(!resp.is_minimal) 146 this.rasSp := resp.rasSp 147 this.rasEntry := resp.rasTop 148 this.folded_hist := resp.folded_hist 149 this.afhob := resp.afhob 150 this.lastBrNumOH := resp.lastBrNumOH 151 this.histPtr := resp.histPtr 152 this 153 } 154} 155 156class Ftq_1R_SRAMEntry(implicit p: Parameters) extends XSBundle with HasBPUConst { 157 val meta = UInt(MaxMetaLength.W) 158} 159 160class Ftq_Pred_Info(implicit p: Parameters) extends XSBundle { 161 val target = UInt(VAddrBits.W) 162 val cfiIndex = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)) 163} 164 165 166class FtqRead[T <: Data](private val gen: T)(implicit p: Parameters) extends XSBundle { 167 val ptr = Output(new FtqPtr) 168 val offset = Output(UInt(log2Ceil(PredictWidth).W)) 169 val data = Input(gen) 170 def apply(ptr: FtqPtr, offset: UInt) = { 171 this.ptr := ptr 172 this.offset := offset 173 this.data 174 } 175} 176 177 178class FtqToBpuIO(implicit p: Parameters) extends XSBundle { 179 val redirect = Valid(new BranchPredictionRedirect) 180 val update = Valid(new BranchPredictionUpdate) 181 val enq_ptr = Output(new FtqPtr) 182} 183 184class FtqToIfuIO(implicit p: Parameters) extends XSBundle with HasCircularQueuePtrHelper { 185 val req = Decoupled(new FetchRequestBundle) 186 val redirect = Valid(new Redirect) 187 val flushFromBpu = new Bundle { 188 // when ifu pipeline is not stalled, 189 // a packet from bpu s3 can reach f1 at most 190 val s2 = Valid(new FtqPtr) 191 val s3 = Valid(new FtqPtr) 192 def shouldFlushBy(src: Valid[FtqPtr], idx_to_flush: FtqPtr) = { 193 src.valid && !isAfter(src.bits, idx_to_flush) 194 } 195 def shouldFlushByStage2(idx: FtqPtr) = shouldFlushBy(s2, idx) 196 def shouldFlushByStage3(idx: FtqPtr) = shouldFlushBy(s3, idx) 197 } 198} 199 200class FtqToICacheIO(implicit p: Parameters) extends XSBundle with HasCircularQueuePtrHelper { 201 //NOTE: req.bits must be prepare in T cycle 202 // while req.valid is set true in T + 1 cycle 203 val req = Decoupled(new FtqToICacheRequestBundle) 204} 205 206trait HasBackendRedirectInfo extends HasXSParameter { 207 def numRedirectPcRead = exuParameters.JmpCnt + exuParameters.AluCnt + 1 208 def isLoadReplay(r: Valid[Redirect]) = r.bits.flushItself() 209} 210 211class FtqToCtrlIO(implicit p: Parameters) extends XSBundle with HasBackendRedirectInfo { 212 // write to backend pc mem 213 val pc_mem_wen = Output(Bool()) 214 val pc_mem_waddr = Output(UInt(log2Ceil(FtqSize).W)) 215 val pc_mem_wdata = Output(new Ftq_RF_Components) 216 val target = Output(UInt(VAddrBits.W)) 217 // predecode correct target 218 val pd_redirect_waddr = Valid(UInt(log2Ceil(FtqSize).W)) 219 val pd_redirect_target = Output(UInt(VAddrBits.W)) 220} 221 222 223class FTBEntryGen(implicit p: Parameters) extends XSModule with HasBackendRedirectInfo with HasBPUParameter { 224 val io = IO(new Bundle { 225 val start_addr = Input(UInt(VAddrBits.W)) 226 val old_entry = Input(new FTBEntry) 227 val pd = Input(new Ftq_pd_Entry) 228 val cfiIndex = Flipped(Valid(UInt(log2Ceil(PredictWidth).W))) 229 val target = Input(UInt(VAddrBits.W)) 230 val hit = Input(Bool()) 231 val mispredict_vec = Input(Vec(PredictWidth, Bool())) 232 233 val new_entry = Output(new FTBEntry) 234 val new_br_insert_pos = Output(Vec(numBr, Bool())) 235 val taken_mask = Output(Vec(numBr, Bool())) 236 val mispred_mask = Output(Vec(numBr+1, Bool())) 237 238 // for perf counters 239 val is_init_entry = Output(Bool()) 240 val is_old_entry = Output(Bool()) 241 val is_new_br = Output(Bool()) 242 val is_jalr_target_modified = Output(Bool()) 243 val is_always_taken_modified = Output(Bool()) 244 val is_br_full = Output(Bool()) 245 }) 246 247 // no mispredictions detected at predecode 248 val hit = io.hit 249 val pd = io.pd 250 251 val init_entry = WireInit(0.U.asTypeOf(new FTBEntry)) 252 253 254 val cfi_is_br = pd.brMask(io.cfiIndex.bits) && io.cfiIndex.valid 255 val entry_has_jmp = pd.jmpInfo.valid 256 val new_jmp_is_jal = entry_has_jmp && !pd.jmpInfo.bits(0) && io.cfiIndex.valid 257 val new_jmp_is_jalr = entry_has_jmp && pd.jmpInfo.bits(0) && io.cfiIndex.valid 258 val new_jmp_is_call = entry_has_jmp && pd.jmpInfo.bits(1) && io.cfiIndex.valid 259 val new_jmp_is_ret = entry_has_jmp && pd.jmpInfo.bits(2) && io.cfiIndex.valid 260 val last_jmp_rvi = entry_has_jmp && pd.jmpOffset === (PredictWidth-1).U && !pd.rvcMask.last 261 // val last_br_rvi = cfi_is_br && io.cfiIndex.bits === (PredictWidth-1).U && !pd.rvcMask.last 262 263 val cfi_is_jal = io.cfiIndex.bits === pd.jmpOffset && new_jmp_is_jal 264 val cfi_is_jalr = io.cfiIndex.bits === pd.jmpOffset && new_jmp_is_jalr 265 266 def carryPos = log2Ceil(PredictWidth)+instOffsetBits 267 def getLower(pc: UInt) = pc(carryPos-1, instOffsetBits) 268 // if not hit, establish a new entry 269 init_entry.valid := true.B 270 // tag is left for ftb to assign 271 272 // case br 273 val init_br_slot = init_entry.getSlotForBr(0) 274 when (cfi_is_br) { 275 init_br_slot.valid := true.B 276 init_br_slot.offset := io.cfiIndex.bits 277 init_br_slot.setLowerStatByTarget(io.start_addr, io.target, numBr == 1) 278 init_entry.always_taken(0) := true.B // set to always taken on init 279 } 280 281 // case jmp 282 when (entry_has_jmp) { 283 init_entry.tailSlot.offset := pd.jmpOffset 284 init_entry.tailSlot.valid := new_jmp_is_jal || new_jmp_is_jalr 285 init_entry.tailSlot.setLowerStatByTarget(io.start_addr, Mux(cfi_is_jalr, io.target, pd.jalTarget), isShare=false) 286 } 287 288 val jmpPft = getLower(io.start_addr) +& pd.jmpOffset +& Mux(pd.rvcMask(pd.jmpOffset), 1.U, 2.U) 289 init_entry.pftAddr := Mux(entry_has_jmp && !last_jmp_rvi, jmpPft, getLower(io.start_addr)) 290 init_entry.carry := Mux(entry_has_jmp && !last_jmp_rvi, jmpPft(carryPos-instOffsetBits), true.B) 291 init_entry.isJalr := new_jmp_is_jalr 292 init_entry.isCall := new_jmp_is_call 293 init_entry.isRet := new_jmp_is_ret 294 // that means fall thru points to the middle of an inst 295 init_entry.last_may_be_rvi_call := pd.jmpOffset === (PredictWidth-1).U && !pd.rvcMask(pd.jmpOffset) 296 297 // if hit, check whether a new cfi(only br is possible) is detected 298 val oe = io.old_entry 299 val br_recorded_vec = oe.getBrRecordedVec(io.cfiIndex.bits) 300 val br_recorded = br_recorded_vec.asUInt.orR 301 val is_new_br = cfi_is_br && !br_recorded 302 val new_br_offset = io.cfiIndex.bits 303 // vec(i) means new br will be inserted BEFORE old br(i) 304 val allBrSlotsVec = oe.allSlotsForBr 305 val new_br_insert_onehot = VecInit((0 until numBr).map{ 306 i => i match { 307 case 0 => 308 !allBrSlotsVec(0).valid || new_br_offset < allBrSlotsVec(0).offset 309 case idx => 310 allBrSlotsVec(idx-1).valid && new_br_offset > allBrSlotsVec(idx-1).offset && 311 (!allBrSlotsVec(idx).valid || new_br_offset < allBrSlotsVec(idx).offset) 312 } 313 }) 314 315 val old_entry_modified = WireInit(io.old_entry) 316 for (i <- 0 until numBr) { 317 val slot = old_entry_modified.allSlotsForBr(i) 318 when (new_br_insert_onehot(i)) { 319 slot.valid := true.B 320 slot.offset := new_br_offset 321 slot.setLowerStatByTarget(io.start_addr, io.target, i == numBr-1) 322 old_entry_modified.always_taken(i) := true.B 323 }.elsewhen (new_br_offset > oe.allSlotsForBr(i).offset) { 324 old_entry_modified.always_taken(i) := false.B 325 // all other fields remain unchanged 326 }.otherwise { 327 // case i == 0, remain unchanged 328 if (i != 0) { 329 val noNeedToMoveFromFormerSlot = (i == numBr-1).B && !oe.brSlots.last.valid 330 when (!noNeedToMoveFromFormerSlot) { 331 slot.fromAnotherSlot(oe.allSlotsForBr(i-1)) 332 old_entry_modified.always_taken(i) := oe.always_taken(i) 333 } 334 } 335 } 336 } 337 338 // two circumstances: 339 // 1. oe: | br | j |, new br should be in front of j, thus addr of j should be new pft 340 // 2. oe: | br | br |, new br could be anywhere between, thus new pft is the addr of either 341 // the previous last br or the new br 342 val may_have_to_replace = oe.noEmptySlotForNewBr 343 val pft_need_to_change = is_new_br && may_have_to_replace 344 // it should either be the given last br or the new br 345 when (pft_need_to_change) { 346 val new_pft_offset = 347 Mux(!new_br_insert_onehot.asUInt.orR, 348 new_br_offset, oe.allSlotsForBr.last.offset) 349 350 // set jmp to invalid 351 old_entry_modified.pftAddr := getLower(io.start_addr) + new_pft_offset 352 old_entry_modified.carry := (getLower(io.start_addr) +& new_pft_offset).head(1).asBool 353 old_entry_modified.last_may_be_rvi_call := false.B 354 old_entry_modified.isCall := false.B 355 old_entry_modified.isRet := false.B 356 old_entry_modified.isJalr := false.B 357 } 358 359 val old_entry_jmp_target_modified = WireInit(oe) 360 val old_target = oe.tailSlot.getTarget(io.start_addr) // may be wrong because we store only 20 lowest bits 361 val old_tail_is_jmp = !oe.tailSlot.sharing 362 val jalr_target_modified = cfi_is_jalr && (old_target =/= io.target) && old_tail_is_jmp // TODO: pass full jalr target 363 when (jalr_target_modified) { 364 old_entry_jmp_target_modified.setByJmpTarget(io.start_addr, io.target) 365 old_entry_jmp_target_modified.always_taken := 0.U.asTypeOf(Vec(numBr, Bool())) 366 } 367 368 val old_entry_always_taken = WireInit(oe) 369 val always_taken_modified_vec = Wire(Vec(numBr, Bool())) // whether modified or not 370 for (i <- 0 until numBr) { 371 old_entry_always_taken.always_taken(i) := 372 oe.always_taken(i) && io.cfiIndex.valid && oe.brValids(i) && io.cfiIndex.bits === oe.brOffset(i) 373 always_taken_modified_vec(i) := oe.always_taken(i) && !old_entry_always_taken.always_taken(i) 374 } 375 val always_taken_modified = always_taken_modified_vec.reduce(_||_) 376 377 378 379 val derived_from_old_entry = 380 Mux(is_new_br, old_entry_modified, 381 Mux(jalr_target_modified, old_entry_jmp_target_modified, old_entry_always_taken)) 382 383 384 io.new_entry := Mux(!hit, init_entry, derived_from_old_entry) 385 386 io.new_br_insert_pos := new_br_insert_onehot 387 io.taken_mask := VecInit((io.new_entry.brOffset zip io.new_entry.brValids).map{ 388 case (off, v) => io.cfiIndex.bits === off && io.cfiIndex.valid && v 389 }) 390 for (i <- 0 until numBr) { 391 io.mispred_mask(i) := io.new_entry.brValids(i) && io.mispredict_vec(io.new_entry.brOffset(i)) 392 } 393 io.mispred_mask.last := io.new_entry.jmpValid && io.mispredict_vec(pd.jmpOffset) 394 395 // for perf counters 396 io.is_init_entry := !hit 397 io.is_old_entry := hit && !is_new_br && !jalr_target_modified && !always_taken_modified 398 io.is_new_br := hit && is_new_br 399 io.is_jalr_target_modified := hit && jalr_target_modified 400 io.is_always_taken_modified := hit && always_taken_modified 401 io.is_br_full := hit && is_new_br && may_have_to_replace 402} 403 404class FtqPcMemWrapper(numOtherReads: Int)(implicit p: Parameters) extends XSModule with HasBackendRedirectInfo { 405 val io = IO(new Bundle { 406 val ifuPtr_w = Input(new FtqPtr) 407 val ifuPtrPlus1_w = Input(new FtqPtr) 408 val ifuPtrPlus2_w = Input(new FtqPtr) 409 val commPtr_w = Input(new FtqPtr) 410 val commPtrPlus1_w = Input(new FtqPtr) 411 val ifuPtr_rdata = Output(new Ftq_RF_Components) 412 val ifuPtrPlus1_rdata = Output(new Ftq_RF_Components) 413 val ifuPtrPlus2_rdata = Output(new Ftq_RF_Components) 414 val commPtr_rdata = Output(new Ftq_RF_Components) 415 val commPtrPlus1_rdata = Output(new Ftq_RF_Components) 416 417 val other_raddrs = Input(Vec(numOtherReads, UInt(log2Ceil(FtqSize).W))) 418 val other_rdatas = Output(Vec(numOtherReads, new Ftq_RF_Components)) 419 420 val wen = Input(Bool()) 421 val waddr = Input(UInt(log2Ceil(FtqSize).W)) 422 val wdata = Input(new Ftq_RF_Components) 423 }) 424 425 val num_pc_read = numOtherReads + 5 426 val mem = Module(new SyncDataModuleTemplate(new Ftq_RF_Components, FtqSize, 427 num_pc_read, 1, "FtqPC", concatData=false, Some(Seq.tabulate(num_pc_read)(i => false)))) 428 mem.io.wen(0) := io.wen 429 mem.io.waddr(0) := io.waddr 430 mem.io.wdata(0) := io.wdata 431 432 // read one cycle ahead for ftq local reads 433 val raddr_vec = VecInit(io.other_raddrs ++ 434 Seq(io.ifuPtr_w.value, io.ifuPtrPlus1_w.value, io.ifuPtrPlus2_w.value, io.commPtrPlus1_w, io.commPtr_w.value)) 435 436 mem.io.raddr := raddr_vec 437 438 io.other_rdatas := mem.io.rdata.dropRight(5) 439 io.ifuPtr_rdata := mem.io.rdata.dropRight(4).last 440 io.ifuPtrPlus1_rdata := mem.io.rdata.dropRight(3).last 441 io.ifuPtrPlus2_rdata := mem.io.rdata.dropRight(2).last 442 io.commPtrPlus1_rdata := mem.io.rdata.dropRight(1).last 443 io.commPtr_rdata := mem.io.rdata.last 444} 445 446class Ftq(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper 447 with HasBackendRedirectInfo with BPUUtils with HasBPUConst with HasPerfEvents 448 with HasICacheParameters{ 449 val io = IO(new Bundle { 450 val fromBpu = Flipped(new BpuToFtqIO) 451 val fromIfu = Flipped(new IfuToFtqIO) 452 val fromBackend = Flipped(new CtrlToFtqIO) 453 454 val toBpu = new FtqToBpuIO 455 val toIfu = new FtqToIfuIO 456 val toICache = new FtqToICacheIO 457 val toBackend = new FtqToCtrlIO 458 459 val toPrefetch = new FtqPrefechBundle 460 461 val bpuInfo = new Bundle { 462 val bpRight = Output(UInt(XLEN.W)) 463 val bpWrong = Output(UInt(XLEN.W)) 464 } 465 }) 466 io.bpuInfo := DontCare 467 468 val backendRedirect = Wire(Valid(new Redirect)) 469 val backendRedirectReg = RegNext(backendRedirect) 470 471 val stage2Flush = backendRedirect.valid 472 val backendFlush = stage2Flush || RegNext(stage2Flush) 473 val ifuFlush = Wire(Bool()) 474 475 val flush = stage2Flush || RegNext(stage2Flush) 476 477 val allowBpuIn, allowToIfu = WireInit(false.B) 478 val flushToIfu = !allowToIfu 479 allowBpuIn := !ifuFlush && !backendRedirect.valid && !backendRedirectReg.valid 480 allowToIfu := !ifuFlush && !backendRedirect.valid && !backendRedirectReg.valid 481 482 val bpuPtr, ifuPtr, ifuWbPtr, commPtr = RegInit(FtqPtr(false.B, 0.U)) 483 val ifuPtrPlus1 = RegInit(FtqPtr(false.B, 1.U)) 484 val ifuPtrPlus2 = RegInit(FtqPtr(false.B, 2.U)) 485 val commPtrPlus1 = RegInit(FtqPtr(false.B, 1.U)) 486 require(FtqSize >= 4) 487 val ifuPtr_write = WireInit(ifuPtr) 488 val ifuPtrPlus1_write = WireInit(ifuPtrPlus1) 489 val ifuPtrPlus2_write = WireInit(ifuPtrPlus2) 490 val ifuWbPtr_write = WireInit(ifuWbPtr) 491 val commPtr_write = WireInit(commPtr) 492 val commPtrPlus1_write = WireInit(commPtrPlus1) 493 ifuPtr := ifuPtr_write 494 ifuPtrPlus1 := ifuPtrPlus1_write 495 ifuPtrPlus2 := ifuPtrPlus2_write 496 ifuWbPtr := ifuWbPtr_write 497 commPtr := commPtr_write 498 commPtrPlus1 := commPtr_write 499 val validEntries = distanceBetween(bpuPtr, commPtr) 500 501 // ********************************************************************** 502 // **************************** enq from bpu **************************** 503 // ********************************************************************** 504 val new_entry_ready = validEntries < FtqSize.U 505 io.fromBpu.resp.ready := new_entry_ready 506 507 val bpu_s2_resp = io.fromBpu.resp.bits.s2 508 val bpu_s3_resp = io.fromBpu.resp.bits.s3 509 val bpu_s2_redirect = bpu_s2_resp.valid && bpu_s2_resp.hasRedirect 510 val bpu_s3_redirect = bpu_s3_resp.valid && bpu_s3_resp.hasRedirect 511 512 io.toBpu.enq_ptr := bpuPtr 513 val enq_fire = io.fromBpu.resp.fire() && allowBpuIn // from bpu s1 514 val bpu_in_fire = (io.fromBpu.resp.fire() || bpu_s2_redirect || bpu_s3_redirect) && allowBpuIn 515 516 val bpu_in_resp = io.fromBpu.resp.bits.selectedResp 517 val bpu_in_stage = io.fromBpu.resp.bits.selectedRespIdx 518 val bpu_in_resp_ptr = Mux(bpu_in_stage === BP_S1, bpuPtr, bpu_in_resp.ftq_idx) 519 val bpu_in_resp_idx = bpu_in_resp_ptr.value 520 521 // read ports: ifuReq1 + ifuReq2 + ifuReq3 + commitUpdate2 + commitUpdate 522 val ftq_pc_mem = Module(new FtqPcMemWrapper(0)) 523 // resp from uBTB 524 ftq_pc_mem.io.wen := bpu_in_fire 525 ftq_pc_mem.io.waddr := bpu_in_resp_idx 526 ftq_pc_mem.io.wdata.fromBranchPrediction(bpu_in_resp) 527 528 // ifuRedirect + backendRedirect + commit 529 val ftq_redirect_sram = Module(new FtqNRSRAM(new Ftq_Redirect_SRAMEntry, 1+1+1)) 530 // these info is intended to enq at the last stage of bpu 531 ftq_redirect_sram.io.wen := io.fromBpu.resp.bits.lastStage.valid 532 ftq_redirect_sram.io.waddr := io.fromBpu.resp.bits.lastStage.ftq_idx.value 533 ftq_redirect_sram.io.wdata.fromBranchPrediction(io.fromBpu.resp.bits.lastStage) 534 println(f"ftq redirect SRAM: entry ${ftq_redirect_sram.io.wdata.getWidth} * ${FtqSize} * 3") 535 println(f"ftq redirect SRAM: ahead fh ${ftq_redirect_sram.io.wdata.afhob.getWidth} * ${FtqSize} * 3") 536 537 val ftq_meta_1r_sram = Module(new FtqNRSRAM(new Ftq_1R_SRAMEntry, 1)) 538 // these info is intended to enq at the last stage of bpu 539 ftq_meta_1r_sram.io.wen := io.fromBpu.resp.bits.lastStage.valid 540 ftq_meta_1r_sram.io.waddr := io.fromBpu.resp.bits.lastStage.ftq_idx.value 541 ftq_meta_1r_sram.io.wdata.meta := io.fromBpu.resp.bits.meta 542 // ifuRedirect + backendRedirect + commit 543 val ftb_entry_mem = Module(new SyncDataModuleTemplate(new FTBEntry, FtqSize, 1+1+1, 1)) 544 ftb_entry_mem.io.wen(0) := io.fromBpu.resp.bits.lastStage.valid 545 ftb_entry_mem.io.waddr(0) := io.fromBpu.resp.bits.lastStage.ftq_idx.value 546 ftb_entry_mem.io.wdata(0) := io.fromBpu.resp.bits.lastStage.ftb_entry 547 548 549 // multi-write 550 val newest_entry_target = Reg(UInt(VAddrBits.W)) 551 val newest_entry_ptr = Reg(new FtqPtr) 552 val cfiIndex_vec = Reg(Vec(FtqSize, ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))) 553 val mispredict_vec = Reg(Vec(FtqSize, Vec(PredictWidth, Bool()))) 554 val pred_stage = Reg(Vec(FtqSize, UInt(2.W))) 555 556 val c_invalid :: c_valid :: c_commited :: Nil = Enum(3) 557 val commitStateQueue = RegInit(VecInit(Seq.fill(FtqSize) { 558 VecInit(Seq.fill(PredictWidth)(c_invalid)) 559 })) 560 561 val f_to_send :: f_sent :: Nil = Enum(2) 562 val entry_fetch_status = RegInit(VecInit(Seq.fill(FtqSize)(f_sent))) 563 564 val h_not_hit :: h_false_hit :: h_hit :: Nil = Enum(3) 565 val entry_hit_status = RegInit(VecInit(Seq.fill(FtqSize)(h_not_hit))) 566 567 // modify registers one cycle later to cut critical path 568 val last_cycle_bpu_in = RegNext(bpu_in_fire) 569 val last_cycle_bpu_in_ptr = RegNext(bpu_in_resp_ptr) 570 val last_cycle_bpu_in_idx = last_cycle_bpu_in_ptr.value 571 val last_cycle_bpu_target = RegNext(bpu_in_resp.getTarget) 572 val last_cycle_cfiIndex = RegNext(bpu_in_resp.cfiIndex) 573 val last_cycle_bpu_in_stage = RegNext(bpu_in_stage) 574 when (last_cycle_bpu_in) { 575 entry_fetch_status(last_cycle_bpu_in_idx) := f_to_send 576 commitStateQueue(last_cycle_bpu_in_idx) := VecInit(Seq.fill(PredictWidth)(c_invalid)) 577 cfiIndex_vec(last_cycle_bpu_in_idx) := last_cycle_cfiIndex 578 mispredict_vec(last_cycle_bpu_in_idx) := WireInit(VecInit(Seq.fill(PredictWidth)(false.B))) 579 pred_stage(last_cycle_bpu_in_idx) := last_cycle_bpu_in_stage 580 581 newest_entry_target := last_cycle_bpu_target 582 newest_entry_ptr := last_cycle_bpu_in_ptr 583 } 584 585 586 bpuPtr := bpuPtr + enq_fire 587 when (io.toIfu.req.fire && allowToIfu) { 588 ifuPtr_write := ifuPtrPlus1 589 ifuPtrPlus1_write := ifuPtrPlus2 590 ifuPtrPlus2_write := ifuPtrPlus2 + 1.U 591 } 592 593 // only use ftb result to assign hit status 594 when (bpu_s2_resp.valid) { 595 entry_hit_status(bpu_s2_resp.ftq_idx.value) := Mux(bpu_s2_resp.full_pred.hit, h_hit, h_not_hit) 596 } 597 598 599 io.toIfu.flushFromBpu.s2.valid := bpu_s2_redirect 600 io.toIfu.flushFromBpu.s2.bits := bpu_s2_resp.ftq_idx 601 when (bpu_s2_resp.valid && bpu_s2_resp.hasRedirect) { 602 bpuPtr := bpu_s2_resp.ftq_idx + 1.U 603 // only when ifuPtr runs ahead of bpu s2 resp should we recover it 604 when (!isBefore(ifuPtr, bpu_s2_resp.ftq_idx)) { 605 ifuPtr_write := bpu_s2_resp.ftq_idx 606 ifuPtrPlus1_write := bpu_s2_resp.ftq_idx + 1.U 607 ifuPtrPlus2_write := bpu_s2_resp.ftq_idx + 2.U 608 } 609 } 610 611 io.toIfu.flushFromBpu.s3.valid := bpu_s3_redirect 612 io.toIfu.flushFromBpu.s3.bits := bpu_s3_resp.ftq_idx 613 when (bpu_s3_resp.valid && bpu_s3_resp.hasRedirect) { 614 bpuPtr := bpu_s3_resp.ftq_idx + 1.U 615 // only when ifuPtr runs ahead of bpu s2 resp should we recover it 616 when (!isBefore(ifuPtr, bpu_s3_resp.ftq_idx)) { 617 ifuPtr_write := bpu_s3_resp.ftq_idx 618 ifuPtrPlus1_write := bpu_s3_resp.ftq_idx + 1.U 619 ifuPtrPlus2_write := bpu_s3_resp.ftq_idx + 2.U 620 } 621 } 622 623 XSError(isBefore(bpuPtr, ifuPtr) && !isFull(bpuPtr, ifuPtr), "\nifuPtr is before bpuPtr!\n") 624 625 // **************************************************************** 626 // **************************** to ifu **************************** 627 // **************************************************************** 628 // 0 for ifu, and 1-4 for ICache 629 val bpu_in_bypass_buf = VecInit(Seq.fill(5)(RegEnable(ftq_pc_mem.io.wdata, enable=bpu_in_fire))) 630 val bpu_in_bypass_ptr = RegNext(bpu_in_resp_ptr) 631 val last_cycle_to_ifu_fire = RegNext(io.toIfu.req.fire) 632 633 // read pc and target 634 ftq_pc_mem.io.ifuPtr_w := ifuPtr_write 635 ftq_pc_mem.io.ifuPtrPlus1_w := ifuPtrPlus1_write 636 ftq_pc_mem.io.ifuPtrPlus2_w := ifuPtrPlus2_write 637 ftq_pc_mem.io.commPtr_w := commPtr_write 638 ftq_pc_mem.io.commPtrPlus1_w := commPtrPlus1_write 639 640 641 io.toIfu.req.bits.ftqIdx := ifuPtr 642 643 val toICachePcBundle = WireInit(ftq_pc_mem.io.ifuPtr_rdata) 644 val toIfuPcBundle = Wire(new Ftq_RF_Components) 645 val entry_is_to_send = WireInit(entry_fetch_status(ifuPtr.value) === f_to_send) 646 val entry_ftq_offset = WireInit(cfiIndex_vec(ifuPtr.value)) 647 val entry_next_addr = Wire(UInt(VAddrBits.W)) 648 649 when (last_cycle_bpu_in && bpu_in_bypass_ptr === ifuPtr) { 650 toIfuPcBundle := bpu_in_bypass_buf.head 651 entry_is_to_send := true.B 652 entry_next_addr := last_cycle_bpu_target 653 entry_ftq_offset := last_cycle_cfiIndex 654 }.elsewhen (last_cycle_to_ifu_fire) { 655 toIfuPcBundle := RegNext(ftq_pc_mem.io.ifuPtrPlus1_rdata) 656 toICachePcBundle := ftq_pc_mem.io.ifuPtrPlus1_rdata 657 entry_is_to_send := RegNext(entry_fetch_status(ifuPtrPlus1.value) === f_to_send) || 658 RegNext(last_cycle_bpu_in && bpu_in_bypass_ptr === (ifuPtrPlus1)) // reduce potential bubbles 659 entry_next_addr := Mux(last_cycle_bpu_in && bpu_in_bypass_ptr === (ifuPtrPlus2), 660 last_cycle_bpu_target, 661 Mux(isFull(ifuPtr, commPtr), 662 newest_entry_target, 663 ftq_pc_mem.io.ifuPtrPlus2_rdata.startAddr)) // ifuPtr+2 664 }.otherwise { 665 toIfuPcBundle := RegNext(ftq_pc_mem.io.ifuPtr_rdata) 666 //toICachePcBundle := ftq_pc_mem.io.ifuPtr_rdata 667 entry_is_to_send := RegNext(entry_fetch_status(ifuPtr.value) === f_to_send) 668 entry_next_addr := Mux(last_cycle_bpu_in && bpu_in_bypass_ptr === (ifuPtrPlus1), 669 last_cycle_bpu_target, 670 Mux(isFull(ifuPtr, commPtr), 671 newest_entry_target, 672 ftq_pc_mem.io.ifuPtrPlus1_rdata.startAddr)) // ifuPtr+1 673 } 674 675 io.toIfu.req.valid := entry_is_to_send && ifuPtr =/= bpuPtr 676 io.toIfu.req.bits.nextStartAddr := entry_next_addr 677 io.toIfu.req.bits.ftqOffset := entry_ftq_offset 678 io.toIfu.req.bits.fromFtqPcBundle(toIfuPcBundle) 679 680 io.toICache.req.valid := entry_is_to_send && ifuPtr =/= bpuPtr 681 io.toICache.req.bits.fromFtqPcBundle(toICachePcBundle) 682 io.toICache.req.bits.bypassSelect := last_cycle_bpu_in && bpu_in_bypass_ptr === ifuPtr 683 io.toICache.req.bits.bpuBypassWrite.zipWithIndex.map{case(bypassWrtie, i) => 684 bypassWrtie.startAddr := bpu_in_bypass_buf.tail(i).startAddr 685 bypassWrtie.nextlineStart := bpu_in_bypass_buf.tail(i).nextLineAddr 686 } 687 688 // when fall through is smaller in value than start address, there must be a false hit 689 when (toIfuPcBundle.fallThruError && entry_hit_status(ifuPtr.value) === h_hit) { 690 when (io.toIfu.req.fire && 691 !(bpu_s2_redirect && bpu_s2_resp.ftq_idx === ifuPtr) && 692 !(bpu_s3_redirect && bpu_s3_resp.ftq_idx === ifuPtr) 693 ) { 694 entry_hit_status(ifuPtr.value) := h_false_hit 695 // XSError(true.B, "FTB false hit by fallThroughError, startAddr: %x, fallTHru: %x\n", io.toIfu.req.bits.startAddr, io.toIfu.req.bits.nextStartAddr) 696 } 697 XSDebug(true.B, "fallThruError! start:%x, fallThru:%x\n", io.toIfu.req.bits.startAddr, io.toIfu.req.bits.nextStartAddr) 698 } 699 700 XSPerfAccumulate(f"fall_through_error_to_ifu", toIfuPcBundle.fallThruError && entry_hit_status(ifuPtr.value) === h_hit && 701 io.toIfu.req.fire && !(bpu_s2_redirect && bpu_s2_resp.ftq_idx === ifuPtr) && !(bpu_s3_redirect && bpu_s3_resp.ftq_idx === ifuPtr)) 702 703 val ifu_req_should_be_flushed = 704 io.toIfu.flushFromBpu.shouldFlushByStage2(io.toIfu.req.bits.ftqIdx) || 705 io.toIfu.flushFromBpu.shouldFlushByStage3(io.toIfu.req.bits.ftqIdx) 706 707 when (io.toIfu.req.fire && !ifu_req_should_be_flushed) { 708 entry_fetch_status(ifuPtr.value) := f_sent 709 } 710 711 // ********************************************************************* 712 // **************************** wb from ifu **************************** 713 // ********************************************************************* 714 val pdWb = io.fromIfu.pdWb 715 val pds = pdWb.bits.pd 716 val ifu_wb_valid = pdWb.valid 717 val ifu_wb_idx = pdWb.bits.ftqIdx.value 718 // read ports: commit update 719 val ftq_pd_mem = Module(new SyncDataModuleTemplate(new Ftq_pd_Entry, FtqSize, 1, 1)) 720 ftq_pd_mem.io.wen(0) := ifu_wb_valid 721 ftq_pd_mem.io.waddr(0) := pdWb.bits.ftqIdx.value 722 ftq_pd_mem.io.wdata(0).fromPdWb(pdWb.bits) 723 724 val hit_pd_valid = entry_hit_status(ifu_wb_idx) === h_hit && ifu_wb_valid 725 val hit_pd_mispred = hit_pd_valid && pdWb.bits.misOffset.valid 726 val hit_pd_mispred_reg = RegNext(hit_pd_mispred, init=false.B) 727 val pd_reg = RegEnable(pds, pdWb.valid) 728 val start_pc_reg = RegEnable(pdWb.bits.pc(0), pdWb.valid) 729 val wb_idx_reg = RegEnable(ifu_wb_idx, pdWb.valid) 730 731 when (ifu_wb_valid) { 732 val comm_stq_wen = VecInit(pds.map(_.valid).zip(pdWb.bits.instrRange).map{ 733 case (v, inRange) => v && inRange 734 }) 735 (commitStateQueue(ifu_wb_idx) zip comm_stq_wen).map{ 736 case (qe, v) => when (v) { qe := c_valid } 737 } 738 } 739 740 when (ifu_wb_valid) { 741 ifuWbPtr_write := ifuWbPtr + 1.U 742 } 743 744 ftb_entry_mem.io.raddr.head := ifu_wb_idx 745 val has_false_hit = WireInit(false.B) 746 when (RegNext(hit_pd_valid)) { 747 // check for false hit 748 val pred_ftb_entry = ftb_entry_mem.io.rdata.head 749 val brSlots = pred_ftb_entry.brSlots 750 val tailSlot = pred_ftb_entry.tailSlot 751 // we check cfis that bpu predicted 752 753 // bpu predicted branches but denied by predecode 754 val br_false_hit = 755 brSlots.map{ 756 s => s.valid && !(pd_reg(s.offset).valid && pd_reg(s.offset).isBr) 757 }.reduce(_||_) || 758 (tailSlot.valid && pred_ftb_entry.tailSlot.sharing && 759 !(pd_reg(tailSlot.offset).valid && pd_reg(tailSlot.offset).isBr)) 760 761 val jmpOffset = tailSlot.offset 762 val jmp_pd = pd_reg(jmpOffset) 763 val jal_false_hit = pred_ftb_entry.jmpValid && 764 ((pred_ftb_entry.isJal && !(jmp_pd.valid && jmp_pd.isJal)) || 765 (pred_ftb_entry.isJalr && !(jmp_pd.valid && jmp_pd.isJalr)) || 766 (pred_ftb_entry.isCall && !(jmp_pd.valid && jmp_pd.isCall)) || 767 (pred_ftb_entry.isRet && !(jmp_pd.valid && jmp_pd.isRet)) 768 ) 769 770 has_false_hit := br_false_hit || jal_false_hit || hit_pd_mispred_reg 771 XSDebug(has_false_hit, "FTB false hit by br or jal or hit_pd, startAddr: %x\n", pdWb.bits.pc(0)) 772 773 // assert(!has_false_hit) 774 } 775 776 when (has_false_hit) { 777 entry_hit_status(wb_idx_reg) := h_false_hit 778 } 779 780 781 // ********************************************************************** 782 // ***************************** to backend ***************************** 783 // ********************************************************************** 784 // to backend pc mem / target 785 io.toBackend.pc_mem_wen := RegNext(last_cycle_bpu_in) 786 io.toBackend.pc_mem_waddr := RegNext(last_cycle_bpu_in_idx) 787 io.toBackend.pc_mem_wdata := RegNext(bpu_in_bypass_buf.head) 788 io.toBackend.target := RegNext(last_cycle_bpu_target) 789 790 // ******************************************************************************* 791 // **************************** redirect from backend **************************** 792 // ******************************************************************************* 793 794 // redirect read cfiInfo, couples to redirectGen s2 795 ftq_redirect_sram.io.ren.init.last := backendRedirect.valid 796 ftq_redirect_sram.io.raddr.init.last := backendRedirect.bits.ftqIdx.value 797 798 ftb_entry_mem.io.raddr.init.last := backendRedirect.bits.ftqIdx.value 799 800 val stage3CfiInfo = ftq_redirect_sram.io.rdata.init.last 801 val fromBackendRedirect = WireInit(backendRedirectReg) 802 val backendRedirectCfi = fromBackendRedirect.bits.cfiUpdate 803 backendRedirectCfi.fromFtqRedirectSram(stage3CfiInfo) 804 805 val r_ftb_entry = ftb_entry_mem.io.rdata.init.last 806 val r_ftqOffset = fromBackendRedirect.bits.ftqOffset 807 808 when (entry_hit_status(fromBackendRedirect.bits.ftqIdx.value) === h_hit) { 809 backendRedirectCfi.shift := PopCount(r_ftb_entry.getBrMaskByOffset(r_ftqOffset)) +& 810 (backendRedirectCfi.pd.isBr && !r_ftb_entry.brIsSaved(r_ftqOffset) && 811 !r_ftb_entry.newBrCanNotInsert(r_ftqOffset)) 812 813 backendRedirectCfi.addIntoHist := backendRedirectCfi.pd.isBr && (r_ftb_entry.brIsSaved(r_ftqOffset) || 814 !r_ftb_entry.newBrCanNotInsert(r_ftqOffset)) 815 }.otherwise { 816 backendRedirectCfi.shift := (backendRedirectCfi.pd.isBr && backendRedirectCfi.taken).asUInt 817 backendRedirectCfi.addIntoHist := backendRedirectCfi.pd.isBr.asUInt 818 } 819 820 821 // *************************************************************************** 822 // **************************** redirect from ifu **************************** 823 // *************************************************************************** 824 val fromIfuRedirect = WireInit(0.U.asTypeOf(Valid(new Redirect))) 825 fromIfuRedirect.valid := pdWb.valid && pdWb.bits.misOffset.valid && !backendFlush 826 fromIfuRedirect.bits.ftqIdx := pdWb.bits.ftqIdx 827 fromIfuRedirect.bits.ftqOffset := pdWb.bits.misOffset.bits 828 fromIfuRedirect.bits.level := RedirectLevel.flushAfter 829 830 val ifuRedirectCfiUpdate = fromIfuRedirect.bits.cfiUpdate 831 ifuRedirectCfiUpdate.pc := pdWb.bits.pc(pdWb.bits.misOffset.bits) 832 ifuRedirectCfiUpdate.pd := pdWb.bits.pd(pdWb.bits.misOffset.bits) 833 ifuRedirectCfiUpdate.predTaken := cfiIndex_vec(pdWb.bits.ftqIdx.value).valid 834 ifuRedirectCfiUpdate.target := pdWb.bits.target 835 ifuRedirectCfiUpdate.taken := pdWb.bits.cfiOffset.valid 836 ifuRedirectCfiUpdate.isMisPred := pdWb.bits.misOffset.valid 837 838 val ifuRedirectReg = RegNext(fromIfuRedirect, init=0.U.asTypeOf(Valid(new Redirect))) 839 val ifuRedirectToBpu = WireInit(ifuRedirectReg) 840 ifuFlush := fromIfuRedirect.valid || ifuRedirectToBpu.valid 841 842 ftq_redirect_sram.io.ren.head := fromIfuRedirect.valid 843 ftq_redirect_sram.io.raddr.head := fromIfuRedirect.bits.ftqIdx.value 844 845 ftb_entry_mem.io.raddr.head := fromIfuRedirect.bits.ftqIdx.value 846 847 val toBpuCfi = ifuRedirectToBpu.bits.cfiUpdate 848 toBpuCfi.fromFtqRedirectSram(ftq_redirect_sram.io.rdata.head) 849 when (ifuRedirectReg.bits.cfiUpdate.pd.isRet) { 850 toBpuCfi.target := toBpuCfi.rasEntry.retAddr 851 } 852 853 // ********************************************************************* 854 // **************************** wb from exu **************************** 855 // ********************************************************************* 856 857 backendRedirect := io.fromBackend.redirect 858 859 def extractRedirectInfo(wb: Valid[Redirect]) = { 860 val ftqPtr = wb.bits.ftqIdx 861 val ftqOffset = wb.bits.ftqOffset 862 val taken = wb.bits.cfiUpdate.taken 863 val mispred = wb.bits.cfiUpdate.isMisPred 864 (wb.valid, ftqPtr, ftqOffset, taken, mispred) 865 } 866 867 // fix mispredict entry 868 val lastIsMispredict = RegNext( 869 backendRedirect.valid && backendRedirect.bits.level === RedirectLevel.flushAfter, init = false.B 870 ) 871 872 def updateCfiInfo(redirect: Valid[Redirect], isBackend: Boolean = true) = { 873 val (r_valid, r_ptr, r_offset, r_taken, r_mispred) = extractRedirectInfo(redirect) 874 val r_idx = r_ptr.value 875 val cfiIndex_bits_wen = r_valid && r_taken && r_offset < cfiIndex_vec(r_idx).bits 876 val cfiIndex_valid_wen = r_valid && r_offset === cfiIndex_vec(r_idx).bits 877 when (cfiIndex_bits_wen || cfiIndex_valid_wen) { 878 cfiIndex_vec(r_idx).valid := cfiIndex_bits_wen || cfiIndex_valid_wen && r_taken 879 } 880 when (cfiIndex_bits_wen) { 881 cfiIndex_vec(r_idx).bits := r_offset 882 } 883 when (newest_entry_ptr === r_ptr && isFull(newest_entry_ptr, commPtr)){ 884 newest_entry_target := redirect.bits.cfiUpdate.target 885 } 886 if (isBackend) { 887 mispredict_vec(r_idx)(r_offset) := r_mispred 888 } 889 } 890 891 // write to backend target vec 892 io.toBackend.pd_redirect_waddr.valid := RegNext(fromIfuRedirect.valid) 893 io.toBackend.pd_redirect_waddr.bits := RegNext(fromIfuRedirect.bits.ftqIdx.value) 894 io.toBackend.pd_redirect_target := RegNext(fromIfuRedirect.bits.cfiUpdate.target) 895 896 // write to backend target vec 897 io.toBackend.pd_redirect_waddr.valid := RegNext(fromIfuRedirect.valid) 898 io.toBackend.pd_redirect_waddr.bits := RegNext(fromIfuRedirect.bits.ftqIdx.value) 899 io.toBackend.pd_redirect_target := RegNext(fromIfuRedirect.bits.cfiUpdate.target) 900 901 io.toBackend.pd_redirect_waddr.valid := false.B 902 io.toBackend.pd_redirect_waddr.bits := ifuRedirectToBpu.bits.ftqIdx.value 903 io.toBackend.pd_redirect_target := ifuRedirectToBpu.bits.cfiUpdate.target 904 905 when(backendRedirectReg.valid && lastIsMispredict) { 906 updateCfiInfo(backendRedirectReg) 907 }.elsewhen (ifuRedirectToBpu.valid) { 908 updateCfiInfo(ifuRedirectToBpu, isBackend=false) 909 } 910 911 // *********************************************************************************** 912 // **************************** flush ptr and state queue **************************** 913 // *********************************************************************************** 914 915 val redirectVec = VecInit(backendRedirect, fromIfuRedirect) 916 917 // when redirect, we should reset ptrs and status queues 918 when(redirectVec.map(r => r.valid).reduce(_||_)){ 919 val r = PriorityMux(redirectVec.map(r => (r.valid -> r.bits))) 920 val notIfu = redirectVec.dropRight(1).map(r => r.valid).reduce(_||_) 921 val (idx, offset, flushItSelf) = (r.ftqIdx, r.ftqOffset, RedirectLevel.flushItself(r.level)) 922 val next = idx + 1.U 923 bpuPtr := next 924 ifuPtr_write := next 925 ifuWbPtr_write := next 926 ifuPtrPlus1_write := idx + 2.U 927 ifuPtrPlus2_write := idx + 3.U 928 when (notIfu) { 929 commitStateQueue(idx.value).zipWithIndex.foreach({ case (s, i) => 930 when(i.U > offset || i.U === offset && flushItSelf){ 931 s := c_invalid 932 } 933 }) 934 } 935 } 936 937 // only the valid bit is actually needed 938 io.toIfu.redirect.bits := backendRedirect.bits 939 io.toIfu.redirect.valid := stage2Flush 940 941 // commit 942 for (c <- io.fromBackend.rob_commits) { 943 when(c.valid) { 944 commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset) := c_commited 945 // TODO: remove this 946 // For instruction fusions, we also update the next instruction 947 when (c.bits.commitType === 4.U) { 948 commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset + 1.U) := c_commited 949 }.elsewhen(c.bits.commitType === 5.U) { 950 commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset + 2.U) := c_commited 951 }.elsewhen(c.bits.commitType === 6.U) { 952 val index = (c.bits.ftqIdx + 1.U).value 953 commitStateQueue(index)(0) := c_commited 954 }.elsewhen(c.bits.commitType === 7.U) { 955 val index = (c.bits.ftqIdx + 1.U).value 956 commitStateQueue(index)(1) := c_commited 957 } 958 } 959 } 960 961 // **************************************************************** 962 // **************************** to bpu **************************** 963 // **************************************************************** 964 965 io.toBpu.redirect <> Mux(fromBackendRedirect.valid, fromBackendRedirect, ifuRedirectToBpu) 966 967 val may_have_stall_from_bpu = Wire(Bool()) 968 val bpu_ftb_update_stall = RegInit(0.U(2.W)) // 2-cycle stall, so we need 3 states 969 may_have_stall_from_bpu := bpu_ftb_update_stall =/= 0.U 970 val canCommit = commPtr =/= ifuWbPtr && !may_have_stall_from_bpu && 971 Cat(commitStateQueue(commPtr.value).map(s => { 972 s === c_invalid || s === c_commited 973 })).andR() 974 975 // commit reads 976 val commit_pc_bundle = RegNext(ftq_pc_mem.io.commPtr_rdata) 977 val commit_target = RegNext(ftq_pc_mem.io.commPtrPlus1_rdata) 978 ftq_pd_mem.io.raddr.last := commPtr.value 979 val commit_pd = ftq_pd_mem.io.rdata.last 980 ftq_redirect_sram.io.ren.last := canCommit 981 ftq_redirect_sram.io.raddr.last := commPtr.value 982 val commit_spec_meta = ftq_redirect_sram.io.rdata.last 983 ftq_meta_1r_sram.io.ren(0) := canCommit 984 ftq_meta_1r_sram.io.raddr(0) := commPtr.value 985 val commit_meta = ftq_meta_1r_sram.io.rdata(0) 986 ftb_entry_mem.io.raddr.last := commPtr.value 987 val commit_ftb_entry = ftb_entry_mem.io.rdata.last 988 989 // need one cycle to read mem and srams 990 val do_commit_ptr = RegNext(commPtr) 991 val do_commit = RegNext(canCommit, init=false.B) 992 when (canCommit) { 993 commPtr_write := commPtrPlus1 994 commPtrPlus1_write := commPtrPlus1 + 1.U 995 } 996 val commit_state = RegNext(commitStateQueue(commPtr.value)) 997 val can_commit_cfi = WireInit(cfiIndex_vec(commPtr.value)) 998 when (commitStateQueue(commPtr.value)(can_commit_cfi.bits) =/= c_commited) { 999 can_commit_cfi.valid := false.B 1000 } 1001 val commit_cfi = RegNext(can_commit_cfi) 1002 1003 val commit_mispredict = VecInit((RegNext(mispredict_vec(commPtr.value)) zip commit_state).map { 1004 case (mis, state) => mis && state === c_commited 1005 }) 1006 val can_commit_hit = entry_hit_status(commPtr.value) 1007 val commit_hit = RegNext(can_commit_hit) 1008 val commit_stage = RegNext(pred_stage(commPtr.value)) 1009 val commit_valid = commit_hit === h_hit || commit_cfi.valid // hit or taken 1010 1011 val to_bpu_hit = can_commit_hit === h_hit || can_commit_hit === h_false_hit 1012 switch (bpu_ftb_update_stall) { 1013 is (0.U) { 1014 when (can_commit_cfi.valid && !to_bpu_hit && canCommit) { 1015 bpu_ftb_update_stall := 2.U // 2-cycle stall 1016 } 1017 } 1018 is (2.U) { 1019 bpu_ftb_update_stall := 1.U 1020 } 1021 is (1.U) { 1022 bpu_ftb_update_stall := 0.U 1023 } 1024 is (3.U) { 1025 XSError(true.B, "bpu_ftb_update_stall should be 0, 1 or 2") 1026 } 1027 } 1028 1029 io.toBpu.update := DontCare 1030 io.toBpu.update.valid := commit_valid && do_commit 1031 val update = io.toBpu.update.bits 1032 update.false_hit := commit_hit === h_false_hit 1033 update.pc := commit_pc_bundle.startAddr 1034 update.meta := commit_meta.meta 1035 update.full_target := commit_target 1036 update.from_stage := commit_stage 1037 update.fromFtqRedirectSram(commit_spec_meta) 1038 1039 val commit_real_hit = commit_hit === h_hit 1040 val update_ftb_entry = update.ftb_entry 1041 1042 val ftbEntryGen = Module(new FTBEntryGen).io 1043 ftbEntryGen.start_addr := commit_pc_bundle.startAddr 1044 ftbEntryGen.old_entry := commit_ftb_entry 1045 ftbEntryGen.pd := commit_pd 1046 ftbEntryGen.cfiIndex := commit_cfi 1047 ftbEntryGen.target := commit_target 1048 ftbEntryGen.hit := commit_real_hit 1049 ftbEntryGen.mispredict_vec := commit_mispredict 1050 1051 update_ftb_entry := ftbEntryGen.new_entry 1052 update.new_br_insert_pos := ftbEntryGen.new_br_insert_pos 1053 update.mispred_mask := ftbEntryGen.mispred_mask 1054 update.old_entry := ftbEntryGen.is_old_entry 1055 update.pred_hit := commit_hit === h_hit || commit_hit === h_false_hit 1056 1057 update.is_minimal := false.B 1058 update.full_pred.fromFtbEntry(ftbEntryGen.new_entry, update.pc) 1059 update.full_pred.br_taken_mask := ftbEntryGen.taken_mask 1060 update.full_pred.jalr_target := commit_target 1061 update.full_pred.hit := true.B 1062 when (update.full_pred.is_jalr) { 1063 update.full_pred.targets.last := commit_target 1064 } 1065 1066 // **************************************************************** 1067 // *********************** to prefetch **************************** 1068 // **************************************************************** 1069 1070 if(cacheParams.hasPrefetch){ 1071 val prefetchPtr = RegInit(FtqPtr(false.B, 0.U)) 1072 prefetchPtr := prefetchPtr + io.toPrefetch.req.fire() 1073 1074 when (bpu_s2_resp.valid && bpu_s2_resp.hasRedirect && !isBefore(prefetchPtr, bpu_s2_resp.ftq_idx)) { 1075 prefetchPtr := bpu_s2_resp.ftq_idx 1076 } 1077 1078 when (bpu_s3_resp.valid && bpu_s3_resp.hasRedirect && !isBefore(prefetchPtr, bpu_s3_resp.ftq_idx)) { 1079 prefetchPtr := bpu_s3_resp.ftq_idx 1080 // XSError(true.B, "\ns3_redirect mechanism not implemented!\n") 1081 } 1082 1083 1084 val prefetch_is_to_send = WireInit(entry_fetch_status(prefetchPtr.value) === f_to_send) 1085 val prefetch_addr = WireInit(update_target(prefetchPtr.value)) 1086 1087 when (last_cycle_bpu_in && bpu_in_bypass_ptr === prefetchPtr) { 1088 prefetch_is_to_send := true.B 1089 prefetch_addr := last_cycle_bpu_target 1090 } 1091 io.toPrefetch.req.valid := prefetchPtr =/= bpuPtr && prefetch_is_to_send 1092 io.toPrefetch.req.bits.target := prefetch_addr 1093 1094 when(redirectVec.map(r => r.valid).reduce(_||_)){ 1095 val r = PriorityMux(redirectVec.map(r => (r.valid -> r.bits))) 1096 val next = r.ftqIdx + 1.U 1097 prefetchPtr := next 1098 } 1099 1100 XSError(isBefore(bpuPtr, prefetchPtr) && !isFull(bpuPtr, prefetchPtr), "\nprefetchPtr is before bpuPtr!\n") 1101 XSError(isBefore(prefetchPtr, ifuPtr) && !isFull(ifuPtr, prefetchPtr), "\nifuPtr is before prefetchPtr!\n") 1102 } 1103 else { 1104 io.toPrefetch.req <> DontCare 1105 } 1106 1107 // ****************************************************************************** 1108 // **************************** commit perf counters **************************** 1109 // ****************************************************************************** 1110 1111 val commit_inst_mask = VecInit(commit_state.map(c => c === c_commited && do_commit)).asUInt 1112 val commit_mispred_mask = commit_mispredict.asUInt 1113 val commit_not_mispred_mask = ~commit_mispred_mask 1114 1115 val commit_br_mask = commit_pd.brMask.asUInt 1116 val commit_jmp_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.jmpInfo.valid.asTypeOf(UInt(1.W))) 1117 val commit_cfi_mask = (commit_br_mask | commit_jmp_mask) 1118 1119 val mbpInstrs = commit_inst_mask & commit_cfi_mask 1120 1121 val mbpRights = mbpInstrs & commit_not_mispred_mask 1122 val mbpWrongs = mbpInstrs & commit_mispred_mask 1123 1124 io.bpuInfo.bpRight := PopCount(mbpRights) 1125 io.bpuInfo.bpWrong := PopCount(mbpWrongs) 1126 1127 // Cfi Info 1128 for (i <- 0 until PredictWidth) { 1129 val pc = commit_pc_bundle.startAddr + (i * instBytes).U 1130 val v = commit_state(i) === c_commited 1131 val isBr = commit_pd.brMask(i) 1132 val isJmp = commit_pd.jmpInfo.valid && commit_pd.jmpOffset === i.U 1133 val isCfi = isBr || isJmp 1134 val isTaken = commit_cfi.valid && commit_cfi.bits === i.U 1135 val misPred = commit_mispredict(i) 1136 // val ghist = commit_spec_meta.ghist.predHist 1137 val histPtr = commit_spec_meta.histPtr 1138 val predCycle = commit_meta.meta(63, 0) 1139 val target = commit_target 1140 1141 val brIdx = OHToUInt(Reverse(Cat(update_ftb_entry.brValids.zip(update_ftb_entry.brOffset).map{case(v, offset) => v && offset === i.U}))) 1142 val inFtbEntry = update_ftb_entry.brValids.zip(update_ftb_entry.brOffset).map{case(v, offset) => v && offset === i.U}.reduce(_||_) 1143 val addIntoHist = ((commit_hit === h_hit) && inFtbEntry) || ((!(commit_hit === h_hit) && i.U === commit_cfi.bits && isBr && commit_cfi.valid)) 1144 XSDebug(v && do_commit && isCfi, p"cfi_update: isBr(${isBr}) pc(${Hexadecimal(pc)}) " + 1145 p"taken(${isTaken}) mispred(${misPred}) cycle($predCycle) hist(${histPtr.value}) " + 1146 p"startAddr(${Hexadecimal(commit_pc_bundle.startAddr)}) AddIntoHist(${addIntoHist}) " + 1147 p"brInEntry(${inFtbEntry}) brIdx(${brIdx}) target(${Hexadecimal(target)})\n") 1148 } 1149 1150 val enq = io.fromBpu.resp 1151 val perf_redirect = backendRedirect 1152 1153 XSPerfAccumulate("entry", validEntries) 1154 XSPerfAccumulate("bpu_to_ftq_stall", enq.valid && !enq.ready) 1155 XSPerfAccumulate("mispredictRedirect", perf_redirect.valid && RedirectLevel.flushAfter === perf_redirect.bits.level) 1156 XSPerfAccumulate("replayRedirect", perf_redirect.valid && RedirectLevel.flushItself(perf_redirect.bits.level)) 1157 XSPerfAccumulate("predecodeRedirect", fromIfuRedirect.valid) 1158 1159 XSPerfAccumulate("to_ifu_bubble", io.toIfu.req.ready && !io.toIfu.req.valid) 1160 1161 XSPerfAccumulate("to_ifu_stall", io.toIfu.req.valid && !io.toIfu.req.ready) 1162 XSPerfAccumulate("from_bpu_real_bubble", !enq.valid && enq.ready && allowBpuIn) 1163 XSPerfAccumulate("bpu_to_ifu_bubble", bpuPtr === ifuPtr) 1164 1165 val from_bpu = io.fromBpu.resp.bits 1166 def in_entry_len_map_gen(resp: BranchPredictionBundle)(stage: String) = { 1167 assert(!resp.is_minimal) 1168 val entry_len = (resp.ftb_entry.getFallThrough(resp.pc) - resp.pc) >> instOffsetBits 1169 val entry_len_recording_vec = (1 to PredictWidth+1).map(i => entry_len === i.U) 1170 val entry_len_map = (1 to PredictWidth+1).map(i => 1171 f"${stage}_ftb_entry_len_$i" -> (entry_len_recording_vec(i-1) && resp.valid) 1172 ).foldLeft(Map[String, UInt]())(_+_) 1173 entry_len_map 1174 } 1175 val s2_entry_len_map = in_entry_len_map_gen(from_bpu.s2)("s2") 1176 val s3_entry_len_map = in_entry_len_map_gen(from_bpu.s3)("s3") 1177 1178 val to_ifu = io.toIfu.req.bits 1179 1180 1181 1182 val commit_num_inst_recording_vec = (1 to PredictWidth).map(i => PopCount(commit_inst_mask) === i.U) 1183 val commit_num_inst_map = (1 to PredictWidth).map(i => 1184 f"commit_num_inst_$i" -> (commit_num_inst_recording_vec(i-1) && do_commit) 1185 ).foldLeft(Map[String, UInt]())(_+_) 1186 1187 1188 1189 val commit_jal_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasJal.asTypeOf(UInt(1.W))) 1190 val commit_jalr_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasJalr.asTypeOf(UInt(1.W))) 1191 val commit_call_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasCall.asTypeOf(UInt(1.W))) 1192 val commit_ret_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasRet.asTypeOf(UInt(1.W))) 1193 1194 1195 val mbpBRights = mbpRights & commit_br_mask 1196 val mbpJRights = mbpRights & commit_jal_mask 1197 val mbpIRights = mbpRights & commit_jalr_mask 1198 val mbpCRights = mbpRights & commit_call_mask 1199 val mbpRRights = mbpRights & commit_ret_mask 1200 1201 val mbpBWrongs = mbpWrongs & commit_br_mask 1202 val mbpJWrongs = mbpWrongs & commit_jal_mask 1203 val mbpIWrongs = mbpWrongs & commit_jalr_mask 1204 val mbpCWrongs = mbpWrongs & commit_call_mask 1205 val mbpRWrongs = mbpWrongs & commit_ret_mask 1206 1207 val commit_pred_stage = RegNext(pred_stage(commPtr.value)) 1208 1209 def pred_stage_map(src: UInt, name: String) = { 1210 (0 until numBpStages).map(i => 1211 f"${name}_stage_${i+1}" -> PopCount(src.asBools.map(_ && commit_pred_stage === BP_STAGES(i))) 1212 ).foldLeft(Map[String, UInt]())(_+_) 1213 } 1214 1215 val mispred_stage_map = pred_stage_map(mbpWrongs, "mispredict") 1216 val br_mispred_stage_map = pred_stage_map(mbpBWrongs, "br_mispredict") 1217 val jalr_mispred_stage_map = pred_stage_map(mbpIWrongs, "jalr_mispredict") 1218 val correct_stage_map = pred_stage_map(mbpRights, "correct") 1219 val br_correct_stage_map = pred_stage_map(mbpBRights, "br_correct") 1220 val jalr_correct_stage_map = pred_stage_map(mbpIRights, "jalr_correct") 1221 1222 val update_valid = io.toBpu.update.valid 1223 def u(cond: Bool) = update_valid && cond 1224 val ftb_false_hit = u(update.false_hit) 1225 // assert(!ftb_false_hit) 1226 val ftb_hit = u(commit_hit === h_hit) 1227 1228 val ftb_new_entry = u(ftbEntryGen.is_init_entry) 1229 val ftb_new_entry_only_br = ftb_new_entry && !update_ftb_entry.jmpValid 1230 val ftb_new_entry_only_jmp = ftb_new_entry && !update_ftb_entry.brValids(0) 1231 val ftb_new_entry_has_br_and_jmp = ftb_new_entry && update_ftb_entry.brValids(0) && update_ftb_entry.jmpValid 1232 1233 val ftb_old_entry = u(ftbEntryGen.is_old_entry) 1234 1235 val ftb_modified_entry = u(ftbEntryGen.is_new_br || ftbEntryGen.is_jalr_target_modified || ftbEntryGen.is_always_taken_modified) 1236 val ftb_modified_entry_new_br = u(ftbEntryGen.is_new_br) 1237 val ftb_modified_entry_jalr_target_modified = u(ftbEntryGen.is_jalr_target_modified) 1238 val ftb_modified_entry_br_full = ftb_modified_entry && ftbEntryGen.is_br_full 1239 val ftb_modified_entry_always_taken = ftb_modified_entry && ftbEntryGen.is_always_taken_modified 1240 1241 val ftb_entry_len = (ftbEntryGen.new_entry.getFallThrough(update.pc) - update.pc) >> instOffsetBits 1242 val ftb_entry_len_recording_vec = (1 to PredictWidth+1).map(i => ftb_entry_len === i.U) 1243 val ftb_init_entry_len_map = (1 to PredictWidth+1).map(i => 1244 f"ftb_init_entry_len_$i" -> (ftb_entry_len_recording_vec(i-1) && ftb_new_entry) 1245 ).foldLeft(Map[String, UInt]())(_+_) 1246 val ftb_modified_entry_len_map = (1 to PredictWidth+1).map(i => 1247 f"ftb_modified_entry_len_$i" -> (ftb_entry_len_recording_vec(i-1) && ftb_modified_entry) 1248 ).foldLeft(Map[String, UInt]())(_+_) 1249 1250 val ftq_occupancy_map = (0 to FtqSize).map(i => 1251 f"ftq_has_entry_$i" ->( validEntries === i.U) 1252 ).foldLeft(Map[String, UInt]())(_+_) 1253 1254 val perfCountsMap = Map( 1255 "BpInstr" -> PopCount(mbpInstrs), 1256 "BpBInstr" -> PopCount(mbpBRights | mbpBWrongs), 1257 "BpRight" -> PopCount(mbpRights), 1258 "BpWrong" -> PopCount(mbpWrongs), 1259 "BpBRight" -> PopCount(mbpBRights), 1260 "BpBWrong" -> PopCount(mbpBWrongs), 1261 "BpJRight" -> PopCount(mbpJRights), 1262 "BpJWrong" -> PopCount(mbpJWrongs), 1263 "BpIRight" -> PopCount(mbpIRights), 1264 "BpIWrong" -> PopCount(mbpIWrongs), 1265 "BpCRight" -> PopCount(mbpCRights), 1266 "BpCWrong" -> PopCount(mbpCWrongs), 1267 "BpRRight" -> PopCount(mbpRRights), 1268 "BpRWrong" -> PopCount(mbpRWrongs), 1269 1270 "ftb_false_hit" -> PopCount(ftb_false_hit), 1271 "ftb_hit" -> PopCount(ftb_hit), 1272 "ftb_new_entry" -> PopCount(ftb_new_entry), 1273 "ftb_new_entry_only_br" -> PopCount(ftb_new_entry_only_br), 1274 "ftb_new_entry_only_jmp" -> PopCount(ftb_new_entry_only_jmp), 1275 "ftb_new_entry_has_br_and_jmp" -> PopCount(ftb_new_entry_has_br_and_jmp), 1276 "ftb_old_entry" -> PopCount(ftb_old_entry), 1277 "ftb_modified_entry" -> PopCount(ftb_modified_entry), 1278 "ftb_modified_entry_new_br" -> PopCount(ftb_modified_entry_new_br), 1279 "ftb_jalr_target_modified" -> PopCount(ftb_modified_entry_jalr_target_modified), 1280 "ftb_modified_entry_br_full" -> PopCount(ftb_modified_entry_br_full), 1281 "ftb_modified_entry_always_taken" -> PopCount(ftb_modified_entry_always_taken) 1282 ) ++ ftb_init_entry_len_map ++ ftb_modified_entry_len_map ++ s2_entry_len_map ++ 1283 s3_entry_len_map ++ commit_num_inst_map ++ ftq_occupancy_map ++ 1284 mispred_stage_map ++ br_mispred_stage_map ++ jalr_mispred_stage_map ++ 1285 correct_stage_map ++ br_correct_stage_map ++ jalr_correct_stage_map 1286 1287 for((key, value) <- perfCountsMap) { 1288 XSPerfAccumulate(key, value) 1289 } 1290 1291 // --------------------------- Debug -------------------------------- 1292 // XSDebug(enq_fire, p"enq! " + io.fromBpu.resp.bits.toPrintable) 1293 XSDebug(io.toIfu.req.fire, p"fire to ifu " + io.toIfu.req.bits.toPrintable) 1294 XSDebug(do_commit, p"deq! [ptr] $do_commit_ptr\n") 1295 XSDebug(true.B, p"[bpuPtr] $bpuPtr, [ifuPtr] $ifuPtr, [ifuWbPtr] $ifuWbPtr [commPtr] $commPtr\n") 1296 XSDebug(true.B, p"[in] v:${io.fromBpu.resp.valid} r:${io.fromBpu.resp.ready} " + 1297 p"[out] v:${io.toIfu.req.valid} r:${io.toIfu.req.ready}\n") 1298 XSDebug(do_commit, p"[deq info] cfiIndex: $commit_cfi, $commit_pc_bundle, target: ${Hexadecimal(commit_target)}\n") 1299 1300 // def ubtbCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 1301 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 1302 // case (((valid, pd), ans), taken) => 1303 // Mux(valid && pd.isBr, 1304 // isWrong ^ Mux(ans.hit.asBool, 1305 // Mux(ans.taken.asBool, taken && ans.target === commitEntry.target, 1306 // !taken), 1307 // !taken), 1308 // false.B) 1309 // } 1310 // } 1311 1312 // def btbCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 1313 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 1314 // case (((valid, pd), ans), taken) => 1315 // Mux(valid && pd.isBr, 1316 // isWrong ^ Mux(ans.hit.asBool, 1317 // Mux(ans.taken.asBool, taken && ans.target === commitEntry.target, 1318 // !taken), 1319 // !taken), 1320 // false.B) 1321 // } 1322 // } 1323 1324 // def tageCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 1325 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 1326 // case (((valid, pd), ans), taken) => 1327 // Mux(valid && pd.isBr, 1328 // isWrong ^ (ans.taken.asBool === taken), 1329 // false.B) 1330 // } 1331 // } 1332 1333 // def loopCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 1334 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 1335 // case (((valid, pd), ans), taken) => 1336 // Mux(valid && (pd.isBr) && ans.hit.asBool, 1337 // isWrong ^ (!taken), 1338 // false.B) 1339 // } 1340 // } 1341 1342 // def rasCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 1343 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 1344 // case (((valid, pd), ans), taken) => 1345 // Mux(valid && pd.isRet.asBool /*&& taken*/ && ans.hit.asBool, 1346 // isWrong ^ (ans.target === commitEntry.target), 1347 // false.B) 1348 // } 1349 // } 1350 1351 // val ubtbRights = ubtbCheck(commitEntry, commitEntry.metas.map(_.ubtbAns), false.B) 1352 // val ubtbWrongs = ubtbCheck(commitEntry, commitEntry.metas.map(_.ubtbAns), true.B) 1353 // // btb and ubtb pred jal and jalr as well 1354 // val btbRights = btbCheck(commitEntry, commitEntry.metas.map(_.btbAns), false.B) 1355 // val btbWrongs = btbCheck(commitEntry, commitEntry.metas.map(_.btbAns), true.B) 1356 // val tageRights = tageCheck(commitEntry, commitEntry.metas.map(_.tageAns), false.B) 1357 // val tageWrongs = tageCheck(commitEntry, commitEntry.metas.map(_.tageAns), true.B) 1358 1359 // val loopRights = loopCheck(commitEntry, commitEntry.metas.map(_.loopAns), false.B) 1360 // val loopWrongs = loopCheck(commitEntry, commitEntry.metas.map(_.loopAns), true.B) 1361 1362 // val rasRights = rasCheck(commitEntry, commitEntry.metas.map(_.rasAns), false.B) 1363 // val rasWrongs = rasCheck(commitEntry, commitEntry.metas.map(_.rasAns), true.B) 1364 1365 val perfEvents = Seq( 1366 ("bpu_s2_redirect ", bpu_s2_redirect ), 1367 ("bpu_s3_redirect ", bpu_s3_redirect ), 1368 ("bpu_to_ftq_stall ", enq.valid && ~enq.ready ), 1369 ("mispredictRedirect ", perf_redirect.valid && RedirectLevel.flushAfter === perf_redirect.bits.level), 1370 ("replayRedirect ", perf_redirect.valid && RedirectLevel.flushItself(perf_redirect.bits.level) ), 1371 ("predecodeRedirect ", fromIfuRedirect.valid ), 1372 ("to_ifu_bubble ", io.toIfu.req.ready && !io.toIfu.req.valid ), 1373 ("from_bpu_real_bubble ", !enq.valid && enq.ready && allowBpuIn ), 1374 ("BpInstr ", PopCount(mbpInstrs) ), 1375 ("BpBInstr ", PopCount(mbpBRights | mbpBWrongs) ), 1376 ("BpRight ", PopCount(mbpRights) ), 1377 ("BpWrong ", PopCount(mbpWrongs) ), 1378 ("BpBRight ", PopCount(mbpBRights) ), 1379 ("BpBWrong ", PopCount(mbpBWrongs) ), 1380 ("BpJRight ", PopCount(mbpJRights) ), 1381 ("BpJWrong ", PopCount(mbpJWrongs) ), 1382 ("BpIRight ", PopCount(mbpIRights) ), 1383 ("BpIWrong ", PopCount(mbpIWrongs) ), 1384 ("BpCRight ", PopCount(mbpCRights) ), 1385 ("BpCWrong ", PopCount(mbpCWrongs) ), 1386 ("BpRRight ", PopCount(mbpRRights) ), 1387 ("BpRWrong ", PopCount(mbpRWrongs) ), 1388 ("ftb_false_hit ", PopCount(ftb_false_hit) ), 1389 ("ftb_hit ", PopCount(ftb_hit) ), 1390 ) 1391 generatePerfEvent() 1392}