1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.frontend 18 19import chipsalliance.rocketchip.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import utils._ 23import xiangshan._ 24import xiangshan.frontend.icache._ 25import xiangshan.backend.CtrlToFtqIO 26import xiangshan.backend.decode.ImmUnion 27 28class FtqPtr(implicit p: Parameters) extends CircularQueuePtr[FtqPtr]( 29 p => p(XSCoreParamsKey).FtqSize 30){ 31} 32 33object FtqPtr { 34 def apply(f: Bool, v: UInt)(implicit p: Parameters): FtqPtr = { 35 val ptr = Wire(new FtqPtr) 36 ptr.flag := f 37 ptr.value := v 38 ptr 39 } 40 def inverse(ptr: FtqPtr)(implicit p: Parameters): FtqPtr = { 41 apply(!ptr.flag, ptr.value) 42 } 43} 44 45class FtqNRSRAM[T <: Data](gen: T, numRead: Int)(implicit p: Parameters) extends XSModule { 46 47 val io = IO(new Bundle() { 48 val raddr = Input(Vec(numRead, UInt(log2Up(FtqSize).W))) 49 val ren = Input(Vec(numRead, Bool())) 50 val rdata = Output(Vec(numRead, gen)) 51 val waddr = Input(UInt(log2Up(FtqSize).W)) 52 val wen = Input(Bool()) 53 val wdata = Input(gen) 54 }) 55 56 for(i <- 0 until numRead){ 57 val sram = Module(new SRAMTemplate(gen, FtqSize)) 58 sram.io.r.req.valid := io.ren(i) 59 sram.io.r.req.bits.setIdx := io.raddr(i) 60 io.rdata(i) := sram.io.r.resp.data(0) 61 sram.io.w.req.valid := io.wen 62 sram.io.w.req.bits.setIdx := io.waddr 63 sram.io.w.req.bits.data := VecInit(io.wdata) 64 } 65 66} 67 68class Ftq_RF_Components(implicit p: Parameters) extends XSBundle with BPUUtils { 69 val startAddr = UInt(VAddrBits.W) 70 val nextLineAddr = UInt(VAddrBits.W) 71 val isNextMask = Vec(PredictWidth, Bool()) 72 val fallThruError = Bool() 73 // val carry = Bool() 74 def getPc(offset: UInt) = { 75 def getHigher(pc: UInt) = pc(VAddrBits-1, log2Ceil(PredictWidth)+instOffsetBits+1) 76 def getOffset(pc: UInt) = pc(log2Ceil(PredictWidth)+instOffsetBits, instOffsetBits) 77 Cat(getHigher(Mux(isNextMask(offset) && startAddr(log2Ceil(PredictWidth)+instOffsetBits), nextLineAddr, startAddr)), 78 getOffset(startAddr)+offset, 0.U(instOffsetBits.W)) 79 } 80 def fromBranchPrediction(resp: BranchPredictionBundle) = { 81 def carryPos(addr: UInt) = addr(instOffsetBits+log2Ceil(PredictWidth)+1) 82 this.startAddr := resp.pc 83 this.nextLineAddr := resp.pc + (FetchWidth * 4 * 2).U // may be broken on other configs 84 this.isNextMask := VecInit((0 until PredictWidth).map(i => 85 (resp.pc(log2Ceil(PredictWidth), 1) +& i.U)(log2Ceil(PredictWidth)).asBool() 86 )) 87 this.fallThruError := resp.fallThruError 88 this 89 } 90 override def toPrintable: Printable = { 91 p"startAddr:${Hexadecimal(startAddr)}" 92 } 93} 94 95class Ftq_pd_Entry(implicit p: Parameters) extends XSBundle { 96 val brMask = Vec(PredictWidth, Bool()) 97 val jmpInfo = ValidUndirectioned(Vec(3, Bool())) 98 val jmpOffset = UInt(log2Ceil(PredictWidth).W) 99 val jalTarget = UInt(VAddrBits.W) 100 val rvcMask = Vec(PredictWidth, Bool()) 101 def hasJal = jmpInfo.valid && !jmpInfo.bits(0) 102 def hasJalr = jmpInfo.valid && jmpInfo.bits(0) 103 def hasCall = jmpInfo.valid && jmpInfo.bits(1) 104 def hasRet = jmpInfo.valid && jmpInfo.bits(2) 105 106 def fromPdWb(pdWb: PredecodeWritebackBundle) = { 107 val pds = pdWb.pd 108 this.brMask := VecInit(pds.map(pd => pd.isBr && pd.valid)) 109 this.jmpInfo.valid := VecInit(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid)).asUInt.orR 110 this.jmpInfo.bits := ParallelPriorityMux(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid), 111 pds.map(pd => VecInit(pd.isJalr, pd.isCall, pd.isRet))) 112 this.jmpOffset := ParallelPriorityEncoder(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid)) 113 this.rvcMask := VecInit(pds.map(pd => pd.isRVC)) 114 this.jalTarget := pdWb.jalTarget 115 } 116 117 def toPd(offset: UInt) = { 118 require(offset.getWidth == log2Ceil(PredictWidth)) 119 val pd = Wire(new PreDecodeInfo) 120 pd.valid := true.B 121 pd.isRVC := rvcMask(offset) 122 val isBr = brMask(offset) 123 val isJalr = offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(0) 124 pd.brType := Cat(offset === jmpOffset && jmpInfo.valid, isJalr || isBr) 125 pd.isCall := offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(1) 126 pd.isRet := offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(2) 127 pd 128 } 129} 130 131 132 133class Ftq_Redirect_SRAMEntry(implicit p: Parameters) extends XSBundle with HasBPUConst { 134 val rasSp = UInt(log2Ceil(RasSize).W) 135 val rasEntry = new RASEntry 136 // val specCnt = Vec(numBr, UInt(10.W)) 137 // val ghist = new ShiftingGlobalHistory 138 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 139 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 140 val lastBrNumOH = UInt((numBr+1).W) 141 142 val histPtr = new CGHPtr 143 144 def fromBranchPrediction(resp: BranchPredictionBundle) = { 145 assert(!resp.is_minimal) 146 this.rasSp := resp.rasSp 147 this.rasEntry := resp.rasTop 148 this.folded_hist := resp.folded_hist 149 this.afhob := resp.afhob 150 this.lastBrNumOH := resp.lastBrNumOH 151 this.histPtr := resp.histPtr 152 this 153 } 154} 155 156class Ftq_1R_SRAMEntry(implicit p: Parameters) extends XSBundle with HasBPUConst { 157 val meta = UInt(MaxMetaLength.W) 158} 159 160class Ftq_Pred_Info(implicit p: Parameters) extends XSBundle { 161 val target = UInt(VAddrBits.W) 162 val cfiIndex = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)) 163} 164 165 166class FtqRead[T <: Data](private val gen: T)(implicit p: Parameters) extends XSBundle { 167 val ptr = Output(new FtqPtr) 168 val offset = Output(UInt(log2Ceil(PredictWidth).W)) 169 val data = Input(gen) 170 def apply(ptr: FtqPtr, offset: UInt) = { 171 this.ptr := ptr 172 this.offset := offset 173 this.data 174 } 175} 176 177 178class FtqToBpuIO(implicit p: Parameters) extends XSBundle { 179 val redirect = Valid(new BranchPredictionRedirect) 180 val update = Valid(new BranchPredictionUpdate) 181 val enq_ptr = Output(new FtqPtr) 182} 183 184class FtqToIfuIO(implicit p: Parameters) extends XSBundle with HasCircularQueuePtrHelper { 185 val req = Decoupled(new FetchRequestBundle) 186 val redirect = Valid(new Redirect) 187 val flushFromBpu = new Bundle { 188 // when ifu pipeline is not stalled, 189 // a packet from bpu s3 can reach f1 at most 190 val s2 = Valid(new FtqPtr) 191 val s3 = Valid(new FtqPtr) 192 def shouldFlushBy(src: Valid[FtqPtr], idx_to_flush: FtqPtr) = { 193 src.valid && !isAfter(src.bits, idx_to_flush) 194 } 195 def shouldFlushByStage2(idx: FtqPtr) = shouldFlushBy(s2, idx) 196 def shouldFlushByStage3(idx: FtqPtr) = shouldFlushBy(s3, idx) 197 } 198} 199 200class FtqToICacheIO(implicit p: Parameters) extends XSBundle with HasCircularQueuePtrHelper { 201 //NOTE: req.bits must be prepare in T cycle 202 // while req.valid is set true in T + 1 cycle 203 val req = Decoupled(new FtqToICacheRequestBundle) 204} 205 206trait HasBackendRedirectInfo extends HasXSParameter { 207 def numRedirectPcRead = exuParameters.JmpCnt + exuParameters.AluCnt + 1 208 def isLoadReplay(r: Valid[Redirect]) = r.bits.flushItself() 209} 210 211class FtqToCtrlIO(implicit p: Parameters) extends XSBundle with HasBackendRedirectInfo { 212 // write to backend pc mem 213 val pc_mem_wen = Output(Bool()) 214 val pc_mem_waddr = Output(UInt(log2Ceil(FtqSize).W)) 215 val pc_mem_wdata = Output(new Ftq_RF_Components) 216 // newest target 217 val newest_entry_target = Output(UInt(VAddrBits.W)) 218 val newest_entry_ptr = Output(new FtqPtr) 219} 220 221 222class FTBEntryGen(implicit p: Parameters) extends XSModule with HasBackendRedirectInfo with HasBPUParameter { 223 val io = IO(new Bundle { 224 val start_addr = Input(UInt(VAddrBits.W)) 225 val old_entry = Input(new FTBEntry) 226 val pd = Input(new Ftq_pd_Entry) 227 val cfiIndex = Flipped(Valid(UInt(log2Ceil(PredictWidth).W))) 228 val target = Input(UInt(VAddrBits.W)) 229 val hit = Input(Bool()) 230 val mispredict_vec = Input(Vec(PredictWidth, Bool())) 231 232 val new_entry = Output(new FTBEntry) 233 val new_br_insert_pos = Output(Vec(numBr, Bool())) 234 val taken_mask = Output(Vec(numBr, Bool())) 235 val mispred_mask = Output(Vec(numBr+1, Bool())) 236 237 // for perf counters 238 val is_init_entry = Output(Bool()) 239 val is_old_entry = Output(Bool()) 240 val is_new_br = Output(Bool()) 241 val is_jalr_target_modified = Output(Bool()) 242 val is_always_taken_modified = Output(Bool()) 243 val is_br_full = Output(Bool()) 244 }) 245 246 // no mispredictions detected at predecode 247 val hit = io.hit 248 val pd = io.pd 249 250 val init_entry = WireInit(0.U.asTypeOf(new FTBEntry)) 251 252 253 val cfi_is_br = pd.brMask(io.cfiIndex.bits) && io.cfiIndex.valid 254 val entry_has_jmp = pd.jmpInfo.valid 255 val new_jmp_is_jal = entry_has_jmp && !pd.jmpInfo.bits(0) && io.cfiIndex.valid 256 val new_jmp_is_jalr = entry_has_jmp && pd.jmpInfo.bits(0) && io.cfiIndex.valid 257 val new_jmp_is_call = entry_has_jmp && pd.jmpInfo.bits(1) && io.cfiIndex.valid 258 val new_jmp_is_ret = entry_has_jmp && pd.jmpInfo.bits(2) && io.cfiIndex.valid 259 val last_jmp_rvi = entry_has_jmp && pd.jmpOffset === (PredictWidth-1).U && !pd.rvcMask.last 260 // val last_br_rvi = cfi_is_br && io.cfiIndex.bits === (PredictWidth-1).U && !pd.rvcMask.last 261 262 val cfi_is_jal = io.cfiIndex.bits === pd.jmpOffset && new_jmp_is_jal 263 val cfi_is_jalr = io.cfiIndex.bits === pd.jmpOffset && new_jmp_is_jalr 264 265 def carryPos = log2Ceil(PredictWidth)+instOffsetBits 266 def getLower(pc: UInt) = pc(carryPos-1, instOffsetBits) 267 // if not hit, establish a new entry 268 init_entry.valid := true.B 269 // tag is left for ftb to assign 270 271 // case br 272 val init_br_slot = init_entry.getSlotForBr(0) 273 when (cfi_is_br) { 274 init_br_slot.valid := true.B 275 init_br_slot.offset := io.cfiIndex.bits 276 init_br_slot.setLowerStatByTarget(io.start_addr, io.target, numBr == 1) 277 init_entry.always_taken(0) := true.B // set to always taken on init 278 } 279 280 // case jmp 281 when (entry_has_jmp) { 282 init_entry.tailSlot.offset := pd.jmpOffset 283 init_entry.tailSlot.valid := new_jmp_is_jal || new_jmp_is_jalr 284 init_entry.tailSlot.setLowerStatByTarget(io.start_addr, Mux(cfi_is_jalr, io.target, pd.jalTarget), isShare=false) 285 } 286 287 val jmpPft = getLower(io.start_addr) +& pd.jmpOffset +& Mux(pd.rvcMask(pd.jmpOffset), 1.U, 2.U) 288 init_entry.pftAddr := Mux(entry_has_jmp && !last_jmp_rvi, jmpPft, getLower(io.start_addr)) 289 init_entry.carry := Mux(entry_has_jmp && !last_jmp_rvi, jmpPft(carryPos-instOffsetBits), true.B) 290 init_entry.isJalr := new_jmp_is_jalr 291 init_entry.isCall := new_jmp_is_call 292 init_entry.isRet := new_jmp_is_ret 293 // that means fall thru points to the middle of an inst 294 init_entry.last_may_be_rvi_call := pd.jmpOffset === (PredictWidth-1).U && !pd.rvcMask(pd.jmpOffset) 295 296 // if hit, check whether a new cfi(only br is possible) is detected 297 val oe = io.old_entry 298 val br_recorded_vec = oe.getBrRecordedVec(io.cfiIndex.bits) 299 val br_recorded = br_recorded_vec.asUInt.orR 300 val is_new_br = cfi_is_br && !br_recorded 301 val new_br_offset = io.cfiIndex.bits 302 // vec(i) means new br will be inserted BEFORE old br(i) 303 val allBrSlotsVec = oe.allSlotsForBr 304 val new_br_insert_onehot = VecInit((0 until numBr).map{ 305 i => i match { 306 case 0 => 307 !allBrSlotsVec(0).valid || new_br_offset < allBrSlotsVec(0).offset 308 case idx => 309 allBrSlotsVec(idx-1).valid && new_br_offset > allBrSlotsVec(idx-1).offset && 310 (!allBrSlotsVec(idx).valid || new_br_offset < allBrSlotsVec(idx).offset) 311 } 312 }) 313 314 val old_entry_modified = WireInit(io.old_entry) 315 for (i <- 0 until numBr) { 316 val slot = old_entry_modified.allSlotsForBr(i) 317 when (new_br_insert_onehot(i)) { 318 slot.valid := true.B 319 slot.offset := new_br_offset 320 slot.setLowerStatByTarget(io.start_addr, io.target, i == numBr-1) 321 old_entry_modified.always_taken(i) := true.B 322 }.elsewhen (new_br_offset > oe.allSlotsForBr(i).offset) { 323 old_entry_modified.always_taken(i) := false.B 324 // all other fields remain unchanged 325 }.otherwise { 326 // case i == 0, remain unchanged 327 if (i != 0) { 328 val noNeedToMoveFromFormerSlot = (i == numBr-1).B && !oe.brSlots.last.valid 329 when (!noNeedToMoveFromFormerSlot) { 330 slot.fromAnotherSlot(oe.allSlotsForBr(i-1)) 331 old_entry_modified.always_taken(i) := oe.always_taken(i) 332 } 333 } 334 } 335 } 336 337 // two circumstances: 338 // 1. oe: | br | j |, new br should be in front of j, thus addr of j should be new pft 339 // 2. oe: | br | br |, new br could be anywhere between, thus new pft is the addr of either 340 // the previous last br or the new br 341 val may_have_to_replace = oe.noEmptySlotForNewBr 342 val pft_need_to_change = is_new_br && may_have_to_replace 343 // it should either be the given last br or the new br 344 when (pft_need_to_change) { 345 val new_pft_offset = 346 Mux(!new_br_insert_onehot.asUInt.orR, 347 new_br_offset, oe.allSlotsForBr.last.offset) 348 349 // set jmp to invalid 350 old_entry_modified.pftAddr := getLower(io.start_addr) + new_pft_offset 351 old_entry_modified.carry := (getLower(io.start_addr) +& new_pft_offset).head(1).asBool 352 old_entry_modified.last_may_be_rvi_call := false.B 353 old_entry_modified.isCall := false.B 354 old_entry_modified.isRet := false.B 355 old_entry_modified.isJalr := false.B 356 } 357 358 val old_entry_jmp_target_modified = WireInit(oe) 359 val old_target = oe.tailSlot.getTarget(io.start_addr) // may be wrong because we store only 20 lowest bits 360 val old_tail_is_jmp = !oe.tailSlot.sharing 361 val jalr_target_modified = cfi_is_jalr && (old_target =/= io.target) && old_tail_is_jmp // TODO: pass full jalr target 362 when (jalr_target_modified) { 363 old_entry_jmp_target_modified.setByJmpTarget(io.start_addr, io.target) 364 old_entry_jmp_target_modified.always_taken := 0.U.asTypeOf(Vec(numBr, Bool())) 365 } 366 367 val old_entry_always_taken = WireInit(oe) 368 val always_taken_modified_vec = Wire(Vec(numBr, Bool())) // whether modified or not 369 for (i <- 0 until numBr) { 370 old_entry_always_taken.always_taken(i) := 371 oe.always_taken(i) && io.cfiIndex.valid && oe.brValids(i) && io.cfiIndex.bits === oe.brOffset(i) 372 always_taken_modified_vec(i) := oe.always_taken(i) && !old_entry_always_taken.always_taken(i) 373 } 374 val always_taken_modified = always_taken_modified_vec.reduce(_||_) 375 376 377 378 val derived_from_old_entry = 379 Mux(is_new_br, old_entry_modified, 380 Mux(jalr_target_modified, old_entry_jmp_target_modified, old_entry_always_taken)) 381 382 383 io.new_entry := Mux(!hit, init_entry, derived_from_old_entry) 384 385 io.new_br_insert_pos := new_br_insert_onehot 386 io.taken_mask := VecInit((io.new_entry.brOffset zip io.new_entry.brValids).map{ 387 case (off, v) => io.cfiIndex.bits === off && io.cfiIndex.valid && v 388 }) 389 for (i <- 0 until numBr) { 390 io.mispred_mask(i) := io.new_entry.brValids(i) && io.mispredict_vec(io.new_entry.brOffset(i)) 391 } 392 io.mispred_mask.last := io.new_entry.jmpValid && io.mispredict_vec(pd.jmpOffset) 393 394 // for perf counters 395 io.is_init_entry := !hit 396 io.is_old_entry := hit && !is_new_br && !jalr_target_modified && !always_taken_modified 397 io.is_new_br := hit && is_new_br 398 io.is_jalr_target_modified := hit && jalr_target_modified 399 io.is_always_taken_modified := hit && always_taken_modified 400 io.is_br_full := hit && is_new_br && may_have_to_replace 401} 402 403class FtqPcMemWrapper(numOtherReads: Int)(implicit p: Parameters) extends XSModule with HasBackendRedirectInfo { 404 val io = IO(new Bundle { 405 val ifuPtr_w = Input(new FtqPtr) 406 val ifuPtrPlus1_w = Input(new FtqPtr) 407 val ifuPtrPlus2_w = Input(new FtqPtr) 408 val commPtr_w = Input(new FtqPtr) 409 val commPtrPlus1_w = Input(new FtqPtr) 410 val ifuPtr_rdata = Output(new Ftq_RF_Components) 411 val ifuPtrPlus1_rdata = Output(new Ftq_RF_Components) 412 val ifuPtrPlus2_rdata = Output(new Ftq_RF_Components) 413 val commPtr_rdata = Output(new Ftq_RF_Components) 414 val commPtrPlus1_rdata = Output(new Ftq_RF_Components) 415 416 val other_raddrs = Input(Vec(numOtherReads, UInt(log2Ceil(FtqSize).W))) 417 val other_rdatas = Output(Vec(numOtherReads, new Ftq_RF_Components)) 418 419 val wen = Input(Bool()) 420 val waddr = Input(UInt(log2Ceil(FtqSize).W)) 421 val wdata = Input(new Ftq_RF_Components) 422 }) 423 424 val num_pc_read = numOtherReads + 5 425 val mem = Module(new SyncDataModuleTemplate(new Ftq_RF_Components, FtqSize, 426 num_pc_read, 1, "FtqPC")) 427 mem.io.wen(0) := io.wen 428 mem.io.waddr(0) := io.waddr 429 mem.io.wdata(0) := io.wdata 430 431 // read one cycle ahead for ftq local reads 432 val raddr_vec = VecInit(io.other_raddrs ++ 433 Seq(io.ifuPtr_w.value, io.ifuPtrPlus1_w.value, io.ifuPtrPlus2_w.value, io.commPtrPlus1_w.value, io.commPtr_w.value)) 434 435 mem.io.raddr := raddr_vec 436 437 io.other_rdatas := mem.io.rdata.dropRight(5) 438 io.ifuPtr_rdata := mem.io.rdata.dropRight(4).last 439 io.ifuPtrPlus1_rdata := mem.io.rdata.dropRight(3).last 440 io.ifuPtrPlus2_rdata := mem.io.rdata.dropRight(2).last 441 io.commPtrPlus1_rdata := mem.io.rdata.dropRight(1).last 442 io.commPtr_rdata := mem.io.rdata.last 443} 444 445class Ftq(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper 446 with HasBackendRedirectInfo with BPUUtils with HasBPUConst with HasPerfEvents 447 with HasICacheParameters{ 448 val io = IO(new Bundle { 449 val fromBpu = Flipped(new BpuToFtqIO) 450 val fromIfu = Flipped(new IfuToFtqIO) 451 val fromBackend = Flipped(new CtrlToFtqIO) 452 453 val toBpu = new FtqToBpuIO 454 val toIfu = new FtqToIfuIO 455 val toICache = new FtqToICacheIO 456 val toBackend = new FtqToCtrlIO 457 458 val toPrefetch = new FtqPrefechBundle 459 460 val bpuInfo = new Bundle { 461 val bpRight = Output(UInt(XLEN.W)) 462 val bpWrong = Output(UInt(XLEN.W)) 463 } 464 }) 465 io.bpuInfo := DontCare 466 467 val backendRedirect = Wire(Valid(new Redirect)) 468 val backendRedirectReg = RegNext(backendRedirect) 469 470 val stage2Flush = backendRedirect.valid 471 val backendFlush = stage2Flush || RegNext(stage2Flush) 472 val ifuFlush = Wire(Bool()) 473 474 val flush = stage2Flush || RegNext(stage2Flush) 475 476 val allowBpuIn, allowToIfu = WireInit(false.B) 477 val flushToIfu = !allowToIfu 478 allowBpuIn := !ifuFlush && !backendRedirect.valid && !backendRedirectReg.valid 479 allowToIfu := !ifuFlush && !backendRedirect.valid && !backendRedirectReg.valid 480 481 val bpuPtr, ifuPtr, ifuWbPtr, commPtr = RegInit(FtqPtr(false.B, 0.U)) 482 val ifuPtrPlus1 = RegInit(FtqPtr(false.B, 1.U)) 483 val ifuPtrPlus2 = RegInit(FtqPtr(false.B, 2.U)) 484 val commPtrPlus1 = RegInit(FtqPtr(false.B, 1.U)) 485 require(FtqSize >= 4) 486 val ifuPtr_write = WireInit(ifuPtr) 487 val ifuPtrPlus1_write = WireInit(ifuPtrPlus1) 488 val ifuPtrPlus2_write = WireInit(ifuPtrPlus2) 489 val ifuWbPtr_write = WireInit(ifuWbPtr) 490 val commPtr_write = WireInit(commPtr) 491 val commPtrPlus1_write = WireInit(commPtrPlus1) 492 ifuPtr := ifuPtr_write 493 ifuPtrPlus1 := ifuPtrPlus1_write 494 ifuPtrPlus2 := ifuPtrPlus2_write 495 ifuWbPtr := ifuWbPtr_write 496 commPtr := commPtr_write 497 commPtrPlus1 := commPtrPlus1_write 498 val validEntries = distanceBetween(bpuPtr, commPtr) 499 500 // ********************************************************************** 501 // **************************** enq from bpu **************************** 502 // ********************************************************************** 503 val new_entry_ready = validEntries < FtqSize.U 504 io.fromBpu.resp.ready := new_entry_ready 505 506 val bpu_s2_resp = io.fromBpu.resp.bits.s2 507 val bpu_s3_resp = io.fromBpu.resp.bits.s3 508 val bpu_s2_redirect = bpu_s2_resp.valid && bpu_s2_resp.hasRedirect 509 val bpu_s3_redirect = bpu_s3_resp.valid && bpu_s3_resp.hasRedirect 510 511 io.toBpu.enq_ptr := bpuPtr 512 val enq_fire = io.fromBpu.resp.fire() && allowBpuIn // from bpu s1 513 val bpu_in_fire = (io.fromBpu.resp.fire() || bpu_s2_redirect || bpu_s3_redirect) && allowBpuIn 514 515 val bpu_in_resp = io.fromBpu.resp.bits.selectedResp 516 val bpu_in_stage = io.fromBpu.resp.bits.selectedRespIdx 517 val bpu_in_resp_ptr = Mux(bpu_in_stage === BP_S1, bpuPtr, bpu_in_resp.ftq_idx) 518 val bpu_in_resp_idx = bpu_in_resp_ptr.value 519 520 // read ports: prefetchReq ++ ifuReq1 + ifuReq2 + ifuReq3 + commitUpdate2 + commitUpdate 521 val ftq_pc_mem = Module(new FtqPcMemWrapper(1)) 522 // resp from uBTB 523 ftq_pc_mem.io.wen := bpu_in_fire 524 ftq_pc_mem.io.waddr := bpu_in_resp_idx 525 ftq_pc_mem.io.wdata.fromBranchPrediction(bpu_in_resp) 526 527 // ifuRedirect + backendRedirect + commit 528 val ftq_redirect_sram = Module(new FtqNRSRAM(new Ftq_Redirect_SRAMEntry, 1+1+1)) 529 // these info is intended to enq at the last stage of bpu 530 ftq_redirect_sram.io.wen := io.fromBpu.resp.bits.lastStage.valid 531 ftq_redirect_sram.io.waddr := io.fromBpu.resp.bits.lastStage.ftq_idx.value 532 ftq_redirect_sram.io.wdata.fromBranchPrediction(io.fromBpu.resp.bits.lastStage) 533 println(f"ftq redirect SRAM: entry ${ftq_redirect_sram.io.wdata.getWidth} * ${FtqSize} * 3") 534 println(f"ftq redirect SRAM: ahead fh ${ftq_redirect_sram.io.wdata.afhob.getWidth} * ${FtqSize} * 3") 535 536 val ftq_meta_1r_sram = Module(new FtqNRSRAM(new Ftq_1R_SRAMEntry, 1)) 537 // these info is intended to enq at the last stage of bpu 538 ftq_meta_1r_sram.io.wen := io.fromBpu.resp.bits.lastStage.valid 539 ftq_meta_1r_sram.io.waddr := io.fromBpu.resp.bits.lastStage.ftq_idx.value 540 ftq_meta_1r_sram.io.wdata.meta := io.fromBpu.resp.bits.meta 541 // ifuRedirect + backendRedirect + commit 542 val ftb_entry_mem = Module(new SyncDataModuleTemplate(new FTBEntry, FtqSize, 1+1+1, 1)) 543 ftb_entry_mem.io.wen(0) := io.fromBpu.resp.bits.lastStage.valid 544 ftb_entry_mem.io.waddr(0) := io.fromBpu.resp.bits.lastStage.ftq_idx.value 545 ftb_entry_mem.io.wdata(0) := io.fromBpu.resp.bits.lastStage.ftb_entry 546 547 548 // multi-write 549 val update_target = Reg(Vec(FtqSize, UInt(VAddrBits.W))) // could be taken target or fallThrough //TODO: remove this 550 val newest_entry_target = Reg(UInt(VAddrBits.W)) 551 val newest_entry_ptr = Reg(new FtqPtr) 552 val cfiIndex_vec = Reg(Vec(FtqSize, ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))) 553 val mispredict_vec = Reg(Vec(FtqSize, Vec(PredictWidth, Bool()))) 554 val pred_stage = Reg(Vec(FtqSize, UInt(2.W))) 555 556 val c_invalid :: c_valid :: c_commited :: Nil = Enum(3) 557 val commitStateQueue = RegInit(VecInit(Seq.fill(FtqSize) { 558 VecInit(Seq.fill(PredictWidth)(c_invalid)) 559 })) 560 561 val f_to_send :: f_sent :: Nil = Enum(2) 562 val entry_fetch_status = RegInit(VecInit(Seq.fill(FtqSize)(f_sent))) 563 564 val h_not_hit :: h_false_hit :: h_hit :: Nil = Enum(3) 565 val entry_hit_status = RegInit(VecInit(Seq.fill(FtqSize)(h_not_hit))) 566 567 // modify registers one cycle later to cut critical path 568 val last_cycle_bpu_in = RegNext(bpu_in_fire) 569 val last_cycle_bpu_in_ptr = RegNext(bpu_in_resp_ptr) 570 val last_cycle_bpu_in_idx = last_cycle_bpu_in_ptr.value 571 val last_cycle_bpu_target = RegNext(bpu_in_resp.getTarget) 572 val last_cycle_cfiIndex = RegNext(bpu_in_resp.cfiIndex) 573 val last_cycle_bpu_in_stage = RegNext(bpu_in_stage) 574 when (last_cycle_bpu_in) { 575 entry_fetch_status(last_cycle_bpu_in_idx) := f_to_send 576 commitStateQueue(last_cycle_bpu_in_idx) := VecInit(Seq.fill(PredictWidth)(c_invalid)) 577 cfiIndex_vec(last_cycle_bpu_in_idx) := last_cycle_cfiIndex 578 mispredict_vec(last_cycle_bpu_in_idx) := WireInit(VecInit(Seq.fill(PredictWidth)(false.B))) 579 pred_stage(last_cycle_bpu_in_idx) := last_cycle_bpu_in_stage 580 581 update_target(last_cycle_bpu_in_idx) := last_cycle_bpu_target // TODO: remove this 582 newest_entry_target := last_cycle_bpu_target 583 newest_entry_ptr := last_cycle_bpu_in_ptr 584 } 585 586 // num cycle is fixed 587 io.toBackend.newest_entry_ptr := RegNext(newest_entry_ptr) 588 io.toBackend.newest_entry_target := RegNext(newest_entry_target) 589 590 591 bpuPtr := bpuPtr + enq_fire 592 when (io.toIfu.req.fire && allowToIfu) { 593 ifuPtr_write := ifuPtrPlus1 594 ifuPtrPlus1_write := ifuPtrPlus2 595 ifuPtrPlus2_write := ifuPtrPlus2 + 1.U 596 } 597 598 // only use ftb result to assign hit status 599 when (bpu_s2_resp.valid) { 600 entry_hit_status(bpu_s2_resp.ftq_idx.value) := Mux(bpu_s2_resp.full_pred.hit, h_hit, h_not_hit) 601 } 602 603 604 io.toIfu.flushFromBpu.s2.valid := bpu_s2_redirect 605 io.toIfu.flushFromBpu.s2.bits := bpu_s2_resp.ftq_idx 606 when (bpu_s2_resp.valid && bpu_s2_resp.hasRedirect) { 607 bpuPtr := bpu_s2_resp.ftq_idx + 1.U 608 // only when ifuPtr runs ahead of bpu s2 resp should we recover it 609 when (!isBefore(ifuPtr, bpu_s2_resp.ftq_idx)) { 610 ifuPtr_write := bpu_s2_resp.ftq_idx 611 ifuPtrPlus1_write := bpu_s2_resp.ftq_idx + 1.U 612 ifuPtrPlus2_write := bpu_s2_resp.ftq_idx + 2.U 613 } 614 } 615 616 io.toIfu.flushFromBpu.s3.valid := bpu_s3_redirect 617 io.toIfu.flushFromBpu.s3.bits := bpu_s3_resp.ftq_idx 618 when (bpu_s3_resp.valid && bpu_s3_resp.hasRedirect) { 619 bpuPtr := bpu_s3_resp.ftq_idx + 1.U 620 // only when ifuPtr runs ahead of bpu s2 resp should we recover it 621 when (!isBefore(ifuPtr, bpu_s3_resp.ftq_idx)) { 622 ifuPtr_write := bpu_s3_resp.ftq_idx 623 ifuPtrPlus1_write := bpu_s3_resp.ftq_idx + 1.U 624 ifuPtrPlus2_write := bpu_s3_resp.ftq_idx + 2.U 625 } 626 } 627 628 XSError(isBefore(bpuPtr, ifuPtr) && !isFull(bpuPtr, ifuPtr), "\nifuPtr is before bpuPtr!\n") 629 630 // **************************************************************** 631 // **************************** to ifu **************************** 632 // **************************************************************** 633 // 0 for ifu, and 1-4 for ICache 634 val bpu_in_bypass_buf = VecInit(Seq.fill(5)(RegEnable(ftq_pc_mem.io.wdata, enable=bpu_in_fire))) 635 val bpu_in_bypass_buf_for_ifu = bpu_in_bypass_buf.head 636 val bpu_in_bypass_ptr = RegNext(bpu_in_resp_ptr) 637 val last_cycle_to_ifu_fire = RegNext(io.toIfu.req.fire) 638 639 640 // read pc and target 641 ftq_pc_mem.io.ifuPtr_w := ifuPtr_write 642 ftq_pc_mem.io.ifuPtrPlus1_w := ifuPtrPlus1_write 643 ftq_pc_mem.io.ifuPtrPlus2_w := ifuPtrPlus2_write 644 ftq_pc_mem.io.commPtr_w := commPtr_write 645 ftq_pc_mem.io.commPtrPlus1_w := commPtrPlus1_write 646 647 648 io.toIfu.req.bits.ftqIdx := ifuPtr 649 650 val toICachePcBundle = WireInit(ftq_pc_mem.io.ifuPtr_rdata) 651 val toIfuPcBundle = Wire(new Ftq_RF_Components) 652 val entry_is_to_send = WireInit(entry_fetch_status(ifuPtr.value) === f_to_send) 653 val entry_ftq_offset = WireInit(cfiIndex_vec(ifuPtr.value)) 654 val entry_next_addr = Wire(UInt(VAddrBits.W)) 655 val diff_entry_next_addr = WireInit(update_target(ifuPtr.value)) //TODO: remove this 656 657 // TODO: reconsider target address bypass logic 658 when (last_cycle_bpu_in && bpu_in_bypass_ptr === ifuPtr) { 659 toIfuPcBundle := bpu_in_bypass_buf_for_ifu 660 entry_is_to_send := true.B 661 entry_next_addr := last_cycle_bpu_target 662 entry_ftq_offset := last_cycle_cfiIndex 663 diff_entry_next_addr := last_cycle_bpu_target // TODO: remove this 664 }.elsewhen (last_cycle_to_ifu_fire) { 665 toIfuPcBundle := RegNext(ftq_pc_mem.io.ifuPtrPlus1_rdata) 666 toICachePcBundle := ftq_pc_mem.io.ifuPtrPlus1_rdata 667 entry_is_to_send := RegNext(entry_fetch_status(ifuPtrPlus1.value) === f_to_send) || 668 RegNext(last_cycle_bpu_in && bpu_in_bypass_ptr === (ifuPtrPlus1)) // reduce potential bubbles 669 entry_next_addr := Mux(last_cycle_bpu_in && bpu_in_bypass_ptr === (ifuPtrPlus1), 670 bpu_in_bypass_buf_for_ifu.startAddr, 671 Mux(isFull(ifuPtrPlus1, commPtr), 672 newest_entry_target, 673 RegNext(ftq_pc_mem.io.ifuPtrPlus2_rdata.startAddr))) // ifuPtr+2 674 }.otherwise { 675 toIfuPcBundle := RegNext(ftq_pc_mem.io.ifuPtr_rdata) 676 //toICachePcBundle := ftq_pc_mem.io.ifuPtr_rdata 677 entry_is_to_send := RegNext(entry_fetch_status(ifuPtr.value) === f_to_send) || 678 RegNext(last_cycle_bpu_in && bpu_in_bypass_ptr === ifuPtr) // reduce potential bubbles 679 entry_next_addr := Mux(last_cycle_bpu_in && bpu_in_bypass_ptr === (ifuPtrPlus1), 680 bpu_in_bypass_buf_for_ifu.startAddr, 681 Mux(isFull(ifuPtrPlus1, commPtr), 682 newest_entry_target, 683 RegNext(ftq_pc_mem.io.ifuPtrPlus1_rdata.startAddr))) // ifuPtr+1 684 } 685 686 io.toIfu.req.valid := entry_is_to_send && ifuPtr =/= bpuPtr 687 io.toIfu.req.bits.nextStartAddr := entry_next_addr 688 io.toIfu.req.bits.ftqOffset := entry_ftq_offset 689 io.toIfu.req.bits.fromFtqPcBundle(toIfuPcBundle) 690 691 io.toICache.req.valid := entry_is_to_send && ifuPtr =/= bpuPtr 692 io.toICache.req.bits.fromFtqPcBundle(toICachePcBundle) 693 io.toICache.req.bits.bypassSelect := last_cycle_bpu_in && bpu_in_bypass_ptr === ifuPtr 694 io.toICache.req.bits.bpuBypassWrite.zipWithIndex.map{case(bypassWrtie, i) => 695 bypassWrtie.startAddr := bpu_in_bypass_buf.tail(i).startAddr 696 bypassWrtie.nextlineStart := bpu_in_bypass_buf.tail(i).nextLineAddr 697 } 698 699 // TODO: remove this 700 XSError(io.toIfu.req.valid && diff_entry_next_addr =/= entry_next_addr, 701 p"\nifu_req_target wrong! ifuPtr: ${ifuPtr}, entry_next_addr: ${Hexadecimal(entry_next_addr)} diff_entry_next_addr: ${Hexadecimal(diff_entry_next_addr)}\n") 702 703 // when fall through is smaller in value than start address, there must be a false hit 704 when (toIfuPcBundle.fallThruError && entry_hit_status(ifuPtr.value) === h_hit) { 705 when (io.toIfu.req.fire && 706 !(bpu_s2_redirect && bpu_s2_resp.ftq_idx === ifuPtr) && 707 !(bpu_s3_redirect && bpu_s3_resp.ftq_idx === ifuPtr) 708 ) { 709 entry_hit_status(ifuPtr.value) := h_false_hit 710 // XSError(true.B, "FTB false hit by fallThroughError, startAddr: %x, fallTHru: %x\n", io.toIfu.req.bits.startAddr, io.toIfu.req.bits.nextStartAddr) 711 } 712 XSDebug(true.B, "fallThruError! start:%x, fallThru:%x\n", io.toIfu.req.bits.startAddr, io.toIfu.req.bits.nextStartAddr) 713 } 714 715 XSPerfAccumulate(f"fall_through_error_to_ifu", toIfuPcBundle.fallThruError && entry_hit_status(ifuPtr.value) === h_hit && 716 io.toIfu.req.fire && !(bpu_s2_redirect && bpu_s2_resp.ftq_idx === ifuPtr) && !(bpu_s3_redirect && bpu_s3_resp.ftq_idx === ifuPtr)) 717 718 val ifu_req_should_be_flushed = 719 io.toIfu.flushFromBpu.shouldFlushByStage2(io.toIfu.req.bits.ftqIdx) || 720 io.toIfu.flushFromBpu.shouldFlushByStage3(io.toIfu.req.bits.ftqIdx) 721 722 when (io.toIfu.req.fire && !ifu_req_should_be_flushed) { 723 entry_fetch_status(ifuPtr.value) := f_sent 724 } 725 726 // ********************************************************************* 727 // **************************** wb from ifu **************************** 728 // ********************************************************************* 729 val pdWb = io.fromIfu.pdWb 730 val pds = pdWb.bits.pd 731 val ifu_wb_valid = pdWb.valid 732 val ifu_wb_idx = pdWb.bits.ftqIdx.value 733 // read ports: commit update 734 val ftq_pd_mem = Module(new SyncDataModuleTemplate(new Ftq_pd_Entry, FtqSize, 1, 1)) 735 ftq_pd_mem.io.wen(0) := ifu_wb_valid 736 ftq_pd_mem.io.waddr(0) := pdWb.bits.ftqIdx.value 737 ftq_pd_mem.io.wdata(0).fromPdWb(pdWb.bits) 738 739 val hit_pd_valid = entry_hit_status(ifu_wb_idx) === h_hit && ifu_wb_valid 740 val hit_pd_mispred = hit_pd_valid && pdWb.bits.misOffset.valid 741 val hit_pd_mispred_reg = RegNext(hit_pd_mispred, init=false.B) 742 val pd_reg = RegEnable(pds, pdWb.valid) 743 val start_pc_reg = RegEnable(pdWb.bits.pc(0), pdWb.valid) 744 val wb_idx_reg = RegEnable(ifu_wb_idx, pdWb.valid) 745 746 when (ifu_wb_valid) { 747 val comm_stq_wen = VecInit(pds.map(_.valid).zip(pdWb.bits.instrRange).map{ 748 case (v, inRange) => v && inRange 749 }) 750 (commitStateQueue(ifu_wb_idx) zip comm_stq_wen).map{ 751 case (qe, v) => when (v) { qe := c_valid } 752 } 753 } 754 755 when (ifu_wb_valid) { 756 ifuWbPtr_write := ifuWbPtr + 1.U 757 } 758 759 ftb_entry_mem.io.raddr.head := ifu_wb_idx 760 val has_false_hit = WireInit(false.B) 761 when (RegNext(hit_pd_valid)) { 762 // check for false hit 763 val pred_ftb_entry = ftb_entry_mem.io.rdata.head 764 val brSlots = pred_ftb_entry.brSlots 765 val tailSlot = pred_ftb_entry.tailSlot 766 // we check cfis that bpu predicted 767 768 // bpu predicted branches but denied by predecode 769 val br_false_hit = 770 brSlots.map{ 771 s => s.valid && !(pd_reg(s.offset).valid && pd_reg(s.offset).isBr) 772 }.reduce(_||_) || 773 (tailSlot.valid && pred_ftb_entry.tailSlot.sharing && 774 !(pd_reg(tailSlot.offset).valid && pd_reg(tailSlot.offset).isBr)) 775 776 val jmpOffset = tailSlot.offset 777 val jmp_pd = pd_reg(jmpOffset) 778 val jal_false_hit = pred_ftb_entry.jmpValid && 779 ((pred_ftb_entry.isJal && !(jmp_pd.valid && jmp_pd.isJal)) || 780 (pred_ftb_entry.isJalr && !(jmp_pd.valid && jmp_pd.isJalr)) || 781 (pred_ftb_entry.isCall && !(jmp_pd.valid && jmp_pd.isCall)) || 782 (pred_ftb_entry.isRet && !(jmp_pd.valid && jmp_pd.isRet)) 783 ) 784 785 has_false_hit := br_false_hit || jal_false_hit || hit_pd_mispred_reg 786 XSDebug(has_false_hit, "FTB false hit by br or jal or hit_pd, startAddr: %x\n", pdWb.bits.pc(0)) 787 788 // assert(!has_false_hit) 789 } 790 791 when (has_false_hit) { 792 entry_hit_status(wb_idx_reg) := h_false_hit 793 } 794 795 796 // ********************************************************************** 797 // ***************************** to backend ***************************** 798 // ********************************************************************** 799 // to backend pc mem / target 800 io.toBackend.pc_mem_wen := RegNext(last_cycle_bpu_in) 801 io.toBackend.pc_mem_waddr := RegNext(last_cycle_bpu_in_idx) 802 io.toBackend.pc_mem_wdata := RegNext(bpu_in_bypass_buf_for_ifu) 803 804 // ******************************************************************************* 805 // **************************** redirect from backend **************************** 806 // ******************************************************************************* 807 808 // redirect read cfiInfo, couples to redirectGen s2 809 ftq_redirect_sram.io.ren.init.last := backendRedirect.valid 810 ftq_redirect_sram.io.raddr.init.last := backendRedirect.bits.ftqIdx.value 811 812 ftb_entry_mem.io.raddr.init.last := backendRedirect.bits.ftqIdx.value 813 814 val stage3CfiInfo = ftq_redirect_sram.io.rdata.init.last 815 val fromBackendRedirect = WireInit(backendRedirectReg) 816 val backendRedirectCfi = fromBackendRedirect.bits.cfiUpdate 817 backendRedirectCfi.fromFtqRedirectSram(stage3CfiInfo) 818 819 val r_ftb_entry = ftb_entry_mem.io.rdata.init.last 820 val r_ftqOffset = fromBackendRedirect.bits.ftqOffset 821 822 when (entry_hit_status(fromBackendRedirect.bits.ftqIdx.value) === h_hit) { 823 backendRedirectCfi.shift := PopCount(r_ftb_entry.getBrMaskByOffset(r_ftqOffset)) +& 824 (backendRedirectCfi.pd.isBr && !r_ftb_entry.brIsSaved(r_ftqOffset) && 825 !r_ftb_entry.newBrCanNotInsert(r_ftqOffset)) 826 827 backendRedirectCfi.addIntoHist := backendRedirectCfi.pd.isBr && (r_ftb_entry.brIsSaved(r_ftqOffset) || 828 !r_ftb_entry.newBrCanNotInsert(r_ftqOffset)) 829 }.otherwise { 830 backendRedirectCfi.shift := (backendRedirectCfi.pd.isBr && backendRedirectCfi.taken).asUInt 831 backendRedirectCfi.addIntoHist := backendRedirectCfi.pd.isBr.asUInt 832 } 833 834 835 // *************************************************************************** 836 // **************************** redirect from ifu **************************** 837 // *************************************************************************** 838 val fromIfuRedirect = WireInit(0.U.asTypeOf(Valid(new Redirect))) 839 fromIfuRedirect.valid := pdWb.valid && pdWb.bits.misOffset.valid && !backendFlush 840 fromIfuRedirect.bits.ftqIdx := pdWb.bits.ftqIdx 841 fromIfuRedirect.bits.ftqOffset := pdWb.bits.misOffset.bits 842 fromIfuRedirect.bits.level := RedirectLevel.flushAfter 843 844 val ifuRedirectCfiUpdate = fromIfuRedirect.bits.cfiUpdate 845 ifuRedirectCfiUpdate.pc := pdWb.bits.pc(pdWb.bits.misOffset.bits) 846 ifuRedirectCfiUpdate.pd := pdWb.bits.pd(pdWb.bits.misOffset.bits) 847 ifuRedirectCfiUpdate.predTaken := cfiIndex_vec(pdWb.bits.ftqIdx.value).valid 848 ifuRedirectCfiUpdate.target := pdWb.bits.target 849 ifuRedirectCfiUpdate.taken := pdWb.bits.cfiOffset.valid 850 ifuRedirectCfiUpdate.isMisPred := pdWb.bits.misOffset.valid 851 852 val ifuRedirectReg = RegNext(fromIfuRedirect, init=0.U.asTypeOf(Valid(new Redirect))) 853 val ifuRedirectToBpu = WireInit(ifuRedirectReg) 854 ifuFlush := fromIfuRedirect.valid || ifuRedirectToBpu.valid 855 856 ftq_redirect_sram.io.ren.head := fromIfuRedirect.valid 857 ftq_redirect_sram.io.raddr.head := fromIfuRedirect.bits.ftqIdx.value 858 859 ftb_entry_mem.io.raddr.head := fromIfuRedirect.bits.ftqIdx.value 860 861 val toBpuCfi = ifuRedirectToBpu.bits.cfiUpdate 862 toBpuCfi.fromFtqRedirectSram(ftq_redirect_sram.io.rdata.head) 863 when (ifuRedirectReg.bits.cfiUpdate.pd.isRet) { 864 toBpuCfi.target := toBpuCfi.rasEntry.retAddr 865 } 866 867 // ********************************************************************* 868 // **************************** wb from exu **************************** 869 // ********************************************************************* 870 871 backendRedirect := io.fromBackend.redirect 872 873 def extractRedirectInfo(wb: Valid[Redirect]) = { 874 val ftqPtr = wb.bits.ftqIdx 875 val ftqOffset = wb.bits.ftqOffset 876 val taken = wb.bits.cfiUpdate.taken 877 val mispred = wb.bits.cfiUpdate.isMisPred 878 (wb.valid, ftqPtr, ftqOffset, taken, mispred) 879 } 880 881 // fix mispredict entry 882 val lastIsMispredict = RegNext( 883 backendRedirect.valid && backendRedirect.bits.level === RedirectLevel.flushAfter, init = false.B 884 ) 885 886 def updateCfiInfo(redirect: Valid[Redirect], isBackend: Boolean = true) = { 887 val (r_valid, r_ptr, r_offset, r_taken, r_mispred) = extractRedirectInfo(redirect) 888 val r_idx = r_ptr.value 889 val cfiIndex_bits_wen = r_valid && r_taken && r_offset < cfiIndex_vec(r_idx).bits 890 val cfiIndex_valid_wen = r_valid && r_offset === cfiIndex_vec(r_idx).bits 891 when (cfiIndex_bits_wen || cfiIndex_valid_wen) { 892 cfiIndex_vec(r_idx).valid := cfiIndex_bits_wen || cfiIndex_valid_wen && r_taken 893 } 894 when (cfiIndex_bits_wen) { 895 cfiIndex_vec(r_idx).bits := r_offset 896 } 897 newest_entry_target := redirect.bits.cfiUpdate.target 898 newest_entry_ptr := r_ptr 899 update_target(r_idx) := redirect.bits.cfiUpdate.target // TODO: remove this 900 if (isBackend) { 901 mispredict_vec(r_idx)(r_offset) := r_mispred 902 } 903 } 904 905 when(backendRedirectReg.valid && lastIsMispredict) { 906 updateCfiInfo(backendRedirectReg) 907 }.elsewhen (ifuRedirectToBpu.valid) { 908 updateCfiInfo(ifuRedirectToBpu, isBackend=false) 909 } 910 911 // *********************************************************************************** 912 // **************************** flush ptr and state queue **************************** 913 // *********************************************************************************** 914 915 val redirectVec = VecInit(backendRedirect, fromIfuRedirect) 916 917 // when redirect, we should reset ptrs and status queues 918 when(redirectVec.map(r => r.valid).reduce(_||_)){ 919 val r = PriorityMux(redirectVec.map(r => (r.valid -> r.bits))) 920 val notIfu = redirectVec.dropRight(1).map(r => r.valid).reduce(_||_) 921 val (idx, offset, flushItSelf) = (r.ftqIdx, r.ftqOffset, RedirectLevel.flushItself(r.level)) 922 val next = idx + 1.U 923 bpuPtr := next 924 ifuPtr_write := next 925 ifuWbPtr_write := next 926 ifuPtrPlus1_write := idx + 2.U 927 ifuPtrPlus2_write := idx + 3.U 928 when (notIfu) { 929 commitStateQueue(idx.value).zipWithIndex.foreach({ case (s, i) => 930 when(i.U > offset || i.U === offset && flushItSelf){ 931 s := c_invalid 932 } 933 }) 934 } 935 } 936 937 // only the valid bit is actually needed 938 io.toIfu.redirect.bits := backendRedirect.bits 939 io.toIfu.redirect.valid := stage2Flush 940 941 // commit 942 for (c <- io.fromBackend.rob_commits) { 943 when(c.valid) { 944 commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset) := c_commited 945 // TODO: remove this 946 // For instruction fusions, we also update the next instruction 947 when (c.bits.commitType === 4.U) { 948 commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset + 1.U) := c_commited 949 }.elsewhen(c.bits.commitType === 5.U) { 950 commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset + 2.U) := c_commited 951 }.elsewhen(c.bits.commitType === 6.U) { 952 val index = (c.bits.ftqIdx + 1.U).value 953 commitStateQueue(index)(0) := c_commited 954 }.elsewhen(c.bits.commitType === 7.U) { 955 val index = (c.bits.ftqIdx + 1.U).value 956 commitStateQueue(index)(1) := c_commited 957 } 958 } 959 } 960 961 // **************************************************************** 962 // **************************** to bpu **************************** 963 // **************************************************************** 964 965 io.toBpu.redirect <> Mux(fromBackendRedirect.valid, fromBackendRedirect, ifuRedirectToBpu) 966 967 val may_have_stall_from_bpu = Wire(Bool()) 968 val bpu_ftb_update_stall = RegInit(0.U(2.W)) // 2-cycle stall, so we need 3 states 969 may_have_stall_from_bpu := bpu_ftb_update_stall =/= 0.U 970 val canCommit = commPtr =/= ifuWbPtr && !may_have_stall_from_bpu && 971 Cat(commitStateQueue(commPtr.value).map(s => { 972 s === c_invalid || s === c_commited 973 })).andR() 974 975 // commit reads 976 val commit_pc_bundle = RegNext(ftq_pc_mem.io.commPtr_rdata) 977 val commit_target = 978 Mux(RegNext(commPtr === newest_entry_ptr), 979 RegNext(newest_entry_target), 980 RegNext(ftq_pc_mem.io.commPtrPlus1_rdata.startAddr)) 981 ftq_pd_mem.io.raddr.last := commPtr.value 982 val commit_pd = ftq_pd_mem.io.rdata.last 983 ftq_redirect_sram.io.ren.last := canCommit 984 ftq_redirect_sram.io.raddr.last := commPtr.value 985 val commit_spec_meta = ftq_redirect_sram.io.rdata.last 986 ftq_meta_1r_sram.io.ren(0) := canCommit 987 ftq_meta_1r_sram.io.raddr(0) := commPtr.value 988 val commit_meta = ftq_meta_1r_sram.io.rdata(0) 989 ftb_entry_mem.io.raddr.last := commPtr.value 990 val commit_ftb_entry = ftb_entry_mem.io.rdata.last 991 992 // need one cycle to read mem and srams 993 val do_commit_ptr = RegNext(commPtr) 994 val do_commit = RegNext(canCommit, init=false.B) 995 when (canCommit) { 996 commPtr_write := commPtrPlus1 997 commPtrPlus1_write := commPtrPlus1 + 1.U 998 } 999 val commit_state = RegNext(commitStateQueue(commPtr.value)) 1000 val can_commit_cfi = WireInit(cfiIndex_vec(commPtr.value)) 1001 when (commitStateQueue(commPtr.value)(can_commit_cfi.bits) =/= c_commited) { 1002 can_commit_cfi.valid := false.B 1003 } 1004 val commit_cfi = RegNext(can_commit_cfi) 1005 1006 val commit_mispredict = VecInit((RegNext(mispredict_vec(commPtr.value)) zip commit_state).map { 1007 case (mis, state) => mis && state === c_commited 1008 }) 1009 val can_commit_hit = entry_hit_status(commPtr.value) 1010 val commit_hit = RegNext(can_commit_hit) 1011 val diff_commit_target = RegNext(update_target(commPtr.value)) // TODO: remove this 1012 val commit_stage = RegNext(pred_stage(commPtr.value)) 1013 val commit_valid = commit_hit === h_hit || commit_cfi.valid // hit or taken 1014 1015 val to_bpu_hit = can_commit_hit === h_hit || can_commit_hit === h_false_hit 1016 switch (bpu_ftb_update_stall) { 1017 is (0.U) { 1018 when (can_commit_cfi.valid && !to_bpu_hit && canCommit) { 1019 bpu_ftb_update_stall := 2.U // 2-cycle stall 1020 } 1021 } 1022 is (2.U) { 1023 bpu_ftb_update_stall := 1.U 1024 } 1025 is (1.U) { 1026 bpu_ftb_update_stall := 0.U 1027 } 1028 is (3.U) { 1029 XSError(true.B, "bpu_ftb_update_stall should be 0, 1 or 2") 1030 } 1031 } 1032 1033 // TODO: remove this 1034 XSError(do_commit && diff_commit_target =/= commit_target, "\ncommit target should be the same as update target\n") 1035 1036 io.toBpu.update := DontCare 1037 io.toBpu.update.valid := commit_valid && do_commit 1038 val update = io.toBpu.update.bits 1039 update.false_hit := commit_hit === h_false_hit 1040 update.pc := commit_pc_bundle.startAddr 1041 update.meta := commit_meta.meta 1042 update.full_target := commit_target 1043 update.from_stage := commit_stage 1044 update.fromFtqRedirectSram(commit_spec_meta) 1045 1046 val commit_real_hit = commit_hit === h_hit 1047 val update_ftb_entry = update.ftb_entry 1048 1049 val ftbEntryGen = Module(new FTBEntryGen).io 1050 ftbEntryGen.start_addr := commit_pc_bundle.startAddr 1051 ftbEntryGen.old_entry := commit_ftb_entry 1052 ftbEntryGen.pd := commit_pd 1053 ftbEntryGen.cfiIndex := commit_cfi 1054 ftbEntryGen.target := commit_target 1055 ftbEntryGen.hit := commit_real_hit 1056 ftbEntryGen.mispredict_vec := commit_mispredict 1057 1058 update_ftb_entry := ftbEntryGen.new_entry 1059 update.new_br_insert_pos := ftbEntryGen.new_br_insert_pos 1060 update.mispred_mask := ftbEntryGen.mispred_mask 1061 update.old_entry := ftbEntryGen.is_old_entry 1062 update.pred_hit := commit_hit === h_hit || commit_hit === h_false_hit 1063 1064 update.is_minimal := false.B 1065 update.full_pred.fromFtbEntry(ftbEntryGen.new_entry, update.pc) 1066 update.full_pred.br_taken_mask := ftbEntryGen.taken_mask 1067 update.full_pred.jalr_target := commit_target 1068 update.full_pred.hit := true.B 1069 when (update.full_pred.is_jalr) { 1070 update.full_pred.targets.last := commit_target 1071 } 1072 1073 // **************************************************************** 1074 // *********************** to prefetch **************************** 1075 // **************************************************************** 1076 1077 ftq_pc_mem.io.other_raddrs(0) := DontCare 1078 if(cacheParams.hasPrefetch){ 1079 val prefetchPtr = RegInit(FtqPtr(false.B, 0.U)) 1080 val diff_prefetch_addr = WireInit(update_target(prefetchPtr.value)) //TODO: remove this 1081 1082 prefetchPtr := prefetchPtr + io.toPrefetch.req.fire() 1083 1084 ftq_pc_mem.io.other_raddrs(0) := prefetchPtr.value 1085 1086 when (bpu_s2_resp.valid && bpu_s2_resp.hasRedirect && !isBefore(prefetchPtr, bpu_s2_resp.ftq_idx)) { 1087 prefetchPtr := bpu_s2_resp.ftq_idx 1088 } 1089 1090 when (bpu_s3_resp.valid && bpu_s3_resp.hasRedirect && !isBefore(prefetchPtr, bpu_s3_resp.ftq_idx)) { 1091 prefetchPtr := bpu_s3_resp.ftq_idx 1092 // XSError(true.B, "\ns3_redirect mechanism not implemented!\n") 1093 } 1094 1095 1096 val prefetch_is_to_send = WireInit(entry_fetch_status(prefetchPtr.value) === f_to_send) 1097 val prefetch_addr = WireInit( ftq_pc_mem.io.other_rdatas(0).startAddr) 1098 1099 when (last_cycle_bpu_in && bpu_in_bypass_ptr === prefetchPtr) { 1100 prefetch_is_to_send := true.B 1101 prefetch_addr := last_cycle_bpu_target 1102 diff_prefetch_addr := last_cycle_bpu_target // TODO: remove this 1103 } 1104 io.toPrefetch.req.valid := prefetchPtr =/= bpuPtr && prefetch_is_to_send 1105 io.toPrefetch.req.bits.target := prefetch_addr 1106 1107 when(redirectVec.map(r => r.valid).reduce(_||_)){ 1108 val r = PriorityMux(redirectVec.map(r => (r.valid -> r.bits))) 1109 val next = r.ftqIdx + 1.U 1110 prefetchPtr := next 1111 } 1112 1113 // TODO: remove this 1114 // XSError(io.toPrefetch.req.valid && diff_prefetch_addr =/= prefetch_addr, 1115 // f"\nprefetch_req_target wrong! prefetchPtr: ${prefetchPtr}, prefetch_addr: ${Hexadecimal(prefetch_addr)} diff_prefetch_addr: ${Hexadecimal(diff_prefetch_addr)}\n") 1116 1117 1118 XSError(isBefore(bpuPtr, prefetchPtr) && !isFull(bpuPtr, prefetchPtr), "\nprefetchPtr is before bpuPtr!\n") 1119 XSError(isBefore(prefetchPtr, ifuPtr) && !isFull(ifuPtr, prefetchPtr), "\nifuPtr is before prefetchPtr!\n") 1120 } 1121 else { 1122 io.toPrefetch.req <> DontCare 1123 } 1124 1125 // ****************************************************************************** 1126 // **************************** commit perf counters **************************** 1127 // ****************************************************************************** 1128 1129 val commit_inst_mask = VecInit(commit_state.map(c => c === c_commited && do_commit)).asUInt 1130 val commit_mispred_mask = commit_mispredict.asUInt 1131 val commit_not_mispred_mask = ~commit_mispred_mask 1132 1133 val commit_br_mask = commit_pd.brMask.asUInt 1134 val commit_jmp_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.jmpInfo.valid.asTypeOf(UInt(1.W))) 1135 val commit_cfi_mask = (commit_br_mask | commit_jmp_mask) 1136 1137 val mbpInstrs = commit_inst_mask & commit_cfi_mask 1138 1139 val mbpRights = mbpInstrs & commit_not_mispred_mask 1140 val mbpWrongs = mbpInstrs & commit_mispred_mask 1141 1142 io.bpuInfo.bpRight := PopCount(mbpRights) 1143 io.bpuInfo.bpWrong := PopCount(mbpWrongs) 1144 1145 // Cfi Info 1146 for (i <- 0 until PredictWidth) { 1147 val pc = commit_pc_bundle.startAddr + (i * instBytes).U 1148 val v = commit_state(i) === c_commited 1149 val isBr = commit_pd.brMask(i) 1150 val isJmp = commit_pd.jmpInfo.valid && commit_pd.jmpOffset === i.U 1151 val isCfi = isBr || isJmp 1152 val isTaken = commit_cfi.valid && commit_cfi.bits === i.U 1153 val misPred = commit_mispredict(i) 1154 // val ghist = commit_spec_meta.ghist.predHist 1155 val histPtr = commit_spec_meta.histPtr 1156 val predCycle = commit_meta.meta(63, 0) 1157 val target = commit_target 1158 1159 val brIdx = OHToUInt(Reverse(Cat(update_ftb_entry.brValids.zip(update_ftb_entry.brOffset).map{case(v, offset) => v && offset === i.U}))) 1160 val inFtbEntry = update_ftb_entry.brValids.zip(update_ftb_entry.brOffset).map{case(v, offset) => v && offset === i.U}.reduce(_||_) 1161 val addIntoHist = ((commit_hit === h_hit) && inFtbEntry) || ((!(commit_hit === h_hit) && i.U === commit_cfi.bits && isBr && commit_cfi.valid)) 1162 XSDebug(v && do_commit && isCfi, p"cfi_update: isBr(${isBr}) pc(${Hexadecimal(pc)}) " + 1163 p"taken(${isTaken}) mispred(${misPred}) cycle($predCycle) hist(${histPtr.value}) " + 1164 p"startAddr(${Hexadecimal(commit_pc_bundle.startAddr)}) AddIntoHist(${addIntoHist}) " + 1165 p"brInEntry(${inFtbEntry}) brIdx(${brIdx}) target(${Hexadecimal(target)})\n") 1166 } 1167 1168 val enq = io.fromBpu.resp 1169 val perf_redirect = backendRedirect 1170 1171 XSPerfAccumulate("entry", validEntries) 1172 XSPerfAccumulate("bpu_to_ftq_stall", enq.valid && !enq.ready) 1173 XSPerfAccumulate("mispredictRedirect", perf_redirect.valid && RedirectLevel.flushAfter === perf_redirect.bits.level) 1174 XSPerfAccumulate("replayRedirect", perf_redirect.valid && RedirectLevel.flushItself(perf_redirect.bits.level)) 1175 XSPerfAccumulate("predecodeRedirect", fromIfuRedirect.valid) 1176 1177 XSPerfAccumulate("to_ifu_bubble", io.toIfu.req.ready && !io.toIfu.req.valid) 1178 1179 XSPerfAccumulate("to_ifu_stall", io.toIfu.req.valid && !io.toIfu.req.ready) 1180 XSPerfAccumulate("from_bpu_real_bubble", !enq.valid && enq.ready && allowBpuIn) 1181 XSPerfAccumulate("bpu_to_ifu_bubble", bpuPtr === ifuPtr) 1182 1183 val from_bpu = io.fromBpu.resp.bits 1184 def in_entry_len_map_gen(resp: BranchPredictionBundle)(stage: String) = { 1185 assert(!resp.is_minimal) 1186 val entry_len = (resp.ftb_entry.getFallThrough(resp.pc) - resp.pc) >> instOffsetBits 1187 val entry_len_recording_vec = (1 to PredictWidth+1).map(i => entry_len === i.U) 1188 val entry_len_map = (1 to PredictWidth+1).map(i => 1189 f"${stage}_ftb_entry_len_$i" -> (entry_len_recording_vec(i-1) && resp.valid) 1190 ).foldLeft(Map[String, UInt]())(_+_) 1191 entry_len_map 1192 } 1193 val s2_entry_len_map = in_entry_len_map_gen(from_bpu.s2)("s2") 1194 val s3_entry_len_map = in_entry_len_map_gen(from_bpu.s3)("s3") 1195 1196 val to_ifu = io.toIfu.req.bits 1197 1198 1199 1200 val commit_num_inst_recording_vec = (1 to PredictWidth).map(i => PopCount(commit_inst_mask) === i.U) 1201 val commit_num_inst_map = (1 to PredictWidth).map(i => 1202 f"commit_num_inst_$i" -> (commit_num_inst_recording_vec(i-1) && do_commit) 1203 ).foldLeft(Map[String, UInt]())(_+_) 1204 1205 1206 1207 val commit_jal_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasJal.asTypeOf(UInt(1.W))) 1208 val commit_jalr_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasJalr.asTypeOf(UInt(1.W))) 1209 val commit_call_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasCall.asTypeOf(UInt(1.W))) 1210 val commit_ret_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasRet.asTypeOf(UInt(1.W))) 1211 1212 1213 val mbpBRights = mbpRights & commit_br_mask 1214 val mbpJRights = mbpRights & commit_jal_mask 1215 val mbpIRights = mbpRights & commit_jalr_mask 1216 val mbpCRights = mbpRights & commit_call_mask 1217 val mbpRRights = mbpRights & commit_ret_mask 1218 1219 val mbpBWrongs = mbpWrongs & commit_br_mask 1220 val mbpJWrongs = mbpWrongs & commit_jal_mask 1221 val mbpIWrongs = mbpWrongs & commit_jalr_mask 1222 val mbpCWrongs = mbpWrongs & commit_call_mask 1223 val mbpRWrongs = mbpWrongs & commit_ret_mask 1224 1225 val commit_pred_stage = RegNext(pred_stage(commPtr.value)) 1226 1227 def pred_stage_map(src: UInt, name: String) = { 1228 (0 until numBpStages).map(i => 1229 f"${name}_stage_${i+1}" -> PopCount(src.asBools.map(_ && commit_pred_stage === BP_STAGES(i))) 1230 ).foldLeft(Map[String, UInt]())(_+_) 1231 } 1232 1233 val mispred_stage_map = pred_stage_map(mbpWrongs, "mispredict") 1234 val br_mispred_stage_map = pred_stage_map(mbpBWrongs, "br_mispredict") 1235 val jalr_mispred_stage_map = pred_stage_map(mbpIWrongs, "jalr_mispredict") 1236 val correct_stage_map = pred_stage_map(mbpRights, "correct") 1237 val br_correct_stage_map = pred_stage_map(mbpBRights, "br_correct") 1238 val jalr_correct_stage_map = pred_stage_map(mbpIRights, "jalr_correct") 1239 1240 val update_valid = io.toBpu.update.valid 1241 def u(cond: Bool) = update_valid && cond 1242 val ftb_false_hit = u(update.false_hit) 1243 // assert(!ftb_false_hit) 1244 val ftb_hit = u(commit_hit === h_hit) 1245 1246 val ftb_new_entry = u(ftbEntryGen.is_init_entry) 1247 val ftb_new_entry_only_br = ftb_new_entry && !update_ftb_entry.jmpValid 1248 val ftb_new_entry_only_jmp = ftb_new_entry && !update_ftb_entry.brValids(0) 1249 val ftb_new_entry_has_br_and_jmp = ftb_new_entry && update_ftb_entry.brValids(0) && update_ftb_entry.jmpValid 1250 1251 val ftb_old_entry = u(ftbEntryGen.is_old_entry) 1252 1253 val ftb_modified_entry = u(ftbEntryGen.is_new_br || ftbEntryGen.is_jalr_target_modified || ftbEntryGen.is_always_taken_modified) 1254 val ftb_modified_entry_new_br = u(ftbEntryGen.is_new_br) 1255 val ftb_modified_entry_jalr_target_modified = u(ftbEntryGen.is_jalr_target_modified) 1256 val ftb_modified_entry_br_full = ftb_modified_entry && ftbEntryGen.is_br_full 1257 val ftb_modified_entry_always_taken = ftb_modified_entry && ftbEntryGen.is_always_taken_modified 1258 1259 val ftb_entry_len = (ftbEntryGen.new_entry.getFallThrough(update.pc) - update.pc) >> instOffsetBits 1260 val ftb_entry_len_recording_vec = (1 to PredictWidth+1).map(i => ftb_entry_len === i.U) 1261 val ftb_init_entry_len_map = (1 to PredictWidth+1).map(i => 1262 f"ftb_init_entry_len_$i" -> (ftb_entry_len_recording_vec(i-1) && ftb_new_entry) 1263 ).foldLeft(Map[String, UInt]())(_+_) 1264 val ftb_modified_entry_len_map = (1 to PredictWidth+1).map(i => 1265 f"ftb_modified_entry_len_$i" -> (ftb_entry_len_recording_vec(i-1) && ftb_modified_entry) 1266 ).foldLeft(Map[String, UInt]())(_+_) 1267 1268 val ftq_occupancy_map = (0 to FtqSize).map(i => 1269 f"ftq_has_entry_$i" ->( validEntries === i.U) 1270 ).foldLeft(Map[String, UInt]())(_+_) 1271 1272 val perfCountsMap = Map( 1273 "BpInstr" -> PopCount(mbpInstrs), 1274 "BpBInstr" -> PopCount(mbpBRights | mbpBWrongs), 1275 "BpRight" -> PopCount(mbpRights), 1276 "BpWrong" -> PopCount(mbpWrongs), 1277 "BpBRight" -> PopCount(mbpBRights), 1278 "BpBWrong" -> PopCount(mbpBWrongs), 1279 "BpJRight" -> PopCount(mbpJRights), 1280 "BpJWrong" -> PopCount(mbpJWrongs), 1281 "BpIRight" -> PopCount(mbpIRights), 1282 "BpIWrong" -> PopCount(mbpIWrongs), 1283 "BpCRight" -> PopCount(mbpCRights), 1284 "BpCWrong" -> PopCount(mbpCWrongs), 1285 "BpRRight" -> PopCount(mbpRRights), 1286 "BpRWrong" -> PopCount(mbpRWrongs), 1287 1288 "ftb_false_hit" -> PopCount(ftb_false_hit), 1289 "ftb_hit" -> PopCount(ftb_hit), 1290 "ftb_new_entry" -> PopCount(ftb_new_entry), 1291 "ftb_new_entry_only_br" -> PopCount(ftb_new_entry_only_br), 1292 "ftb_new_entry_only_jmp" -> PopCount(ftb_new_entry_only_jmp), 1293 "ftb_new_entry_has_br_and_jmp" -> PopCount(ftb_new_entry_has_br_and_jmp), 1294 "ftb_old_entry" -> PopCount(ftb_old_entry), 1295 "ftb_modified_entry" -> PopCount(ftb_modified_entry), 1296 "ftb_modified_entry_new_br" -> PopCount(ftb_modified_entry_new_br), 1297 "ftb_jalr_target_modified" -> PopCount(ftb_modified_entry_jalr_target_modified), 1298 "ftb_modified_entry_br_full" -> PopCount(ftb_modified_entry_br_full), 1299 "ftb_modified_entry_always_taken" -> PopCount(ftb_modified_entry_always_taken) 1300 ) ++ ftb_init_entry_len_map ++ ftb_modified_entry_len_map ++ s2_entry_len_map ++ 1301 s3_entry_len_map ++ commit_num_inst_map ++ ftq_occupancy_map ++ 1302 mispred_stage_map ++ br_mispred_stage_map ++ jalr_mispred_stage_map ++ 1303 correct_stage_map ++ br_correct_stage_map ++ jalr_correct_stage_map 1304 1305 for((key, value) <- perfCountsMap) { 1306 XSPerfAccumulate(key, value) 1307 } 1308 1309 // --------------------------- Debug -------------------------------- 1310 // XSDebug(enq_fire, p"enq! " + io.fromBpu.resp.bits.toPrintable) 1311 XSDebug(io.toIfu.req.fire, p"fire to ifu " + io.toIfu.req.bits.toPrintable) 1312 XSDebug(do_commit, p"deq! [ptr] $do_commit_ptr\n") 1313 XSDebug(true.B, p"[bpuPtr] $bpuPtr, [ifuPtr] $ifuPtr, [ifuWbPtr] $ifuWbPtr [commPtr] $commPtr\n") 1314 XSDebug(true.B, p"[in] v:${io.fromBpu.resp.valid} r:${io.fromBpu.resp.ready} " + 1315 p"[out] v:${io.toIfu.req.valid} r:${io.toIfu.req.ready}\n") 1316 XSDebug(do_commit, p"[deq info] cfiIndex: $commit_cfi, $commit_pc_bundle, target: ${Hexadecimal(commit_target)}\n") 1317 1318 // def ubtbCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 1319 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 1320 // case (((valid, pd), ans), taken) => 1321 // Mux(valid && pd.isBr, 1322 // isWrong ^ Mux(ans.hit.asBool, 1323 // Mux(ans.taken.asBool, taken && ans.target === commitEntry.target, 1324 // !taken), 1325 // !taken), 1326 // false.B) 1327 // } 1328 // } 1329 1330 // def btbCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 1331 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 1332 // case (((valid, pd), ans), taken) => 1333 // Mux(valid && pd.isBr, 1334 // isWrong ^ Mux(ans.hit.asBool, 1335 // Mux(ans.taken.asBool, taken && ans.target === commitEntry.target, 1336 // !taken), 1337 // !taken), 1338 // false.B) 1339 // } 1340 // } 1341 1342 // def tageCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 1343 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 1344 // case (((valid, pd), ans), taken) => 1345 // Mux(valid && pd.isBr, 1346 // isWrong ^ (ans.taken.asBool === taken), 1347 // false.B) 1348 // } 1349 // } 1350 1351 // def loopCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 1352 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 1353 // case (((valid, pd), ans), taken) => 1354 // Mux(valid && (pd.isBr) && ans.hit.asBool, 1355 // isWrong ^ (!taken), 1356 // false.B) 1357 // } 1358 // } 1359 1360 // def rasCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 1361 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 1362 // case (((valid, pd), ans), taken) => 1363 // Mux(valid && pd.isRet.asBool /*&& taken*/ && ans.hit.asBool, 1364 // isWrong ^ (ans.target === commitEntry.target), 1365 // false.B) 1366 // } 1367 // } 1368 1369 // val ubtbRights = ubtbCheck(commitEntry, commitEntry.metas.map(_.ubtbAns), false.B) 1370 // val ubtbWrongs = ubtbCheck(commitEntry, commitEntry.metas.map(_.ubtbAns), true.B) 1371 // // btb and ubtb pred jal and jalr as well 1372 // val btbRights = btbCheck(commitEntry, commitEntry.metas.map(_.btbAns), false.B) 1373 // val btbWrongs = btbCheck(commitEntry, commitEntry.metas.map(_.btbAns), true.B) 1374 // val tageRights = tageCheck(commitEntry, commitEntry.metas.map(_.tageAns), false.B) 1375 // val tageWrongs = tageCheck(commitEntry, commitEntry.metas.map(_.tageAns), true.B) 1376 1377 // val loopRights = loopCheck(commitEntry, commitEntry.metas.map(_.loopAns), false.B) 1378 // val loopWrongs = loopCheck(commitEntry, commitEntry.metas.map(_.loopAns), true.B) 1379 1380 // val rasRights = rasCheck(commitEntry, commitEntry.metas.map(_.rasAns), false.B) 1381 // val rasWrongs = rasCheck(commitEntry, commitEntry.metas.map(_.rasAns), true.B) 1382 1383 val perfEvents = Seq( 1384 ("bpu_s2_redirect ", bpu_s2_redirect ), 1385 ("bpu_s3_redirect ", bpu_s3_redirect ), 1386 ("bpu_to_ftq_stall ", enq.valid && ~enq.ready ), 1387 ("mispredictRedirect ", perf_redirect.valid && RedirectLevel.flushAfter === perf_redirect.bits.level), 1388 ("replayRedirect ", perf_redirect.valid && RedirectLevel.flushItself(perf_redirect.bits.level) ), 1389 ("predecodeRedirect ", fromIfuRedirect.valid ), 1390 ("to_ifu_bubble ", io.toIfu.req.ready && !io.toIfu.req.valid ), 1391 ("from_bpu_real_bubble ", !enq.valid && enq.ready && allowBpuIn ), 1392 ("BpInstr ", PopCount(mbpInstrs) ), 1393 ("BpBInstr ", PopCount(mbpBRights | mbpBWrongs) ), 1394 ("BpRight ", PopCount(mbpRights) ), 1395 ("BpWrong ", PopCount(mbpWrongs) ), 1396 ("BpBRight ", PopCount(mbpBRights) ), 1397 ("BpBWrong ", PopCount(mbpBWrongs) ), 1398 ("BpJRight ", PopCount(mbpJRights) ), 1399 ("BpJWrong ", PopCount(mbpJWrongs) ), 1400 ("BpIRight ", PopCount(mbpIRights) ), 1401 ("BpIWrong ", PopCount(mbpIWrongs) ), 1402 ("BpCRight ", PopCount(mbpCRights) ), 1403 ("BpCWrong ", PopCount(mbpCWrongs) ), 1404 ("BpRRight ", PopCount(mbpRRights) ), 1405 ("BpRWrong ", PopCount(mbpRWrongs) ), 1406 ("ftb_false_hit ", PopCount(ftb_false_hit) ), 1407 ("ftb_hit ", PopCount(ftb_hit) ), 1408 ) 1409 generatePerfEvent() 1410}