109c6f1ddSLingrui98/*************************************************************************************** 209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory 409c6f1ddSLingrui98* 509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2. 609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2. 709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at: 809c6f1ddSLingrui98* http://license.coscl.org.cn/MulanPSL2 909c6f1ddSLingrui98* 1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 1309c6f1ddSLingrui98* 1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details. 1509c6f1ddSLingrui98***************************************************************************************/ 1609c6f1ddSLingrui98 1709c6f1ddSLingrui98package xiangshan.frontend 1809c6f1ddSLingrui98 1909c6f1ddSLingrui98import chipsalliance.rocketchip.config.Parameters 2009c6f1ddSLingrui98import chisel3._ 2109c6f1ddSLingrui98import chisel3.util._ 221ca0e4f3SYinan Xuimport utils._ 2309c6f1ddSLingrui98import xiangshan._ 24e30430c2SJayimport xiangshan.frontend.icache._ 251ca0e4f3SYinan Xuimport xiangshan.backend.CtrlToFtqIO 2609c6f1ddSLingrui98 2709c6f1ddSLingrui98class FtqPtr(implicit p: Parameters) extends CircularQueuePtr[FtqPtr]( 2809c6f1ddSLingrui98 p => p(XSCoreParamsKey).FtqSize 2909c6f1ddSLingrui98){ 3009c6f1ddSLingrui98 override def cloneType = (new FtqPtr).asInstanceOf[this.type] 3109c6f1ddSLingrui98} 3209c6f1ddSLingrui98 3309c6f1ddSLingrui98object FtqPtr { 3409c6f1ddSLingrui98 def apply(f: Bool, v: UInt)(implicit p: Parameters): FtqPtr = { 3509c6f1ddSLingrui98 val ptr = Wire(new FtqPtr) 3609c6f1ddSLingrui98 ptr.flag := f 3709c6f1ddSLingrui98 ptr.value := v 3809c6f1ddSLingrui98 ptr 3909c6f1ddSLingrui98 } 4009c6f1ddSLingrui98 def inverse(ptr: FtqPtr)(implicit p: Parameters): FtqPtr = { 4109c6f1ddSLingrui98 apply(!ptr.flag, ptr.value) 4209c6f1ddSLingrui98 } 4309c6f1ddSLingrui98} 4409c6f1ddSLingrui98 4509c6f1ddSLingrui98class FtqNRSRAM[T <: Data](gen: T, numRead: Int)(implicit p: Parameters) extends XSModule { 4609c6f1ddSLingrui98 4709c6f1ddSLingrui98 val io = IO(new Bundle() { 4809c6f1ddSLingrui98 val raddr = Input(Vec(numRead, UInt(log2Up(FtqSize).W))) 4909c6f1ddSLingrui98 val ren = Input(Vec(numRead, Bool())) 5009c6f1ddSLingrui98 val rdata = Output(Vec(numRead, gen)) 5109c6f1ddSLingrui98 val waddr = Input(UInt(log2Up(FtqSize).W)) 5209c6f1ddSLingrui98 val wen = Input(Bool()) 5309c6f1ddSLingrui98 val wdata = Input(gen) 5409c6f1ddSLingrui98 }) 5509c6f1ddSLingrui98 5609c6f1ddSLingrui98 for(i <- 0 until numRead){ 5709c6f1ddSLingrui98 val sram = Module(new SRAMTemplate(gen, FtqSize)) 5809c6f1ddSLingrui98 sram.io.r.req.valid := io.ren(i) 5909c6f1ddSLingrui98 sram.io.r.req.bits.setIdx := io.raddr(i) 6009c6f1ddSLingrui98 io.rdata(i) := sram.io.r.resp.data(0) 6109c6f1ddSLingrui98 sram.io.w.req.valid := io.wen 6209c6f1ddSLingrui98 sram.io.w.req.bits.setIdx := io.waddr 6309c6f1ddSLingrui98 sram.io.w.req.bits.data := VecInit(io.wdata) 6409c6f1ddSLingrui98 } 6509c6f1ddSLingrui98 6609c6f1ddSLingrui98} 6709c6f1ddSLingrui98 6809c6f1ddSLingrui98class Ftq_RF_Components(implicit p: Parameters) extends XSBundle with BPUUtils { 6909c6f1ddSLingrui98 // TODO: move pftAddr, oversize, carry to another mem 7009c6f1ddSLingrui98 val startAddr = UInt(VAddrBits.W) 71b37e4b45SLingrui98 val nextLineAddr = UInt(VAddrBits.W) 7209c6f1ddSLingrui98 val isNextMask = Vec(PredictWidth, Bool()) 7309c6f1ddSLingrui98 val oversize = Bool() 74b37e4b45SLingrui98 val fallThruError = Bool() 75b37e4b45SLingrui98 // val carry = Bool() 7609c6f1ddSLingrui98 def getPc(offset: UInt) = { 7785215037SLingrui98 def getHigher(pc: UInt) = pc(VAddrBits-1, log2Ceil(PredictWidth)+instOffsetBits+1) 7885215037SLingrui98 def getOffset(pc: UInt) = pc(log2Ceil(PredictWidth)+instOffsetBits, instOffsetBits) 79b37e4b45SLingrui98 Cat(getHigher(Mux(isNextMask(offset) && startAddr(log2Ceil(PredictWidth)+instOffsetBits), nextLineAddr, startAddr)), 8009c6f1ddSLingrui98 getOffset(startAddr)+offset, 0.U(instOffsetBits.W)) 8109c6f1ddSLingrui98 } 8209c6f1ddSLingrui98 def fromBranchPrediction(resp: BranchPredictionBundle) = { 83a229ab6cSLingrui98 def carryPos(addr: UInt) = addr(instOffsetBits+log2Ceil(PredictWidth)+1) 8409c6f1ddSLingrui98 this.startAddr := resp.pc 85b37e4b45SLingrui98 this.nextLineAddr := resp.pc + (FetchWidth * 4 * 2).U 8609c6f1ddSLingrui98 this.isNextMask := VecInit((0 until PredictWidth).map(i => 8709c6f1ddSLingrui98 (resp.pc(log2Ceil(PredictWidth), 1) +& i.U)(log2Ceil(PredictWidth)).asBool() 8809c6f1ddSLingrui98 )) 89b37e4b45SLingrui98 this.oversize := resp.oversize 90b37e4b45SLingrui98 this.fallThruError := resp.fallThruError 9109c6f1ddSLingrui98 this 9209c6f1ddSLingrui98 } 9309c6f1ddSLingrui98 override def toPrintable: Printable = { 94b37e4b45SLingrui98 p"startAddr:${Hexadecimal(startAddr)}" 9509c6f1ddSLingrui98 } 9609c6f1ddSLingrui98} 9709c6f1ddSLingrui98 9809c6f1ddSLingrui98class Ftq_pd_Entry(implicit p: Parameters) extends XSBundle { 9909c6f1ddSLingrui98 val brMask = Vec(PredictWidth, Bool()) 10009c6f1ddSLingrui98 val jmpInfo = ValidUndirectioned(Vec(3, Bool())) 10109c6f1ddSLingrui98 val jmpOffset = UInt(log2Ceil(PredictWidth).W) 10209c6f1ddSLingrui98 val jalTarget = UInt(VAddrBits.W) 10309c6f1ddSLingrui98 val rvcMask = Vec(PredictWidth, Bool()) 10409c6f1ddSLingrui98 def hasJal = jmpInfo.valid && !jmpInfo.bits(0) 10509c6f1ddSLingrui98 def hasJalr = jmpInfo.valid && jmpInfo.bits(0) 10609c6f1ddSLingrui98 def hasCall = jmpInfo.valid && jmpInfo.bits(1) 10709c6f1ddSLingrui98 def hasRet = jmpInfo.valid && jmpInfo.bits(2) 10809c6f1ddSLingrui98 10909c6f1ddSLingrui98 def fromPdWb(pdWb: PredecodeWritebackBundle) = { 11009c6f1ddSLingrui98 val pds = pdWb.pd 11109c6f1ddSLingrui98 this.brMask := VecInit(pds.map(pd => pd.isBr && pd.valid)) 11209c6f1ddSLingrui98 this.jmpInfo.valid := VecInit(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid)).asUInt.orR 11309c6f1ddSLingrui98 this.jmpInfo.bits := ParallelPriorityMux(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid), 11409c6f1ddSLingrui98 pds.map(pd => VecInit(pd.isJalr, pd.isCall, pd.isRet))) 11509c6f1ddSLingrui98 this.jmpOffset := ParallelPriorityEncoder(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid)) 11609c6f1ddSLingrui98 this.rvcMask := VecInit(pds.map(pd => pd.isRVC)) 11709c6f1ddSLingrui98 this.jalTarget := pdWb.jalTarget 11809c6f1ddSLingrui98 } 11909c6f1ddSLingrui98 12009c6f1ddSLingrui98 def toPd(offset: UInt) = { 12109c6f1ddSLingrui98 require(offset.getWidth == log2Ceil(PredictWidth)) 12209c6f1ddSLingrui98 val pd = Wire(new PreDecodeInfo) 12309c6f1ddSLingrui98 pd.valid := true.B 12409c6f1ddSLingrui98 pd.isRVC := rvcMask(offset) 12509c6f1ddSLingrui98 val isBr = brMask(offset) 12609c6f1ddSLingrui98 val isJalr = offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(0) 12709c6f1ddSLingrui98 pd.brType := Cat(offset === jmpOffset && jmpInfo.valid, isJalr || isBr) 12809c6f1ddSLingrui98 pd.isCall := offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(1) 12909c6f1ddSLingrui98 pd.isRet := offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(2) 13009c6f1ddSLingrui98 pd 13109c6f1ddSLingrui98 } 13209c6f1ddSLingrui98} 13309c6f1ddSLingrui98 13409c6f1ddSLingrui98 13509c6f1ddSLingrui98 13609c6f1ddSLingrui98class Ftq_Redirect_SRAMEntry(implicit p: Parameters) extends XSBundle with HasBPUConst { 13709c6f1ddSLingrui98 val rasSp = UInt(log2Ceil(RasSize).W) 13809c6f1ddSLingrui98 val rasEntry = new RASEntry 139b37e4b45SLingrui98 // val specCnt = Vec(numBr, UInt(10.W)) 140c2ad24ebSLingrui98 // val ghist = new ShiftingGlobalHistory 141dd6c0695SLingrui98 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 142c2ad24ebSLingrui98 val histPtr = new CGHPtr 14309c6f1ddSLingrui98 14409c6f1ddSLingrui98 def fromBranchPrediction(resp: BranchPredictionBundle) = { 145b37e4b45SLingrui98 assert(!resp.is_minimal) 14609c6f1ddSLingrui98 this.rasSp := resp.rasSp 14709c6f1ddSLingrui98 this.rasEntry := resp.rasTop 148dd6c0695SLingrui98 this.folded_hist := resp.folded_hist 149c2ad24ebSLingrui98 this.histPtr := resp.histPtr 15009c6f1ddSLingrui98 this 15109c6f1ddSLingrui98 } 15209c6f1ddSLingrui98} 15309c6f1ddSLingrui98 15409c6f1ddSLingrui98class Ftq_1R_SRAMEntry(implicit p: Parameters) extends XSBundle with HasBPUConst { 15509c6f1ddSLingrui98 val meta = UInt(MaxMetaLength.W) 15609c6f1ddSLingrui98} 15709c6f1ddSLingrui98 15809c6f1ddSLingrui98class Ftq_Pred_Info(implicit p: Parameters) extends XSBundle { 15909c6f1ddSLingrui98 val target = UInt(VAddrBits.W) 16009c6f1ddSLingrui98 val cfiIndex = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)) 16109c6f1ddSLingrui98} 16209c6f1ddSLingrui98 163c2ad24ebSLingrui98// class FtqEntry(implicit p: Parameters) extends XSBundle with HasBPUConst { 164c2ad24ebSLingrui98// val startAddr = UInt(VAddrBits.W) 165c2ad24ebSLingrui98// val fallThruAddr = UInt(VAddrBits.W) 166c2ad24ebSLingrui98// val isNextMask = Vec(PredictWidth, Bool()) 16709c6f1ddSLingrui98 168c2ad24ebSLingrui98// val meta = UInt(MaxMetaLength.W) 16909c6f1ddSLingrui98 170c2ad24ebSLingrui98// val rasSp = UInt(log2Ceil(RasSize).W) 171c2ad24ebSLingrui98// val rasEntry = new RASEntry 172c2ad24ebSLingrui98// val hist = new ShiftingGlobalHistory 173c2ad24ebSLingrui98// val specCnt = Vec(numBr, UInt(10.W)) 17409c6f1ddSLingrui98 175c2ad24ebSLingrui98// val valids = Vec(PredictWidth, Bool()) 176c2ad24ebSLingrui98// val brMask = Vec(PredictWidth, Bool()) 177c2ad24ebSLingrui98// // isJalr, isCall, isRet 178c2ad24ebSLingrui98// val jmpInfo = ValidUndirectioned(Vec(3, Bool())) 179c2ad24ebSLingrui98// val jmpOffset = UInt(log2Ceil(PredictWidth).W) 18009c6f1ddSLingrui98 181c2ad24ebSLingrui98// val mispredVec = Vec(PredictWidth, Bool()) 182c2ad24ebSLingrui98// val cfiIndex = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)) 183c2ad24ebSLingrui98// val target = UInt(VAddrBits.W) 184c2ad24ebSLingrui98// } 18509c6f1ddSLingrui98 18609c6f1ddSLingrui98class FtqRead[T <: Data](private val gen: T)(implicit p: Parameters) extends XSBundle { 18709c6f1ddSLingrui98 val ptr = Output(new FtqPtr) 18809c6f1ddSLingrui98 val offset = Output(UInt(log2Ceil(PredictWidth).W)) 18909c6f1ddSLingrui98 val data = Input(gen) 19009c6f1ddSLingrui98 def apply(ptr: FtqPtr, offset: UInt) = { 19109c6f1ddSLingrui98 this.ptr := ptr 19209c6f1ddSLingrui98 this.offset := offset 19309c6f1ddSLingrui98 this.data 19409c6f1ddSLingrui98 } 19509c6f1ddSLingrui98 override def cloneType = (new FtqRead(gen)).asInstanceOf[this.type] 19609c6f1ddSLingrui98} 19709c6f1ddSLingrui98 19809c6f1ddSLingrui98 19909c6f1ddSLingrui98class FtqToBpuIO(implicit p: Parameters) extends XSBundle { 20009c6f1ddSLingrui98 val redirect = Valid(new BranchPredictionRedirect) 20109c6f1ddSLingrui98 val update = Valid(new BranchPredictionUpdate) 20209c6f1ddSLingrui98 val enq_ptr = Output(new FtqPtr) 20309c6f1ddSLingrui98} 20409c6f1ddSLingrui98 20509c6f1ddSLingrui98class FtqToIfuIO(implicit p: Parameters) extends XSBundle with HasCircularQueuePtrHelper { 20609c6f1ddSLingrui98 val req = Decoupled(new FetchRequestBundle) 20709c6f1ddSLingrui98 val redirect = Valid(new Redirect) 20809c6f1ddSLingrui98 val flushFromBpu = new Bundle { 20909c6f1ddSLingrui98 // when ifu pipeline is not stalled, 21009c6f1ddSLingrui98 // a packet from bpu s3 can reach f1 at most 21109c6f1ddSLingrui98 val s2 = Valid(new FtqPtr) 2123e52bed1SLingrui98 // val s3 = Valid(new FtqPtr) 21309c6f1ddSLingrui98 def shouldFlushBy(src: Valid[FtqPtr], idx_to_flush: FtqPtr) = { 21409c6f1ddSLingrui98 src.valid && !isAfter(src.bits, idx_to_flush) 21509c6f1ddSLingrui98 } 21609c6f1ddSLingrui98 def shouldFlushByStage2(idx: FtqPtr) = shouldFlushBy(s2, idx) 2173e52bed1SLingrui98 // def shouldFlushByStage3(idx: FtqPtr) = shouldFlushBy(s3, idx) 21809c6f1ddSLingrui98 } 21909c6f1ddSLingrui98} 22009c6f1ddSLingrui98 22109c6f1ddSLingrui98trait HasBackendRedirectInfo extends HasXSParameter { 22209c6f1ddSLingrui98 def numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt + 1 22309c6f1ddSLingrui98 def isLoadReplay(r: Valid[Redirect]) = r.bits.flushItself() 22409c6f1ddSLingrui98} 22509c6f1ddSLingrui98 22609c6f1ddSLingrui98class FtqToCtrlIO(implicit p: Parameters) extends XSBundle with HasBackendRedirectInfo { 22709c6f1ddSLingrui98 val pc_reads = Vec(1 + numRedirect + 1 + 1, Flipped(new FtqRead(UInt(VAddrBits.W)))) 22809c6f1ddSLingrui98 val target_read = Flipped(new FtqRead(UInt(VAddrBits.W))) 22909c6f1ddSLingrui98 def getJumpPcRead = pc_reads.head 23009c6f1ddSLingrui98 def getRedirectPcRead = VecInit(pc_reads.tail.dropRight(2)) 23109c6f1ddSLingrui98 def getMemPredPcRead = pc_reads.init.last 2329aca92b9SYinan Xu def getRobFlushPcRead = pc_reads.last 23309c6f1ddSLingrui98} 23409c6f1ddSLingrui98 23509c6f1ddSLingrui98 23609c6f1ddSLingrui98class FTBEntryGen(implicit p: Parameters) extends XSModule with HasBackendRedirectInfo with HasBPUParameter { 23709c6f1ddSLingrui98 val io = IO(new Bundle { 23809c6f1ddSLingrui98 val start_addr = Input(UInt(VAddrBits.W)) 23909c6f1ddSLingrui98 val old_entry = Input(new FTBEntry) 24009c6f1ddSLingrui98 val pd = Input(new Ftq_pd_Entry) 24109c6f1ddSLingrui98 val cfiIndex = Flipped(Valid(UInt(log2Ceil(PredictWidth).W))) 24209c6f1ddSLingrui98 val target = Input(UInt(VAddrBits.W)) 24309c6f1ddSLingrui98 val hit = Input(Bool()) 24409c6f1ddSLingrui98 val mispredict_vec = Input(Vec(PredictWidth, Bool())) 24509c6f1ddSLingrui98 24609c6f1ddSLingrui98 val new_entry = Output(new FTBEntry) 24709c6f1ddSLingrui98 val new_br_insert_pos = Output(Vec(numBr, Bool())) 24809c6f1ddSLingrui98 val taken_mask = Output(Vec(numBr, Bool())) 24909c6f1ddSLingrui98 val mispred_mask = Output(Vec(numBr+1, Bool())) 25009c6f1ddSLingrui98 25109c6f1ddSLingrui98 // for perf counters 25209c6f1ddSLingrui98 val is_init_entry = Output(Bool()) 25309c6f1ddSLingrui98 val is_old_entry = Output(Bool()) 25409c6f1ddSLingrui98 val is_new_br = Output(Bool()) 25509c6f1ddSLingrui98 val is_jalr_target_modified = Output(Bool()) 25609c6f1ddSLingrui98 val is_always_taken_modified = Output(Bool()) 25709c6f1ddSLingrui98 val is_br_full = Output(Bool()) 25809c6f1ddSLingrui98 }) 25909c6f1ddSLingrui98 26009c6f1ddSLingrui98 // no mispredictions detected at predecode 26109c6f1ddSLingrui98 val hit = io.hit 26209c6f1ddSLingrui98 val pd = io.pd 26309c6f1ddSLingrui98 26409c6f1ddSLingrui98 val init_entry = WireInit(0.U.asTypeOf(new FTBEntry)) 26509c6f1ddSLingrui98 26609c6f1ddSLingrui98 26709c6f1ddSLingrui98 val cfi_is_br = pd.brMask(io.cfiIndex.bits) && io.cfiIndex.valid 26809c6f1ddSLingrui98 val entry_has_jmp = pd.jmpInfo.valid 26909c6f1ddSLingrui98 val new_jmp_is_jal = entry_has_jmp && !pd.jmpInfo.bits(0) && io.cfiIndex.valid 27009c6f1ddSLingrui98 val new_jmp_is_jalr = entry_has_jmp && pd.jmpInfo.bits(0) && io.cfiIndex.valid 27109c6f1ddSLingrui98 val new_jmp_is_call = entry_has_jmp && pd.jmpInfo.bits(1) && io.cfiIndex.valid 27209c6f1ddSLingrui98 val new_jmp_is_ret = entry_has_jmp && pd.jmpInfo.bits(2) && io.cfiIndex.valid 27309c6f1ddSLingrui98 val last_jmp_rvi = entry_has_jmp && pd.jmpOffset === (PredictWidth-1).U && !pd.rvcMask.last 27409c6f1ddSLingrui98 val last_br_rvi = cfi_is_br && io.cfiIndex.bits === (PredictWidth-1).U && !pd.rvcMask.last 27509c6f1ddSLingrui98 27609c6f1ddSLingrui98 val cfi_is_jal = io.cfiIndex.bits === pd.jmpOffset && new_jmp_is_jal 27709c6f1ddSLingrui98 val cfi_is_jalr = io.cfiIndex.bits === pd.jmpOffset && new_jmp_is_jalr 27809c6f1ddSLingrui98 27909c6f1ddSLingrui98 def carryPos = log2Ceil(PredictWidth)+instOffsetBits+1 28009c6f1ddSLingrui98 def getLower(pc: UInt) = pc(carryPos-1, instOffsetBits) 28109c6f1ddSLingrui98 // if not hit, establish a new entry 28209c6f1ddSLingrui98 init_entry.valid := true.B 28309c6f1ddSLingrui98 // tag is left for ftb to assign 284eeb5ff92SLingrui98 285eeb5ff92SLingrui98 // case br 286eeb5ff92SLingrui98 val init_br_slot = init_entry.getSlotForBr(0) 287eeb5ff92SLingrui98 when (cfi_is_br) { 288eeb5ff92SLingrui98 init_br_slot.valid := true.B 289eeb5ff92SLingrui98 init_br_slot.offset := io.cfiIndex.bits 290b37e4b45SLingrui98 init_br_slot.setLowerStatByTarget(io.start_addr, io.target, numBr == 1) 291eeb5ff92SLingrui98 init_entry.always_taken(0) := true.B // set to always taken on init 292eeb5ff92SLingrui98 } 293eeb5ff92SLingrui98 294eeb5ff92SLingrui98 // case jmp 295eeb5ff92SLingrui98 when (entry_has_jmp) { 296eeb5ff92SLingrui98 init_entry.tailSlot.offset := pd.jmpOffset 297eeb5ff92SLingrui98 init_entry.tailSlot.valid := new_jmp_is_jal || new_jmp_is_jalr 298eeb5ff92SLingrui98 init_entry.tailSlot.setLowerStatByTarget(io.start_addr, Mux(cfi_is_jalr, io.target, pd.jalTarget), isShare=false) 299eeb5ff92SLingrui98 } 300eeb5ff92SLingrui98 30109c6f1ddSLingrui98 val jmpPft = getLower(io.start_addr) +& pd.jmpOffset +& Mux(pd.rvcMask(pd.jmpOffset), 1.U, 2.U) 30209c6f1ddSLingrui98 init_entry.pftAddr := Mux(entry_has_jmp, jmpPft, getLower(io.start_addr) + ((FetchWidth*4)>>instOffsetBits).U + Mux(last_br_rvi, 1.U, 0.U)) 30365fddcf0Szoujr init_entry.carry := Mux(entry_has_jmp, jmpPft(carryPos-instOffsetBits), io.start_addr(carryPos-1) || (io.start_addr(carryPos-2, instOffsetBits).andR && last_br_rvi)) 30409c6f1ddSLingrui98 init_entry.isJalr := new_jmp_is_jalr 30509c6f1ddSLingrui98 init_entry.isCall := new_jmp_is_call 30609c6f1ddSLingrui98 init_entry.isRet := new_jmp_is_ret 30709c6f1ddSLingrui98 init_entry.last_is_rvc := Mux(entry_has_jmp, pd.rvcMask(pd.jmpOffset), pd.rvcMask.last) 30809c6f1ddSLingrui98 30909c6f1ddSLingrui98 init_entry.oversize := last_br_rvi || last_jmp_rvi 31009c6f1ddSLingrui98 31109c6f1ddSLingrui98 // if hit, check whether a new cfi(only br is possible) is detected 31209c6f1ddSLingrui98 val oe = io.old_entry 313eeb5ff92SLingrui98 val br_recorded_vec = oe.getBrRecordedVec(io.cfiIndex.bits) 31409c6f1ddSLingrui98 val br_recorded = br_recorded_vec.asUInt.orR 31509c6f1ddSLingrui98 val is_new_br = cfi_is_br && !br_recorded 31609c6f1ddSLingrui98 val new_br_offset = io.cfiIndex.bits 31709c6f1ddSLingrui98 // vec(i) means new br will be inserted BEFORE old br(i) 318eeb5ff92SLingrui98 val allBrSlotsVec = oe.allSlotsForBr 31909c6f1ddSLingrui98 val new_br_insert_onehot = VecInit((0 until numBr).map{ 32009c6f1ddSLingrui98 i => i match { 321eeb5ff92SLingrui98 case 0 => 322eeb5ff92SLingrui98 !allBrSlotsVec(0).valid || new_br_offset < allBrSlotsVec(0).offset 323eeb5ff92SLingrui98 case idx => 324eeb5ff92SLingrui98 allBrSlotsVec(idx-1).valid && new_br_offset > allBrSlotsVec(idx-1).offset && 325eeb5ff92SLingrui98 (!allBrSlotsVec(idx).valid || new_br_offset < allBrSlotsVec(idx).offset) 32609c6f1ddSLingrui98 } 32709c6f1ddSLingrui98 }) 32809c6f1ddSLingrui98 32909c6f1ddSLingrui98 val old_entry_modified = WireInit(io.old_entry) 33009c6f1ddSLingrui98 for (i <- 0 until numBr) { 331eeb5ff92SLingrui98 val slot = old_entry_modified.allSlotsForBr(i) 332eeb5ff92SLingrui98 when (new_br_insert_onehot(i)) { 333eeb5ff92SLingrui98 slot.valid := true.B 334eeb5ff92SLingrui98 slot.offset := new_br_offset 335b37e4b45SLingrui98 slot.setLowerStatByTarget(io.start_addr, io.target, i == numBr-1) 336eeb5ff92SLingrui98 old_entry_modified.always_taken(i) := true.B 337eeb5ff92SLingrui98 }.elsewhen (new_br_offset > oe.allSlotsForBr(i).offset) { 338eeb5ff92SLingrui98 old_entry_modified.always_taken(i) := false.B 339eeb5ff92SLingrui98 // all other fields remain unchanged 340eeb5ff92SLingrui98 }.otherwise { 341eeb5ff92SLingrui98 // case i == 0, remain unchanged 342eeb5ff92SLingrui98 if (i != 0) { 343b37e4b45SLingrui98 val noNeedToMoveFromFormerSlot = (i == numBr-1).B && !oe.brSlots.last.valid 344eeb5ff92SLingrui98 when (!noNeedToMoveFromFormerSlot) { 345eeb5ff92SLingrui98 slot.fromAnotherSlot(oe.allSlotsForBr(i-1)) 346eeb5ff92SLingrui98 old_entry_modified.always_taken(i) := oe.always_taken(i) 34709c6f1ddSLingrui98 } 348eeb5ff92SLingrui98 } 349eeb5ff92SLingrui98 } 350eeb5ff92SLingrui98 } 35109c6f1ddSLingrui98 352eeb5ff92SLingrui98 // two circumstances: 353eeb5ff92SLingrui98 // 1. oe: | br | j |, new br should be in front of j, thus addr of j should be new pft 354eeb5ff92SLingrui98 // 2. oe: | br | br |, new br could be anywhere between, thus new pft is the addr of either 355eeb5ff92SLingrui98 // the previous last br or the new br 356eeb5ff92SLingrui98 val may_have_to_replace = oe.noEmptySlotForNewBr 357eeb5ff92SLingrui98 val pft_need_to_change = is_new_br && may_have_to_replace 35809c6f1ddSLingrui98 // it should either be the given last br or the new br 35909c6f1ddSLingrui98 when (pft_need_to_change) { 360eeb5ff92SLingrui98 val new_pft_offset = 361710a8720SLingrui98 Mux(!new_br_insert_onehot.asUInt.orR, 362710a8720SLingrui98 new_br_offset, oe.allSlotsForBr.last.offset) 363eeb5ff92SLingrui98 364710a8720SLingrui98 // set jmp to invalid 36509c6f1ddSLingrui98 old_entry_modified.pftAddr := getLower(io.start_addr) + new_pft_offset 36609c6f1ddSLingrui98 old_entry_modified.last_is_rvc := pd.rvcMask(new_pft_offset - 1.U) // TODO: fix this 36709c6f1ddSLingrui98 old_entry_modified.carry := (getLower(io.start_addr) +& new_pft_offset).head(1).asBool 36809c6f1ddSLingrui98 old_entry_modified.oversize := false.B 36909c6f1ddSLingrui98 old_entry_modified.isCall := false.B 37009c6f1ddSLingrui98 old_entry_modified.isRet := false.B 371eeb5ff92SLingrui98 old_entry_modified.isJalr := false.B 37209c6f1ddSLingrui98 } 37309c6f1ddSLingrui98 37409c6f1ddSLingrui98 val old_entry_jmp_target_modified = WireInit(oe) 375710a8720SLingrui98 val old_target = oe.tailSlot.getTarget(io.start_addr) // may be wrong because we store only 20 lowest bits 376b37e4b45SLingrui98 val old_tail_is_jmp = !oe.tailSlot.sharing 377eeb5ff92SLingrui98 val jalr_target_modified = cfi_is_jalr && (old_target =/= io.target) && old_tail_is_jmp // TODO: pass full jalr target 3783bcae573SLingrui98 when (jalr_target_modified) { 37909c6f1ddSLingrui98 old_entry_jmp_target_modified.setByJmpTarget(io.start_addr, io.target) 38009c6f1ddSLingrui98 old_entry_jmp_target_modified.always_taken := 0.U.asTypeOf(Vec(numBr, Bool())) 38109c6f1ddSLingrui98 } 38209c6f1ddSLingrui98 38309c6f1ddSLingrui98 val old_entry_always_taken = WireInit(oe) 38409c6f1ddSLingrui98 val always_taken_modified_vec = Wire(Vec(numBr, Bool())) // whether modified or not 38509c6f1ddSLingrui98 for (i <- 0 until numBr) { 38609c6f1ddSLingrui98 old_entry_always_taken.always_taken(i) := 38709c6f1ddSLingrui98 oe.always_taken(i) && io.cfiIndex.valid && oe.brValids(i) && io.cfiIndex.bits === oe.brOffset(i) 388710a8720SLingrui98 always_taken_modified_vec(i) := oe.always_taken(i) && !old_entry_always_taken.always_taken(i) 38909c6f1ddSLingrui98 } 39009c6f1ddSLingrui98 val always_taken_modified = always_taken_modified_vec.reduce(_||_) 39109c6f1ddSLingrui98 39209c6f1ddSLingrui98 39309c6f1ddSLingrui98 39409c6f1ddSLingrui98 val derived_from_old_entry = 39509c6f1ddSLingrui98 Mux(is_new_br, old_entry_modified, 3963bcae573SLingrui98 Mux(jalr_target_modified, old_entry_jmp_target_modified, old_entry_always_taken)) 39709c6f1ddSLingrui98 39809c6f1ddSLingrui98 39909c6f1ddSLingrui98 io.new_entry := Mux(!hit, init_entry, derived_from_old_entry) 40009c6f1ddSLingrui98 40109c6f1ddSLingrui98 io.new_br_insert_pos := new_br_insert_onehot 40209c6f1ddSLingrui98 io.taken_mask := VecInit((io.new_entry.brOffset zip io.new_entry.brValids).map{ 40309c6f1ddSLingrui98 case (off, v) => io.cfiIndex.bits === off && io.cfiIndex.valid && v 40409c6f1ddSLingrui98 }) 40509c6f1ddSLingrui98 for (i <- 0 until numBr) { 40609c6f1ddSLingrui98 io.mispred_mask(i) := io.new_entry.brValids(i) && io.mispredict_vec(io.new_entry.brOffset(i)) 40709c6f1ddSLingrui98 } 40809c6f1ddSLingrui98 io.mispred_mask.last := io.new_entry.jmpValid && io.mispredict_vec(pd.jmpOffset) 40909c6f1ddSLingrui98 41009c6f1ddSLingrui98 // for perf counters 41109c6f1ddSLingrui98 io.is_init_entry := !hit 4123bcae573SLingrui98 io.is_old_entry := hit && !is_new_br && !jalr_target_modified && !always_taken_modified 41309c6f1ddSLingrui98 io.is_new_br := hit && is_new_br 4143bcae573SLingrui98 io.is_jalr_target_modified := hit && jalr_target_modified 41509c6f1ddSLingrui98 io.is_always_taken_modified := hit && always_taken_modified 416eeb5ff92SLingrui98 io.is_br_full := hit && is_new_br && may_have_to_replace 41709c6f1ddSLingrui98} 41809c6f1ddSLingrui98 41909c6f1ddSLingrui98class Ftq(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper 420e30430c2SJay with HasBackendRedirectInfo with BPUUtils with HasBPUConst with HasPerfEvents 421e30430c2SJay with HasICacheParameters{ 42209c6f1ddSLingrui98 val io = IO(new Bundle { 42309c6f1ddSLingrui98 val fromBpu = Flipped(new BpuToFtqIO) 42409c6f1ddSLingrui98 val fromIfu = Flipped(new IfuToFtqIO) 42509c6f1ddSLingrui98 val fromBackend = Flipped(new CtrlToFtqIO) 42609c6f1ddSLingrui98 42709c6f1ddSLingrui98 val toBpu = new FtqToBpuIO 42809c6f1ddSLingrui98 val toIfu = new FtqToIfuIO 42909c6f1ddSLingrui98 val toBackend = new FtqToCtrlIO 43009c6f1ddSLingrui98 4317052722fSJay val toPrefetch = new FtqPrefechBundle 4327052722fSJay 43309c6f1ddSLingrui98 val bpuInfo = new Bundle { 43409c6f1ddSLingrui98 val bpRight = Output(UInt(XLEN.W)) 43509c6f1ddSLingrui98 val bpWrong = Output(UInt(XLEN.W)) 43609c6f1ddSLingrui98 } 43709c6f1ddSLingrui98 }) 43809c6f1ddSLingrui98 io.bpuInfo := DontCare 43909c6f1ddSLingrui98 440df5b4b8eSYinan Xu val backendRedirect = io.fromBackend.redirect 441df5b4b8eSYinan Xu val backendRedirectReg = RegNext(io.fromBackend.redirect) 44209c6f1ddSLingrui98 443df5b4b8eSYinan Xu val stage2Flush = backendRedirect.valid 44409c6f1ddSLingrui98 val backendFlush = stage2Flush || RegNext(stage2Flush) 44509c6f1ddSLingrui98 val ifuFlush = Wire(Bool()) 44609c6f1ddSLingrui98 44709c6f1ddSLingrui98 val flush = stage2Flush || RegNext(stage2Flush) 44809c6f1ddSLingrui98 44909c6f1ddSLingrui98 val allowBpuIn, allowToIfu = WireInit(false.B) 45009c6f1ddSLingrui98 val flushToIfu = !allowToIfu 451df5b4b8eSYinan Xu allowBpuIn := !ifuFlush && !backendRedirect.valid && !backendRedirectReg.valid 452df5b4b8eSYinan Xu allowToIfu := !ifuFlush && !backendRedirect.valid && !backendRedirectReg.valid 45309c6f1ddSLingrui98 454e30430c2SJay val bpuPtr, ifuPtr, ifuWbPtr, commPtr = RegInit(FtqPtr(false.B, 0.U)) 45509c6f1ddSLingrui98 val validEntries = distanceBetween(bpuPtr, commPtr) 45609c6f1ddSLingrui98 45709c6f1ddSLingrui98 // ********************************************************************** 45809c6f1ddSLingrui98 // **************************** enq from bpu **************************** 45909c6f1ddSLingrui98 // ********************************************************************** 46009c6f1ddSLingrui98 val new_entry_ready = validEntries < FtqSize.U 46109c6f1ddSLingrui98 io.fromBpu.resp.ready := new_entry_ready 46209c6f1ddSLingrui98 46309c6f1ddSLingrui98 val bpu_s2_resp = io.fromBpu.resp.bits.s2 4643e52bed1SLingrui98 // val bpu_s3_resp = io.fromBpu.resp.bits.s3 46509c6f1ddSLingrui98 val bpu_s2_redirect = bpu_s2_resp.valid && bpu_s2_resp.hasRedirect 4663e52bed1SLingrui98 // val bpu_s3_redirect = bpu_s3_resp.valid && bpu_s3_resp.hasRedirect 46709c6f1ddSLingrui98 46809c6f1ddSLingrui98 io.toBpu.enq_ptr := bpuPtr 46909c6f1ddSLingrui98 val enq_fire = io.fromBpu.resp.fire() && allowBpuIn // from bpu s1 4703e52bed1SLingrui98 val bpu_in_fire = (io.fromBpu.resp.fire() || bpu_s2_redirect/* || bpu_s3_redirect */) && allowBpuIn 47109c6f1ddSLingrui98 472b37e4b45SLingrui98 val bpu_in_resp = io.fromBpu.resp.bits.selectedResp 473b37e4b45SLingrui98 val bpu_in_stage = io.fromBpu.resp.bits.selectedRespIdx 47409c6f1ddSLingrui98 val bpu_in_resp_ptr = Mux(bpu_in_stage === BP_S1, bpuPtr, bpu_in_resp.ftq_idx) 47509c6f1ddSLingrui98 val bpu_in_resp_idx = bpu_in_resp_ptr.value 47609c6f1ddSLingrui98 4779aca92b9SYinan Xu // read ports: jumpPc + redirects + loadPred + robFlush + ifuReq1 + ifuReq2 + commitUpdate 47809c6f1ddSLingrui98 val ftq_pc_mem = Module(new SyncDataModuleTemplate(new Ftq_RF_Components, FtqSize, 1+numRedirect+2+1+1+1, 1)) 47909c6f1ddSLingrui98 // resp from uBTB 48009c6f1ddSLingrui98 ftq_pc_mem.io.wen(0) := bpu_in_fire 48109c6f1ddSLingrui98 ftq_pc_mem.io.waddr(0) := bpu_in_resp_idx 48209c6f1ddSLingrui98 ftq_pc_mem.io.wdata(0).fromBranchPrediction(bpu_in_resp) 48309c6f1ddSLingrui98 48409c6f1ddSLingrui98 // ifuRedirect + backendRedirect + commit 48509c6f1ddSLingrui98 val ftq_redirect_sram = Module(new FtqNRSRAM(new Ftq_Redirect_SRAMEntry, 1+1+1)) 48609c6f1ddSLingrui98 // these info is intended to enq at the last stage of bpu 48709c6f1ddSLingrui98 ftq_redirect_sram.io.wen := io.fromBpu.resp.bits.lastStage.valid 48809c6f1ddSLingrui98 ftq_redirect_sram.io.waddr := io.fromBpu.resp.bits.lastStage.ftq_idx.value 48909c6f1ddSLingrui98 ftq_redirect_sram.io.wdata.fromBranchPrediction(io.fromBpu.resp.bits.lastStage) 49009c6f1ddSLingrui98 49109c6f1ddSLingrui98 val ftq_meta_1r_sram = Module(new FtqNRSRAM(new Ftq_1R_SRAMEntry, 1)) 49209c6f1ddSLingrui98 // these info is intended to enq at the last stage of bpu 49309c6f1ddSLingrui98 ftq_meta_1r_sram.io.wen := io.fromBpu.resp.bits.lastStage.valid 49409c6f1ddSLingrui98 ftq_meta_1r_sram.io.waddr := io.fromBpu.resp.bits.lastStage.ftq_idx.value 49509c6f1ddSLingrui98 ftq_meta_1r_sram.io.wdata.meta := io.fromBpu.resp.bits.meta 49609c6f1ddSLingrui98 // ifuRedirect + backendRedirect + commit 49709c6f1ddSLingrui98 val ftb_entry_mem = Module(new SyncDataModuleTemplate(new FTBEntry, FtqSize, 1+1+1, 1)) 49809c6f1ddSLingrui98 ftb_entry_mem.io.wen(0) := io.fromBpu.resp.bits.lastStage.valid 49909c6f1ddSLingrui98 ftb_entry_mem.io.waddr(0) := io.fromBpu.resp.bits.lastStage.ftq_idx.value 50009c6f1ddSLingrui98 ftb_entry_mem.io.wdata(0) := io.fromBpu.resp.bits.lastStage.ftb_entry 50109c6f1ddSLingrui98 50209c6f1ddSLingrui98 50309c6f1ddSLingrui98 // multi-write 504b37e4b45SLingrui98 val update_target = Reg(Vec(FtqSize, UInt(VAddrBits.W))) // could be taken target or fallThrough 50509c6f1ddSLingrui98 val cfiIndex_vec = Reg(Vec(FtqSize, ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))) 50609c6f1ddSLingrui98 val mispredict_vec = Reg(Vec(FtqSize, Vec(PredictWidth, Bool()))) 50709c6f1ddSLingrui98 val pred_stage = Reg(Vec(FtqSize, UInt(2.W))) 50809c6f1ddSLingrui98 50909c6f1ddSLingrui98 val c_invalid :: c_valid :: c_commited :: Nil = Enum(3) 51009c6f1ddSLingrui98 val commitStateQueue = RegInit(VecInit(Seq.fill(FtqSize) { 51109c6f1ddSLingrui98 VecInit(Seq.fill(PredictWidth)(c_invalid)) 51209c6f1ddSLingrui98 })) 51309c6f1ddSLingrui98 51409c6f1ddSLingrui98 val f_to_send :: f_sent :: Nil = Enum(2) 51509c6f1ddSLingrui98 val entry_fetch_status = RegInit(VecInit(Seq.fill(FtqSize)(f_sent))) 51609c6f1ddSLingrui98 51709c6f1ddSLingrui98 val h_not_hit :: h_false_hit :: h_hit :: Nil = Enum(3) 51809c6f1ddSLingrui98 val entry_hit_status = RegInit(VecInit(Seq.fill(FtqSize)(h_not_hit))) 51909c6f1ddSLingrui98 52009c6f1ddSLingrui98 52109c6f1ddSLingrui98 when (bpu_in_fire) { 52209c6f1ddSLingrui98 entry_fetch_status(bpu_in_resp_idx) := f_to_send 52309c6f1ddSLingrui98 commitStateQueue(bpu_in_resp_idx) := VecInit(Seq.fill(PredictWidth)(c_invalid)) 524b37e4b45SLingrui98 cfiIndex_vec(bpu_in_resp_idx) := bpu_in_resp.cfiIndex 52509c6f1ddSLingrui98 mispredict_vec(bpu_in_resp_idx) := WireInit(VecInit(Seq.fill(PredictWidth)(false.B))) 526b37e4b45SLingrui98 update_target(bpu_in_resp_idx) := bpu_in_resp.getTarget 52709c6f1ddSLingrui98 pred_stage(bpu_in_resp_idx) := bpu_in_stage 52809c6f1ddSLingrui98 } 52909c6f1ddSLingrui98 53009c6f1ddSLingrui98 bpuPtr := bpuPtr + enq_fire 53109c6f1ddSLingrui98 ifuPtr := ifuPtr + io.toIfu.req.fire 53209c6f1ddSLingrui98 53309c6f1ddSLingrui98 // only use ftb result to assign hit status 53409c6f1ddSLingrui98 when (bpu_s2_resp.valid) { 535b37e4b45SLingrui98 entry_hit_status(bpu_s2_resp.ftq_idx.value) := Mux(bpu_s2_resp.full_pred.hit, h_hit, h_not_hit) 53609c6f1ddSLingrui98 } 53709c6f1ddSLingrui98 53809c6f1ddSLingrui98 5392f4a3aa4SLingrui98 io.toIfu.flushFromBpu.s2.valid := bpu_s2_redirect 54009c6f1ddSLingrui98 io.toIfu.flushFromBpu.s2.bits := bpu_s2_resp.ftq_idx 54109c6f1ddSLingrui98 when (bpu_s2_resp.valid && bpu_s2_resp.hasRedirect) { 54209c6f1ddSLingrui98 bpuPtr := bpu_s2_resp.ftq_idx + 1.U 54309c6f1ddSLingrui98 // only when ifuPtr runs ahead of bpu s2 resp should we recover it 54409c6f1ddSLingrui98 when (!isBefore(ifuPtr, bpu_s2_resp.ftq_idx)) { 54509c6f1ddSLingrui98 ifuPtr := bpu_s2_resp.ftq_idx 54609c6f1ddSLingrui98 } 54709c6f1ddSLingrui98 } 54809c6f1ddSLingrui98 54909c6f1ddSLingrui98 XSError(isBefore(bpuPtr, ifuPtr) && !isFull(bpuPtr, ifuPtr), "\nifuPtr is before bpuPtr!\n") 55009c6f1ddSLingrui98 55109c6f1ddSLingrui98 // **************************************************************** 55209c6f1ddSLingrui98 // **************************** to ifu **************************** 55309c6f1ddSLingrui98 // **************************************************************** 55409c6f1ddSLingrui98 val bpu_in_bypass_buf = RegEnable(ftq_pc_mem.io.wdata(0), enable=bpu_in_fire) 55509c6f1ddSLingrui98 val bpu_in_bypass_ptr = RegNext(bpu_in_resp_ptr) 55609c6f1ddSLingrui98 val last_cycle_bpu_in = RegNext(bpu_in_fire) 55709c6f1ddSLingrui98 val last_cycle_to_ifu_fire = RegNext(io.toIfu.req.fire) 55809c6f1ddSLingrui98 55909c6f1ddSLingrui98 // read pc and target 56009c6f1ddSLingrui98 ftq_pc_mem.io.raddr.init.init.last := ifuPtr.value 56109c6f1ddSLingrui98 ftq_pc_mem.io.raddr.init.last := (ifuPtr+1.U).value 56209c6f1ddSLingrui98 5635ff19bd8SLingrui98 io.toIfu.req.valid := allowToIfu && entry_fetch_status(ifuPtr.value) === f_to_send && ifuPtr =/= bpuPtr 5645ff19bd8SLingrui98 io.toIfu.req.bits.ftqIdx := ifuPtr 565b37e4b45SLingrui98 io.toIfu.req.bits.nextStartAddr := update_target(ifuPtr.value) 5665ff19bd8SLingrui98 io.toIfu.req.bits.ftqOffset := cfiIndex_vec(ifuPtr.value) 56709c6f1ddSLingrui98 568b37e4b45SLingrui98 val toIfuPcBundle = Wire(new Ftq_RF_Components) 5697052722fSJay 57009c6f1ddSLingrui98 when (last_cycle_bpu_in && bpu_in_bypass_ptr === ifuPtr) { 571b37e4b45SLingrui98 toIfuPcBundle := bpu_in_bypass_buf 57209c6f1ddSLingrui98 }.elsewhen (last_cycle_to_ifu_fire) { 573b37e4b45SLingrui98 toIfuPcBundle := ftq_pc_mem.io.rdata.init.last 57409c6f1ddSLingrui98 }.otherwise { 575b37e4b45SLingrui98 toIfuPcBundle := ftq_pc_mem.io.rdata.init.init.last 57609c6f1ddSLingrui98 } 57709c6f1ddSLingrui98 578b37e4b45SLingrui98 io.toIfu.req.bits.fromFtqPcBundle(toIfuPcBundle) 579b37e4b45SLingrui98 58009c6f1ddSLingrui98 // when fall through is smaller in value than start address, there must be a false hit 581b37e4b45SLingrui98 when (toIfuPcBundle.fallThruError && entry_hit_status(ifuPtr.value) === h_hit) { 58209c6f1ddSLingrui98 when (io.toIfu.req.fire && 5833e52bed1SLingrui98 !(bpu_s2_redirect && bpu_s2_resp.ftq_idx === ifuPtr)/* && 5843e52bed1SLingrui98 !(bpu_s3_redirect && bpu_s3_resp.ftq_idx === ifuPtr) */ 58509c6f1ddSLingrui98 ) { 58609c6f1ddSLingrui98 entry_hit_status(ifuPtr.value) := h_false_hit 587352db50aSLingrui98 // XSError(true.B, "FTB false hit by fallThroughError, startAddr: %x, fallTHru: %x\n", io.toIfu.req.bits.startAddr, io.toIfu.req.bits.nextStartAddr) 58809c6f1ddSLingrui98 } 589b37e4b45SLingrui98 XSDebug(true.B, "fallThruError! start:%x, fallThru:%x\n", io.toIfu.req.bits.startAddr, io.toIfu.req.bits.nextStartAddr) 59009c6f1ddSLingrui98 } 59109c6f1ddSLingrui98 59209c6f1ddSLingrui98 val ifu_req_should_be_flushed = 5933e52bed1SLingrui98 io.toIfu.flushFromBpu.shouldFlushByStage2(io.toIfu.req.bits.ftqIdx)/* || 5943e52bed1SLingrui98 io.toIfu.flushFromBpu.shouldFlushByStage3(io.toIfu.req.bits.ftqIdx) */ 59509c6f1ddSLingrui98 59609c6f1ddSLingrui98 when (io.toIfu.req.fire && !ifu_req_should_be_flushed) { 59709c6f1ddSLingrui98 entry_fetch_status(ifuPtr.value) := f_sent 59809c6f1ddSLingrui98 } 59909c6f1ddSLingrui98 60009c6f1ddSLingrui98 // ********************************************************************* 60109c6f1ddSLingrui98 // **************************** wb from ifu **************************** 60209c6f1ddSLingrui98 // ********************************************************************* 60309c6f1ddSLingrui98 val pdWb = io.fromIfu.pdWb 60409c6f1ddSLingrui98 val pds = pdWb.bits.pd 60509c6f1ddSLingrui98 val ifu_wb_valid = pdWb.valid 60609c6f1ddSLingrui98 val ifu_wb_idx = pdWb.bits.ftqIdx.value 60709c6f1ddSLingrui98 // read ports: commit update 60809c6f1ddSLingrui98 val ftq_pd_mem = Module(new SyncDataModuleTemplate(new Ftq_pd_Entry, FtqSize, 1, 1)) 60909c6f1ddSLingrui98 ftq_pd_mem.io.wen(0) := ifu_wb_valid 61009c6f1ddSLingrui98 ftq_pd_mem.io.waddr(0) := pdWb.bits.ftqIdx.value 61109c6f1ddSLingrui98 ftq_pd_mem.io.wdata(0).fromPdWb(pdWb.bits) 61209c6f1ddSLingrui98 61309c6f1ddSLingrui98 val hit_pd_valid = entry_hit_status(ifu_wb_idx) === h_hit && ifu_wb_valid 61409c6f1ddSLingrui98 val hit_pd_mispred = hit_pd_valid && pdWb.bits.misOffset.valid 61509c6f1ddSLingrui98 val hit_pd_mispred_reg = RegNext(hit_pd_mispred, init=false.B) 61609c6f1ddSLingrui98 val pd_reg = RegEnable(pds, enable = pdWb.valid) 61709c6f1ddSLingrui98 val start_pc_reg = RegEnable(pdWb.bits.pc(0), enable = pdWb.valid) 61809c6f1ddSLingrui98 val wb_idx_reg = RegEnable(ifu_wb_idx, enable = pdWb.valid) 61909c6f1ddSLingrui98 62009c6f1ddSLingrui98 when (ifu_wb_valid) { 62109c6f1ddSLingrui98 val comm_stq_wen = VecInit(pds.map(_.valid).zip(pdWb.bits.instrRange).map{ 62209c6f1ddSLingrui98 case (v, inRange) => v && inRange 62309c6f1ddSLingrui98 }) 62409c6f1ddSLingrui98 (commitStateQueue(ifu_wb_idx) zip comm_stq_wen).map{ 62509c6f1ddSLingrui98 case (qe, v) => when (v) { qe := c_valid } 62609c6f1ddSLingrui98 } 62709c6f1ddSLingrui98 } 62809c6f1ddSLingrui98 62909c6f1ddSLingrui98 ifuWbPtr := ifuWbPtr + ifu_wb_valid 63009c6f1ddSLingrui98 63109c6f1ddSLingrui98 ftb_entry_mem.io.raddr.head := ifu_wb_idx 63209c6f1ddSLingrui98 val has_false_hit = WireInit(false.B) 63309c6f1ddSLingrui98 when (RegNext(hit_pd_valid)) { 63409c6f1ddSLingrui98 // check for false hit 63509c6f1ddSLingrui98 val pred_ftb_entry = ftb_entry_mem.io.rdata.head 636eeb5ff92SLingrui98 val brSlots = pred_ftb_entry.brSlots 637eeb5ff92SLingrui98 val tailSlot = pred_ftb_entry.tailSlot 63809c6f1ddSLingrui98 // we check cfis that bpu predicted 63909c6f1ddSLingrui98 640eeb5ff92SLingrui98 // bpu predicted branches but denied by predecode 641eeb5ff92SLingrui98 val br_false_hit = 642eeb5ff92SLingrui98 brSlots.map{ 643eeb5ff92SLingrui98 s => s.valid && !(pd_reg(s.offset).valid && pd_reg(s.offset).isBr) 644eeb5ff92SLingrui98 }.reduce(_||_) || 645b37e4b45SLingrui98 (tailSlot.valid && pred_ftb_entry.tailSlot.sharing && 646eeb5ff92SLingrui98 !(pd_reg(tailSlot.offset).valid && pd_reg(tailSlot.offset).isBr)) 647eeb5ff92SLingrui98 648eeb5ff92SLingrui98 val jmpOffset = tailSlot.offset 64909c6f1ddSLingrui98 val jmp_pd = pd_reg(jmpOffset) 65009c6f1ddSLingrui98 val jal_false_hit = pred_ftb_entry.jmpValid && 65109c6f1ddSLingrui98 ((pred_ftb_entry.isJal && !(jmp_pd.valid && jmp_pd.isJal)) || 65209c6f1ddSLingrui98 (pred_ftb_entry.isJalr && !(jmp_pd.valid && jmp_pd.isJalr)) || 65309c6f1ddSLingrui98 (pred_ftb_entry.isCall && !(jmp_pd.valid && jmp_pd.isCall)) || 65409c6f1ddSLingrui98 (pred_ftb_entry.isRet && !(jmp_pd.valid && jmp_pd.isRet)) 65509c6f1ddSLingrui98 ) 65609c6f1ddSLingrui98 65709c6f1ddSLingrui98 has_false_hit := br_false_hit || jal_false_hit || hit_pd_mispred_reg 65865fddcf0Szoujr XSDebug(has_false_hit, "FTB false hit by br or jal or hit_pd, startAddr: %x\n", pdWb.bits.pc(0)) 65965fddcf0Szoujr 660352db50aSLingrui98 // assert(!has_false_hit) 66109c6f1ddSLingrui98 } 66209c6f1ddSLingrui98 66309c6f1ddSLingrui98 when (has_false_hit) { 66409c6f1ddSLingrui98 entry_hit_status(wb_idx_reg) := h_false_hit 66509c6f1ddSLingrui98 } 66609c6f1ddSLingrui98 66709c6f1ddSLingrui98 66809c6f1ddSLingrui98 // ********************************************************************** 66909c6f1ddSLingrui98 // **************************** backend read **************************** 67009c6f1ddSLingrui98 // ********************************************************************** 67109c6f1ddSLingrui98 67209c6f1ddSLingrui98 // pc reads 67309c6f1ddSLingrui98 for ((req, i) <- io.toBackend.pc_reads.zipWithIndex) { 67409c6f1ddSLingrui98 ftq_pc_mem.io.raddr(i) := req.ptr.value 67509c6f1ddSLingrui98 req.data := ftq_pc_mem.io.rdata(i).getPc(RegNext(req.offset)) 67609c6f1ddSLingrui98 } 67709c6f1ddSLingrui98 // target read 67809c6f1ddSLingrui98 io.toBackend.target_read.data := RegNext(update_target(io.toBackend.target_read.ptr.value)) 67909c6f1ddSLingrui98 68009c6f1ddSLingrui98 // ******************************************************************************* 68109c6f1ddSLingrui98 // **************************** redirect from backend **************************** 68209c6f1ddSLingrui98 // ******************************************************************************* 68309c6f1ddSLingrui98 68409c6f1ddSLingrui98 // redirect read cfiInfo, couples to redirectGen s2 685df5b4b8eSYinan Xu ftq_redirect_sram.io.ren.init.last := io.fromBackend.redirect.valid 686df5b4b8eSYinan Xu ftq_redirect_sram.io.raddr.init.last := io.fromBackend.redirect.bits.ftqIdx.value 68709c6f1ddSLingrui98 688df5b4b8eSYinan Xu ftb_entry_mem.io.raddr.init.last := io.fromBackend.redirect.bits.ftqIdx.value 68909c6f1ddSLingrui98 69009c6f1ddSLingrui98 val stage3CfiInfo = ftq_redirect_sram.io.rdata.init.last 691df5b4b8eSYinan Xu val fromBackendRedirect = WireInit(backendRedirectReg) 69209c6f1ddSLingrui98 val backendRedirectCfi = fromBackendRedirect.bits.cfiUpdate 69309c6f1ddSLingrui98 backendRedirectCfi.fromFtqRedirectSram(stage3CfiInfo) 69409c6f1ddSLingrui98 69509c6f1ddSLingrui98 val r_ftb_entry = ftb_entry_mem.io.rdata.init.last 69609c6f1ddSLingrui98 val r_ftqOffset = fromBackendRedirect.bits.ftqOffset 69709c6f1ddSLingrui98 69809c6f1ddSLingrui98 when (entry_hit_status(fromBackendRedirect.bits.ftqIdx.value) === h_hit) { 69909c6f1ddSLingrui98 backendRedirectCfi.shift := PopCount(r_ftb_entry.getBrMaskByOffset(r_ftqOffset)) +& 70009c6f1ddSLingrui98 (backendRedirectCfi.pd.isBr && !r_ftb_entry.brIsSaved(r_ftqOffset) && 701eeb5ff92SLingrui98 !r_ftb_entry.newBrCanNotInsert(r_ftqOffset)) 70209c6f1ddSLingrui98 70309c6f1ddSLingrui98 backendRedirectCfi.addIntoHist := backendRedirectCfi.pd.isBr && (r_ftb_entry.brIsSaved(r_ftqOffset) || 704eeb5ff92SLingrui98 !r_ftb_entry.newBrCanNotInsert(r_ftqOffset)) 70509c6f1ddSLingrui98 }.otherwise { 70609c6f1ddSLingrui98 backendRedirectCfi.shift := (backendRedirectCfi.pd.isBr && backendRedirectCfi.taken).asUInt 70709c6f1ddSLingrui98 backendRedirectCfi.addIntoHist := backendRedirectCfi.pd.isBr.asUInt 70809c6f1ddSLingrui98 } 70909c6f1ddSLingrui98 71009c6f1ddSLingrui98 71109c6f1ddSLingrui98 // *************************************************************************** 71209c6f1ddSLingrui98 // **************************** redirect from ifu **************************** 71309c6f1ddSLingrui98 // *************************************************************************** 71409c6f1ddSLingrui98 val fromIfuRedirect = WireInit(0.U.asTypeOf(Valid(new Redirect))) 71509c6f1ddSLingrui98 fromIfuRedirect.valid := pdWb.valid && pdWb.bits.misOffset.valid && !backendFlush 71609c6f1ddSLingrui98 fromIfuRedirect.bits.ftqIdx := pdWb.bits.ftqIdx 71709c6f1ddSLingrui98 fromIfuRedirect.bits.ftqOffset := pdWb.bits.misOffset.bits 71809c6f1ddSLingrui98 fromIfuRedirect.bits.level := RedirectLevel.flushAfter 71909c6f1ddSLingrui98 72009c6f1ddSLingrui98 val ifuRedirectCfiUpdate = fromIfuRedirect.bits.cfiUpdate 72109c6f1ddSLingrui98 ifuRedirectCfiUpdate.pc := pdWb.bits.pc(pdWb.bits.misOffset.bits) 72209c6f1ddSLingrui98 ifuRedirectCfiUpdate.pd := pdWb.bits.pd(pdWb.bits.misOffset.bits) 72309c6f1ddSLingrui98 ifuRedirectCfiUpdate.predTaken := cfiIndex_vec(pdWb.bits.ftqIdx.value).valid 72409c6f1ddSLingrui98 ifuRedirectCfiUpdate.target := pdWb.bits.target 72509c6f1ddSLingrui98 ifuRedirectCfiUpdate.taken := pdWb.bits.cfiOffset.valid 72609c6f1ddSLingrui98 ifuRedirectCfiUpdate.isMisPred := pdWb.bits.misOffset.valid 72709c6f1ddSLingrui98 72809c6f1ddSLingrui98 val ifuRedirectReg = RegNext(fromIfuRedirect, init=0.U.asTypeOf(Valid(new Redirect))) 72909c6f1ddSLingrui98 val ifuRedirectToBpu = WireInit(ifuRedirectReg) 73009c6f1ddSLingrui98 ifuFlush := fromIfuRedirect.valid || ifuRedirectToBpu.valid 73109c6f1ddSLingrui98 73209c6f1ddSLingrui98 ftq_redirect_sram.io.ren.head := fromIfuRedirect.valid 73309c6f1ddSLingrui98 ftq_redirect_sram.io.raddr.head := fromIfuRedirect.bits.ftqIdx.value 73409c6f1ddSLingrui98 73509c6f1ddSLingrui98 ftb_entry_mem.io.raddr.head := fromIfuRedirect.bits.ftqIdx.value 73609c6f1ddSLingrui98 73709c6f1ddSLingrui98 val toBpuCfi = ifuRedirectToBpu.bits.cfiUpdate 73809c6f1ddSLingrui98 toBpuCfi.fromFtqRedirectSram(ftq_redirect_sram.io.rdata.head) 73909c6f1ddSLingrui98 when (ifuRedirectReg.bits.cfiUpdate.pd.isRet) { 74009c6f1ddSLingrui98 toBpuCfi.target := toBpuCfi.rasEntry.retAddr 74109c6f1ddSLingrui98 } 74209c6f1ddSLingrui98 74309c6f1ddSLingrui98 // ********************************************************************* 74409c6f1ddSLingrui98 // **************************** wb from exu **************************** 74509c6f1ddSLingrui98 // ********************************************************************* 74609c6f1ddSLingrui98 74709c6f1ddSLingrui98 def extractRedirectInfo(wb: Valid[Redirect]) = { 74809c6f1ddSLingrui98 val ftqIdx = wb.bits.ftqIdx.value 74909c6f1ddSLingrui98 val ftqOffset = wb.bits.ftqOffset 75009c6f1ddSLingrui98 val taken = wb.bits.cfiUpdate.taken 75109c6f1ddSLingrui98 val mispred = wb.bits.cfiUpdate.isMisPred 75209c6f1ddSLingrui98 (wb.valid, ftqIdx, ftqOffset, taken, mispred) 75309c6f1ddSLingrui98 } 75409c6f1ddSLingrui98 75509c6f1ddSLingrui98 // fix mispredict entry 75609c6f1ddSLingrui98 val lastIsMispredict = RegNext( 757df5b4b8eSYinan Xu backendRedirect.valid && backendRedirect.bits.level === RedirectLevel.flushAfter, init = false.B 75809c6f1ddSLingrui98 ) 75909c6f1ddSLingrui98 76009c6f1ddSLingrui98 def updateCfiInfo(redirect: Valid[Redirect], isBackend: Boolean = true) = { 76109c6f1ddSLingrui98 val (r_valid, r_idx, r_offset, r_taken, r_mispred) = extractRedirectInfo(redirect) 76209c6f1ddSLingrui98 val cfiIndex_bits_wen = r_valid && r_taken && r_offset < cfiIndex_vec(r_idx).bits 76309c6f1ddSLingrui98 val cfiIndex_valid_wen = r_valid && r_offset === cfiIndex_vec(r_idx).bits 76409c6f1ddSLingrui98 when (cfiIndex_bits_wen || cfiIndex_valid_wen) { 76509c6f1ddSLingrui98 cfiIndex_vec(r_idx).valid := cfiIndex_bits_wen || cfiIndex_valid_wen && r_taken 76609c6f1ddSLingrui98 } 76709c6f1ddSLingrui98 when (cfiIndex_bits_wen) { 76809c6f1ddSLingrui98 cfiIndex_vec(r_idx).bits := r_offset 76909c6f1ddSLingrui98 } 77009c6f1ddSLingrui98 update_target(r_idx) := redirect.bits.cfiUpdate.target 77109c6f1ddSLingrui98 if (isBackend) { 77209c6f1ddSLingrui98 mispredict_vec(r_idx)(r_offset) := r_mispred 77309c6f1ddSLingrui98 } 77409c6f1ddSLingrui98 } 77509c6f1ddSLingrui98 776df5b4b8eSYinan Xu when(backendRedirectReg.valid && lastIsMispredict) { 777df5b4b8eSYinan Xu updateCfiInfo(backendRedirectReg) 77809c6f1ddSLingrui98 }.elsewhen (ifuRedirectToBpu.valid) { 77909c6f1ddSLingrui98 updateCfiInfo(ifuRedirectToBpu, isBackend=false) 78009c6f1ddSLingrui98 } 78109c6f1ddSLingrui98 78209c6f1ddSLingrui98 // *********************************************************************************** 78309c6f1ddSLingrui98 // **************************** flush ptr and state queue **************************** 78409c6f1ddSLingrui98 // *********************************************************************************** 78509c6f1ddSLingrui98 786df5b4b8eSYinan Xu val redirectVec = VecInit(backendRedirect, fromIfuRedirect) 78709c6f1ddSLingrui98 78809c6f1ddSLingrui98 // when redirect, we should reset ptrs and status queues 78909c6f1ddSLingrui98 when(redirectVec.map(r => r.valid).reduce(_||_)){ 7902f4a3aa4SLingrui98 val r = PriorityMux(redirectVec.map(r => (r.valid -> r.bits))) 79109c6f1ddSLingrui98 val notIfu = redirectVec.dropRight(1).map(r => r.valid).reduce(_||_) 7922f4a3aa4SLingrui98 val (idx, offset, flushItSelf) = (r.ftqIdx, r.ftqOffset, RedirectLevel.flushItself(r.level)) 79309c6f1ddSLingrui98 val next = idx + 1.U 79409c6f1ddSLingrui98 bpuPtr := next 79509c6f1ddSLingrui98 ifuPtr := next 79609c6f1ddSLingrui98 ifuWbPtr := next 79709c6f1ddSLingrui98 when (notIfu) { 79809c6f1ddSLingrui98 commitStateQueue(idx.value).zipWithIndex.foreach({ case (s, i) => 79909c6f1ddSLingrui98 when(i.U > offset || i.U === offset && flushItSelf){ 80009c6f1ddSLingrui98 s := c_invalid 80109c6f1ddSLingrui98 } 80209c6f1ddSLingrui98 }) 80309c6f1ddSLingrui98 } 80409c6f1ddSLingrui98 } 80509c6f1ddSLingrui98 80609c6f1ddSLingrui98 // only the valid bit is actually needed 807df5b4b8eSYinan Xu io.toIfu.redirect.bits := backendRedirect.bits 80809c6f1ddSLingrui98 io.toIfu.redirect.valid := stage2Flush 80909c6f1ddSLingrui98 81009c6f1ddSLingrui98 // commit 8119aca92b9SYinan Xu for (c <- io.fromBackend.rob_commits) { 81209c6f1ddSLingrui98 when(c.valid) { 81309c6f1ddSLingrui98 commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset) := c_commited 81488825c5cSYinan Xu // TODO: remove this 81588825c5cSYinan Xu // For instruction fusions, we also update the next instruction 816c3abb8b6SYinan Xu when (c.bits.commitType === 4.U) { 81788825c5cSYinan Xu commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset + 1.U) := c_commited 818c3abb8b6SYinan Xu }.elsewhen(c.bits.commitType === 5.U) { 81988825c5cSYinan Xu commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset + 2.U) := c_commited 820c3abb8b6SYinan Xu }.elsewhen(c.bits.commitType === 6.U) { 82188825c5cSYinan Xu val index = (c.bits.ftqIdx + 1.U).value 82288825c5cSYinan Xu commitStateQueue(index)(0) := c_commited 823c3abb8b6SYinan Xu }.elsewhen(c.bits.commitType === 7.U) { 82488825c5cSYinan Xu val index = (c.bits.ftqIdx + 1.U).value 82588825c5cSYinan Xu commitStateQueue(index)(1) := c_commited 82688825c5cSYinan Xu } 82709c6f1ddSLingrui98 } 82809c6f1ddSLingrui98 } 82909c6f1ddSLingrui98 83009c6f1ddSLingrui98 // **************************************************************** 83109c6f1ddSLingrui98 // **************************** to bpu **************************** 83209c6f1ddSLingrui98 // **************************************************************** 83309c6f1ddSLingrui98 83409c6f1ddSLingrui98 io.toBpu.redirect <> Mux(fromBackendRedirect.valid, fromBackendRedirect, ifuRedirectToBpu) 83509c6f1ddSLingrui98 8365371700eSzoujr val may_have_stall_from_bpu = RegInit(false.B) 8375371700eSzoujr val canCommit = commPtr =/= ifuWbPtr && !may_have_stall_from_bpu && 83809c6f1ddSLingrui98 Cat(commitStateQueue(commPtr.value).map(s => { 83909c6f1ddSLingrui98 s === c_invalid || s === c_commited 84009c6f1ddSLingrui98 })).andR() 84109c6f1ddSLingrui98 84209c6f1ddSLingrui98 // commit reads 84309c6f1ddSLingrui98 ftq_pc_mem.io.raddr.last := commPtr.value 84409c6f1ddSLingrui98 val commit_pc_bundle = ftq_pc_mem.io.rdata.last 84509c6f1ddSLingrui98 ftq_pd_mem.io.raddr.last := commPtr.value 84609c6f1ddSLingrui98 val commit_pd = ftq_pd_mem.io.rdata.last 84709c6f1ddSLingrui98 ftq_redirect_sram.io.ren.last := canCommit 84809c6f1ddSLingrui98 ftq_redirect_sram.io.raddr.last := commPtr.value 84909c6f1ddSLingrui98 val commit_spec_meta = ftq_redirect_sram.io.rdata.last 85009c6f1ddSLingrui98 ftq_meta_1r_sram.io.ren(0) := canCommit 85109c6f1ddSLingrui98 ftq_meta_1r_sram.io.raddr(0) := commPtr.value 85209c6f1ddSLingrui98 val commit_meta = ftq_meta_1r_sram.io.rdata(0) 85309c6f1ddSLingrui98 ftb_entry_mem.io.raddr.last := commPtr.value 85409c6f1ddSLingrui98 val commit_ftb_entry = ftb_entry_mem.io.rdata.last 85509c6f1ddSLingrui98 85609c6f1ddSLingrui98 // need one cycle to read mem and srams 85709c6f1ddSLingrui98 val do_commit_ptr = RegNext(commPtr) 8585371700eSzoujr val do_commit = RegNext(canCommit, init=false.B) 85909c6f1ddSLingrui98 when (canCommit) { commPtr := commPtr + 1.U } 86009c6f1ddSLingrui98 val commit_state = RegNext(commitStateQueue(commPtr.value)) 8615371700eSzoujr val can_commit_cfi = WireInit(cfiIndex_vec(commPtr.value)) 8625371700eSzoujr when (commitStateQueue(commPtr.value)(can_commit_cfi.bits) =/= c_commited) { 8635371700eSzoujr can_commit_cfi.valid := false.B 86409c6f1ddSLingrui98 } 8655371700eSzoujr val commit_cfi = RegNext(can_commit_cfi) 86609c6f1ddSLingrui98 86709c6f1ddSLingrui98 val commit_mispredict = VecInit((RegNext(mispredict_vec(commPtr.value)) zip commit_state).map { 86809c6f1ddSLingrui98 case (mis, state) => mis && state === c_commited 86909c6f1ddSLingrui98 }) 8705371700eSzoujr val can_commit_hit = entry_hit_status(commPtr.value) 8715371700eSzoujr val commit_hit = RegNext(can_commit_hit) 87209c6f1ddSLingrui98 val commit_target = RegNext(update_target(commPtr.value)) 873*edc18578SLingrui98 val commit_stage = RegNext(pred_stage(commPtr.value)) 87409c6f1ddSLingrui98 val commit_valid = commit_hit === h_hit || commit_cfi.valid // hit or taken 87509c6f1ddSLingrui98 8765371700eSzoujr val to_bpu_hit = can_commit_hit === h_hit || can_commit_hit === h_false_hit 8771c8d9e26Szoujr may_have_stall_from_bpu := can_commit_cfi.valid && !to_bpu_hit && !may_have_stall_from_bpu 87809c6f1ddSLingrui98 87909c6f1ddSLingrui98 io.toBpu.update := DontCare 88009c6f1ddSLingrui98 io.toBpu.update.valid := commit_valid && do_commit 88109c6f1ddSLingrui98 val update = io.toBpu.update.bits 88209c6f1ddSLingrui98 update.false_hit := commit_hit === h_false_hit 88309c6f1ddSLingrui98 update.pc := commit_pc_bundle.startAddr 88409c6f1ddSLingrui98 update.meta := commit_meta.meta 8858ffcd86aSLingrui98 update.full_target := commit_target 886*edc18578SLingrui98 update.from_stage := commit_stage 88709c6f1ddSLingrui98 update.fromFtqRedirectSram(commit_spec_meta) 88809c6f1ddSLingrui98 88909c6f1ddSLingrui98 val commit_real_hit = commit_hit === h_hit 89009c6f1ddSLingrui98 val update_ftb_entry = update.ftb_entry 89109c6f1ddSLingrui98 89209c6f1ddSLingrui98 val ftbEntryGen = Module(new FTBEntryGen).io 89309c6f1ddSLingrui98 ftbEntryGen.start_addr := commit_pc_bundle.startAddr 89409c6f1ddSLingrui98 ftbEntryGen.old_entry := commit_ftb_entry 89509c6f1ddSLingrui98 ftbEntryGen.pd := commit_pd 89609c6f1ddSLingrui98 ftbEntryGen.cfiIndex := commit_cfi 89709c6f1ddSLingrui98 ftbEntryGen.target := commit_target 89809c6f1ddSLingrui98 ftbEntryGen.hit := commit_real_hit 89909c6f1ddSLingrui98 ftbEntryGen.mispredict_vec := commit_mispredict 90009c6f1ddSLingrui98 90109c6f1ddSLingrui98 update_ftb_entry := ftbEntryGen.new_entry 90209c6f1ddSLingrui98 update.new_br_insert_pos := ftbEntryGen.new_br_insert_pos 90309c6f1ddSLingrui98 update.mispred_mask := ftbEntryGen.mispred_mask 90409c6f1ddSLingrui98 update.old_entry := ftbEntryGen.is_old_entry 905*edc18578SLingrui98 update.pred_hit := commit_hit === h_hit || commit_hit === h_false_hit 906b37e4b45SLingrui98 907b37e4b45SLingrui98 update.is_minimal := false.B 908b37e4b45SLingrui98 update.full_pred.fromFtbEntry(ftbEntryGen.new_entry, update.pc) 909b37e4b45SLingrui98 update.full_pred.br_taken_mask := ftbEntryGen.taken_mask 910b37e4b45SLingrui98 update.full_pred.jalr_target := commit_target 911b37e4b45SLingrui98 update.full_pred.hit := true.B 912b37e4b45SLingrui98 when (update.full_pred.is_jalr) { 913b37e4b45SLingrui98 update.full_pred.targets.last := commit_target 914b37e4b45SLingrui98 } 91509c6f1ddSLingrui98 916e30430c2SJay // **************************************************************** 917e30430c2SJay // *********************** to prefetch **************************** 918e30430c2SJay // **************************************************************** 919e30430c2SJay 920e30430c2SJay if(cacheParams.hasPrefetch){ 921e30430c2SJay val prefetchPtr = RegInit(FtqPtr(false.B, 0.U)) 922e30430c2SJay prefetchPtr := prefetchPtr + io.toPrefetch.req.fire() 923e30430c2SJay 924e30430c2SJay when (bpu_s2_resp.valid && bpu_s2_resp.hasRedirect && !isBefore(prefetchPtr, bpu_s2_resp.ftq_idx)) { 925e30430c2SJay prefetchPtr := bpu_s2_resp.ftq_idx 926e30430c2SJay } 927e30430c2SJay 928a3c55791SJinYue // when (bpu_s3_resp.valid && bpu_s3_resp.hasRedirect && !isBefore(prefetchPtr, bpu_s3_resp.ftq_idx)) { 929a3c55791SJinYue // prefetchPtr := bpu_s3_resp.ftq_idx 930a3c55791SJinYue // XSError(true.B, "\ns3_redirect mechanism not implemented!\n") 931a3c55791SJinYue // } 932de7689fcSJay 933de7689fcSJay io.toPrefetch.req.valid := allowToIfu && prefetchPtr =/= bpuPtr && entry_fetch_status(prefetchPtr.value) === f_to_send 934de7689fcSJay io.toPrefetch.req.bits.target := update_target(prefetchPtr.value) 935de7689fcSJay 936de7689fcSJay when(redirectVec.map(r => r.valid).reduce(_||_)){ 937de7689fcSJay val r = PriorityMux(redirectVec.map(r => (r.valid -> r.bits))) 938de7689fcSJay val next = r.ftqIdx + 1.U 939de7689fcSJay prefetchPtr := next 940de7689fcSJay } 941de7689fcSJay 942de7689fcSJay XSError(isBefore(bpuPtr, prefetchPtr) && !isFull(bpuPtr, prefetchPtr), "\nprefetchPtr is before bpuPtr!\n") 943de7689fcSJay } 944de7689fcSJay else { 945de7689fcSJay io.toPrefetch.req <> DontCare 946de7689fcSJay } 947de7689fcSJay 94809c6f1ddSLingrui98 // ****************************************************************************** 94909c6f1ddSLingrui98 // **************************** commit perf counters **************************** 95009c6f1ddSLingrui98 // ****************************************************************************** 95109c6f1ddSLingrui98 95209c6f1ddSLingrui98 val commit_inst_mask = VecInit(commit_state.map(c => c === c_commited && do_commit)).asUInt 95309c6f1ddSLingrui98 val commit_mispred_mask = commit_mispredict.asUInt 95409c6f1ddSLingrui98 val commit_not_mispred_mask = ~commit_mispred_mask 95509c6f1ddSLingrui98 95609c6f1ddSLingrui98 val commit_br_mask = commit_pd.brMask.asUInt 95709c6f1ddSLingrui98 val commit_jmp_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.jmpInfo.valid.asTypeOf(UInt(1.W))) 95809c6f1ddSLingrui98 val commit_cfi_mask = (commit_br_mask | commit_jmp_mask) 95909c6f1ddSLingrui98 96009c6f1ddSLingrui98 val mbpInstrs = commit_inst_mask & commit_cfi_mask 96109c6f1ddSLingrui98 96209c6f1ddSLingrui98 val mbpRights = mbpInstrs & commit_not_mispred_mask 96309c6f1ddSLingrui98 val mbpWrongs = mbpInstrs & commit_mispred_mask 96409c6f1ddSLingrui98 96509c6f1ddSLingrui98 io.bpuInfo.bpRight := PopCount(mbpRights) 96609c6f1ddSLingrui98 io.bpuInfo.bpWrong := PopCount(mbpWrongs) 96709c6f1ddSLingrui98 96809c6f1ddSLingrui98 // Cfi Info 96909c6f1ddSLingrui98 for (i <- 0 until PredictWidth) { 97009c6f1ddSLingrui98 val pc = commit_pc_bundle.startAddr + (i * instBytes).U 97109c6f1ddSLingrui98 val v = commit_state(i) === c_commited 97209c6f1ddSLingrui98 val isBr = commit_pd.brMask(i) 97309c6f1ddSLingrui98 val isJmp = commit_pd.jmpInfo.valid && commit_pd.jmpOffset === i.U 97409c6f1ddSLingrui98 val isCfi = isBr || isJmp 97509c6f1ddSLingrui98 val isTaken = commit_cfi.valid && commit_cfi.bits === i.U 97609c6f1ddSLingrui98 val misPred = commit_mispredict(i) 977c2ad24ebSLingrui98 // val ghist = commit_spec_meta.ghist.predHist 978c2ad24ebSLingrui98 val histPtr = commit_spec_meta.histPtr 97909c6f1ddSLingrui98 val predCycle = commit_meta.meta(63, 0) 98009c6f1ddSLingrui98 val target = commit_target 98109c6f1ddSLingrui98 98209c6f1ddSLingrui98 val brIdx = OHToUInt(Reverse(Cat(update_ftb_entry.brValids.zip(update_ftb_entry.brOffset).map{case(v, offset) => v && offset === i.U}))) 98309c6f1ddSLingrui98 val inFtbEntry = update_ftb_entry.brValids.zip(update_ftb_entry.brOffset).map{case(v, offset) => v && offset === i.U}.reduce(_||_) 98409c6f1ddSLingrui98 val addIntoHist = ((commit_hit === h_hit) && inFtbEntry) || ((!(commit_hit === h_hit) && i.U === commit_cfi.bits && isBr && commit_cfi.valid)) 98509c6f1ddSLingrui98 XSDebug(v && do_commit && isCfi, p"cfi_update: isBr(${isBr}) pc(${Hexadecimal(pc)}) " + 986c2ad24ebSLingrui98 p"taken(${isTaken}) mispred(${misPred}) cycle($predCycle) hist(${histPtr.value}) " + 98709c6f1ddSLingrui98 p"startAddr(${Hexadecimal(commit_pc_bundle.startAddr)}) AddIntoHist(${addIntoHist}) " + 98809c6f1ddSLingrui98 p"brInEntry(${inFtbEntry}) brIdx(${brIdx}) target(${Hexadecimal(target)})\n") 98909c6f1ddSLingrui98 } 99009c6f1ddSLingrui98 99109c6f1ddSLingrui98 val enq = io.fromBpu.resp 992df5b4b8eSYinan Xu val perf_redirect = io.fromBackend.redirect 99309c6f1ddSLingrui98 99409c6f1ddSLingrui98 XSPerfAccumulate("entry", validEntries) 99509c6f1ddSLingrui98 XSPerfAccumulate("bpu_to_ftq_stall", enq.valid && !enq.ready) 99609c6f1ddSLingrui98 XSPerfAccumulate("mispredictRedirect", perf_redirect.valid && RedirectLevel.flushAfter === perf_redirect.bits.level) 99709c6f1ddSLingrui98 XSPerfAccumulate("replayRedirect", perf_redirect.valid && RedirectLevel.flushItself(perf_redirect.bits.level)) 99809c6f1ddSLingrui98 XSPerfAccumulate("predecodeRedirect", fromIfuRedirect.valid) 99909c6f1ddSLingrui98 100009c6f1ddSLingrui98 XSPerfAccumulate("to_ifu_bubble", io.toIfu.req.ready && !io.toIfu.req.valid) 100109c6f1ddSLingrui98 100209c6f1ddSLingrui98 XSPerfAccumulate("to_ifu_stall", io.toIfu.req.valid && !io.toIfu.req.ready) 100309c6f1ddSLingrui98 XSPerfAccumulate("from_bpu_real_bubble", !enq.valid && enq.ready && allowBpuIn) 10045371700eSzoujr XSPerfAccumulate("bpu_to_ftq_bubble", bpuPtr === ifuPtr) 100509c6f1ddSLingrui98 100609c6f1ddSLingrui98 val from_bpu = io.fromBpu.resp.bits 100709c6f1ddSLingrui98 def in_entry_len_map_gen(resp: BranchPredictionBundle)(stage: String) = { 1008b37e4b45SLingrui98 assert(!resp.is_minimal) 100909c6f1ddSLingrui98 val entry_len = (resp.ftb_entry.getFallThrough(resp.pc) - resp.pc) >> instOffsetBits 101009c6f1ddSLingrui98 val entry_len_recording_vec = (1 to PredictWidth+1).map(i => entry_len === i.U) 101109c6f1ddSLingrui98 val entry_len_map = (1 to PredictWidth+1).map(i => 101209c6f1ddSLingrui98 f"${stage}_ftb_entry_len_$i" -> (entry_len_recording_vec(i-1) && resp.valid) 101309c6f1ddSLingrui98 ).foldLeft(Map[String, UInt]())(_+_) 101409c6f1ddSLingrui98 entry_len_map 101509c6f1ddSLingrui98 } 101609c6f1ddSLingrui98 val s2_entry_len_map = in_entry_len_map_gen(from_bpu.s2)("s2") 101709c6f1ddSLingrui98 101809c6f1ddSLingrui98 val to_ifu = io.toIfu.req.bits 101909c6f1ddSLingrui98 102009c6f1ddSLingrui98 102109c6f1ddSLingrui98 102209c6f1ddSLingrui98 val commit_num_inst_recording_vec = (1 to PredictWidth).map(i => PopCount(commit_inst_mask) === i.U) 102309c6f1ddSLingrui98 val commit_num_inst_map = (1 to PredictWidth).map(i => 102409c6f1ddSLingrui98 f"commit_num_inst_$i" -> (commit_num_inst_recording_vec(i-1) && do_commit) 102509c6f1ddSLingrui98 ).foldLeft(Map[String, UInt]())(_+_) 102609c6f1ddSLingrui98 102709c6f1ddSLingrui98 102809c6f1ddSLingrui98 102909c6f1ddSLingrui98 val commit_jal_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasJal.asTypeOf(UInt(1.W))) 103009c6f1ddSLingrui98 val commit_jalr_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasJalr.asTypeOf(UInt(1.W))) 103109c6f1ddSLingrui98 val commit_call_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasCall.asTypeOf(UInt(1.W))) 103209c6f1ddSLingrui98 val commit_ret_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasRet.asTypeOf(UInt(1.W))) 103309c6f1ddSLingrui98 103409c6f1ddSLingrui98 103509c6f1ddSLingrui98 val mbpBRights = mbpRights & commit_br_mask 103609c6f1ddSLingrui98 val mbpJRights = mbpRights & commit_jal_mask 103709c6f1ddSLingrui98 val mbpIRights = mbpRights & commit_jalr_mask 103809c6f1ddSLingrui98 val mbpCRights = mbpRights & commit_call_mask 103909c6f1ddSLingrui98 val mbpRRights = mbpRights & commit_ret_mask 104009c6f1ddSLingrui98 104109c6f1ddSLingrui98 val mbpBWrongs = mbpWrongs & commit_br_mask 104209c6f1ddSLingrui98 val mbpJWrongs = mbpWrongs & commit_jal_mask 104309c6f1ddSLingrui98 val mbpIWrongs = mbpWrongs & commit_jalr_mask 104409c6f1ddSLingrui98 val mbpCWrongs = mbpWrongs & commit_call_mask 104509c6f1ddSLingrui98 val mbpRWrongs = mbpWrongs & commit_ret_mask 104609c6f1ddSLingrui98 10471d7e5011SLingrui98 val commit_pred_stage = RegNext(pred_stage(commPtr.value)) 10481d7e5011SLingrui98 10491d7e5011SLingrui98 def pred_stage_map(src: UInt, name: String) = { 10501d7e5011SLingrui98 (0 until numBpStages).map(i => 10511d7e5011SLingrui98 f"${name}_stage_${i+1}" -> PopCount(src.asBools.map(_ && commit_pred_stage === BP_STAGES(i))) 10521d7e5011SLingrui98 ).foldLeft(Map[String, UInt]())(_+_) 10531d7e5011SLingrui98 } 10541d7e5011SLingrui98 10551d7e5011SLingrui98 val mispred_stage_map = pred_stage_map(mbpWrongs, "mispredict") 10561d7e5011SLingrui98 val br_mispred_stage_map = pred_stage_map(mbpBWrongs, "br_mispredict") 10571d7e5011SLingrui98 val jalr_mispred_stage_map = pred_stage_map(mbpIWrongs, "jalr_mispredict") 10581d7e5011SLingrui98 val correct_stage_map = pred_stage_map(mbpRights, "correct") 10591d7e5011SLingrui98 val br_correct_stage_map = pred_stage_map(mbpBRights, "br_correct") 10601d7e5011SLingrui98 val jalr_correct_stage_map = pred_stage_map(mbpIRights, "jalr_correct") 10611d7e5011SLingrui98 106209c6f1ddSLingrui98 val update_valid = io.toBpu.update.valid 106309c6f1ddSLingrui98 def u(cond: Bool) = update_valid && cond 106409c6f1ddSLingrui98 val ftb_false_hit = u(update.false_hit) 106565fddcf0Szoujr // assert(!ftb_false_hit) 106609c6f1ddSLingrui98 val ftb_hit = u(commit_hit === h_hit) 106709c6f1ddSLingrui98 106809c6f1ddSLingrui98 val ftb_new_entry = u(ftbEntryGen.is_init_entry) 1069b37e4b45SLingrui98 val ftb_new_entry_only_br = ftb_new_entry && !update_ftb_entry.jmpValid 1070b37e4b45SLingrui98 val ftb_new_entry_only_jmp = ftb_new_entry && !update_ftb_entry.brValids(0) 1071b37e4b45SLingrui98 val ftb_new_entry_has_br_and_jmp = ftb_new_entry && update_ftb_entry.brValids(0) && update_ftb_entry.jmpValid 107209c6f1ddSLingrui98 107309c6f1ddSLingrui98 val ftb_old_entry = u(ftbEntryGen.is_old_entry) 107409c6f1ddSLingrui98 107509c6f1ddSLingrui98 val ftb_modified_entry = u(ftbEntryGen.is_new_br || ftbEntryGen.is_jalr_target_modified || ftbEntryGen.is_always_taken_modified) 107609c6f1ddSLingrui98 val ftb_modified_entry_new_br = u(ftbEntryGen.is_new_br) 107709c6f1ddSLingrui98 val ftb_modified_entry_jalr_target_modified = u(ftbEntryGen.is_jalr_target_modified) 107809c6f1ddSLingrui98 val ftb_modified_entry_br_full = ftb_modified_entry && ftbEntryGen.is_br_full 107909c6f1ddSLingrui98 val ftb_modified_entry_always_taken = ftb_modified_entry && ftbEntryGen.is_always_taken_modified 108009c6f1ddSLingrui98 108109c6f1ddSLingrui98 val ftb_entry_len = (ftbEntryGen.new_entry.getFallThrough(update.pc) - update.pc) >> instOffsetBits 108209c6f1ddSLingrui98 val ftb_entry_len_recording_vec = (1 to PredictWidth+1).map(i => ftb_entry_len === i.U) 108309c6f1ddSLingrui98 val ftb_init_entry_len_map = (1 to PredictWidth+1).map(i => 108409c6f1ddSLingrui98 f"ftb_init_entry_len_$i" -> (ftb_entry_len_recording_vec(i-1) && ftb_new_entry) 108509c6f1ddSLingrui98 ).foldLeft(Map[String, UInt]())(_+_) 108609c6f1ddSLingrui98 val ftb_modified_entry_len_map = (1 to PredictWidth+1).map(i => 108709c6f1ddSLingrui98 f"ftb_modified_entry_len_$i" -> (ftb_entry_len_recording_vec(i-1) && ftb_modified_entry) 108809c6f1ddSLingrui98 ).foldLeft(Map[String, UInt]())(_+_) 108909c6f1ddSLingrui98 109009c6f1ddSLingrui98 val ftq_occupancy_map = (0 to FtqSize).map(i => 109109c6f1ddSLingrui98 f"ftq_has_entry_$i" ->( validEntries === i.U) 109209c6f1ddSLingrui98 ).foldLeft(Map[String, UInt]())(_+_) 109309c6f1ddSLingrui98 109409c6f1ddSLingrui98 val perfCountsMap = Map( 109509c6f1ddSLingrui98 "BpInstr" -> PopCount(mbpInstrs), 109609c6f1ddSLingrui98 "BpBInstr" -> PopCount(mbpBRights | mbpBWrongs), 109709c6f1ddSLingrui98 "BpRight" -> PopCount(mbpRights), 109809c6f1ddSLingrui98 "BpWrong" -> PopCount(mbpWrongs), 109909c6f1ddSLingrui98 "BpBRight" -> PopCount(mbpBRights), 110009c6f1ddSLingrui98 "BpBWrong" -> PopCount(mbpBWrongs), 110109c6f1ddSLingrui98 "BpJRight" -> PopCount(mbpJRights), 110209c6f1ddSLingrui98 "BpJWrong" -> PopCount(mbpJWrongs), 110309c6f1ddSLingrui98 "BpIRight" -> PopCount(mbpIRights), 110409c6f1ddSLingrui98 "BpIWrong" -> PopCount(mbpIWrongs), 110509c6f1ddSLingrui98 "BpCRight" -> PopCount(mbpCRights), 110609c6f1ddSLingrui98 "BpCWrong" -> PopCount(mbpCWrongs), 110709c6f1ddSLingrui98 "BpRRight" -> PopCount(mbpRRights), 110809c6f1ddSLingrui98 "BpRWrong" -> PopCount(mbpRWrongs), 110909c6f1ddSLingrui98 111009c6f1ddSLingrui98 "ftb_false_hit" -> PopCount(ftb_false_hit), 111109c6f1ddSLingrui98 "ftb_hit" -> PopCount(ftb_hit), 111209c6f1ddSLingrui98 "ftb_new_entry" -> PopCount(ftb_new_entry), 111309c6f1ddSLingrui98 "ftb_new_entry_only_br" -> PopCount(ftb_new_entry_only_br), 111409c6f1ddSLingrui98 "ftb_new_entry_only_jmp" -> PopCount(ftb_new_entry_only_jmp), 111509c6f1ddSLingrui98 "ftb_new_entry_has_br_and_jmp" -> PopCount(ftb_new_entry_has_br_and_jmp), 111609c6f1ddSLingrui98 "ftb_old_entry" -> PopCount(ftb_old_entry), 111709c6f1ddSLingrui98 "ftb_modified_entry" -> PopCount(ftb_modified_entry), 111809c6f1ddSLingrui98 "ftb_modified_entry_new_br" -> PopCount(ftb_modified_entry_new_br), 111909c6f1ddSLingrui98 "ftb_jalr_target_modified" -> PopCount(ftb_modified_entry_jalr_target_modified), 112009c6f1ddSLingrui98 "ftb_modified_entry_br_full" -> PopCount(ftb_modified_entry_br_full), 112109c6f1ddSLingrui98 "ftb_modified_entry_always_taken" -> PopCount(ftb_modified_entry_always_taken) 1122b37e4b45SLingrui98 ) ++ ftb_init_entry_len_map ++ ftb_modified_entry_len_map ++ 1123b37e4b45SLingrui98 s2_entry_len_map ++ commit_num_inst_map ++ ftq_occupancy_map ++ 11241d7e5011SLingrui98 mispred_stage_map ++ br_mispred_stage_map ++ jalr_mispred_stage_map ++ 11251d7e5011SLingrui98 correct_stage_map ++ br_correct_stage_map ++ jalr_correct_stage_map 112609c6f1ddSLingrui98 112709c6f1ddSLingrui98 for((key, value) <- perfCountsMap) { 112809c6f1ddSLingrui98 XSPerfAccumulate(key, value) 112909c6f1ddSLingrui98 } 113009c6f1ddSLingrui98 113109c6f1ddSLingrui98 // --------------------------- Debug -------------------------------- 113209c6f1ddSLingrui98 // XSDebug(enq_fire, p"enq! " + io.fromBpu.resp.bits.toPrintable) 113309c6f1ddSLingrui98 XSDebug(io.toIfu.req.fire, p"fire to ifu " + io.toIfu.req.bits.toPrintable) 113409c6f1ddSLingrui98 XSDebug(do_commit, p"deq! [ptr] $do_commit_ptr\n") 113509c6f1ddSLingrui98 XSDebug(true.B, p"[bpuPtr] $bpuPtr, [ifuPtr] $ifuPtr, [ifuWbPtr] $ifuWbPtr [commPtr] $commPtr\n") 113609c6f1ddSLingrui98 XSDebug(true.B, p"[in] v:${io.fromBpu.resp.valid} r:${io.fromBpu.resp.ready} " + 113709c6f1ddSLingrui98 p"[out] v:${io.toIfu.req.valid} r:${io.toIfu.req.ready}\n") 113809c6f1ddSLingrui98 XSDebug(do_commit, p"[deq info] cfiIndex: $commit_cfi, $commit_pc_bundle, target: ${Hexadecimal(commit_target)}\n") 113909c6f1ddSLingrui98 114009c6f1ddSLingrui98 // def ubtbCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 114109c6f1ddSLingrui98 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 114209c6f1ddSLingrui98 // case (((valid, pd), ans), taken) => 114309c6f1ddSLingrui98 // Mux(valid && pd.isBr, 114409c6f1ddSLingrui98 // isWrong ^ Mux(ans.hit.asBool, 114509c6f1ddSLingrui98 // Mux(ans.taken.asBool, taken && ans.target === commitEntry.target, 114609c6f1ddSLingrui98 // !taken), 114709c6f1ddSLingrui98 // !taken), 114809c6f1ddSLingrui98 // false.B) 114909c6f1ddSLingrui98 // } 115009c6f1ddSLingrui98 // } 115109c6f1ddSLingrui98 115209c6f1ddSLingrui98 // def btbCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 115309c6f1ddSLingrui98 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 115409c6f1ddSLingrui98 // case (((valid, pd), ans), taken) => 115509c6f1ddSLingrui98 // Mux(valid && pd.isBr, 115609c6f1ddSLingrui98 // isWrong ^ Mux(ans.hit.asBool, 115709c6f1ddSLingrui98 // Mux(ans.taken.asBool, taken && ans.target === commitEntry.target, 115809c6f1ddSLingrui98 // !taken), 115909c6f1ddSLingrui98 // !taken), 116009c6f1ddSLingrui98 // false.B) 116109c6f1ddSLingrui98 // } 116209c6f1ddSLingrui98 // } 116309c6f1ddSLingrui98 116409c6f1ddSLingrui98 // def tageCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 116509c6f1ddSLingrui98 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 116609c6f1ddSLingrui98 // case (((valid, pd), ans), taken) => 116709c6f1ddSLingrui98 // Mux(valid && pd.isBr, 116809c6f1ddSLingrui98 // isWrong ^ (ans.taken.asBool === taken), 116909c6f1ddSLingrui98 // false.B) 117009c6f1ddSLingrui98 // } 117109c6f1ddSLingrui98 // } 117209c6f1ddSLingrui98 117309c6f1ddSLingrui98 // def loopCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 117409c6f1ddSLingrui98 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 117509c6f1ddSLingrui98 // case (((valid, pd), ans), taken) => 117609c6f1ddSLingrui98 // Mux(valid && (pd.isBr) && ans.hit.asBool, 117709c6f1ddSLingrui98 // isWrong ^ (!taken), 117809c6f1ddSLingrui98 // false.B) 117909c6f1ddSLingrui98 // } 118009c6f1ddSLingrui98 // } 118109c6f1ddSLingrui98 118209c6f1ddSLingrui98 // def rasCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 118309c6f1ddSLingrui98 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 118409c6f1ddSLingrui98 // case (((valid, pd), ans), taken) => 118509c6f1ddSLingrui98 // Mux(valid && pd.isRet.asBool /*&& taken*/ && ans.hit.asBool, 118609c6f1ddSLingrui98 // isWrong ^ (ans.target === commitEntry.target), 118709c6f1ddSLingrui98 // false.B) 118809c6f1ddSLingrui98 // } 118909c6f1ddSLingrui98 // } 119009c6f1ddSLingrui98 119109c6f1ddSLingrui98 // val ubtbRights = ubtbCheck(commitEntry, commitEntry.metas.map(_.ubtbAns), false.B) 119209c6f1ddSLingrui98 // val ubtbWrongs = ubtbCheck(commitEntry, commitEntry.metas.map(_.ubtbAns), true.B) 119309c6f1ddSLingrui98 // // btb and ubtb pred jal and jalr as well 119409c6f1ddSLingrui98 // val btbRights = btbCheck(commitEntry, commitEntry.metas.map(_.btbAns), false.B) 119509c6f1ddSLingrui98 // val btbWrongs = btbCheck(commitEntry, commitEntry.metas.map(_.btbAns), true.B) 119609c6f1ddSLingrui98 // val tageRights = tageCheck(commitEntry, commitEntry.metas.map(_.tageAns), false.B) 119709c6f1ddSLingrui98 // val tageWrongs = tageCheck(commitEntry, commitEntry.metas.map(_.tageAns), true.B) 119809c6f1ddSLingrui98 119909c6f1ddSLingrui98 // val loopRights = loopCheck(commitEntry, commitEntry.metas.map(_.loopAns), false.B) 120009c6f1ddSLingrui98 // val loopWrongs = loopCheck(commitEntry, commitEntry.metas.map(_.loopAns), true.B) 120109c6f1ddSLingrui98 120209c6f1ddSLingrui98 // val rasRights = rasCheck(commitEntry, commitEntry.metas.map(_.rasAns), false.B) 120309c6f1ddSLingrui98 // val rasWrongs = rasCheck(commitEntry, commitEntry.metas.map(_.rasAns), true.B) 12041ca0e4f3SYinan Xu 1205cd365d4cSrvcoresjw val perfEvents = Seq( 1206cd365d4cSrvcoresjw ("bpu_s2_redirect ", bpu_s2_redirect ), 12073e52bed1SLingrui98 // ("bpu_s3_redirect ", bpu_s3_redirect ), 1208cd365d4cSrvcoresjw ("bpu_to_ftq_stall ", enq.valid && ~enq.ready ), 1209cd365d4cSrvcoresjw ("mispredictRedirect ", perf_redirect.valid && RedirectLevel.flushAfter === perf_redirect.bits.level), 1210cd365d4cSrvcoresjw ("replayRedirect ", perf_redirect.valid && RedirectLevel.flushItself(perf_redirect.bits.level) ), 1211cd365d4cSrvcoresjw ("predecodeRedirect ", fromIfuRedirect.valid ), 1212cd365d4cSrvcoresjw ("to_ifu_bubble ", io.toIfu.req.ready && !io.toIfu.req.valid ), 1213cd365d4cSrvcoresjw ("from_bpu_real_bubble ", !enq.valid && enq.ready && allowBpuIn ), 1214cd365d4cSrvcoresjw ("BpInstr ", PopCount(mbpInstrs) ), 1215cd365d4cSrvcoresjw ("BpBInstr ", PopCount(mbpBRights | mbpBWrongs) ), 1216cd365d4cSrvcoresjw ("BpRight ", PopCount(mbpRights) ), 1217cd365d4cSrvcoresjw ("BpWrong ", PopCount(mbpWrongs) ), 1218cd365d4cSrvcoresjw ("BpBRight ", PopCount(mbpBRights) ), 1219cd365d4cSrvcoresjw ("BpBWrong ", PopCount(mbpBWrongs) ), 1220cd365d4cSrvcoresjw ("BpJRight ", PopCount(mbpJRights) ), 1221cd365d4cSrvcoresjw ("BpJWrong ", PopCount(mbpJWrongs) ), 1222cd365d4cSrvcoresjw ("BpIRight ", PopCount(mbpIRights) ), 1223cd365d4cSrvcoresjw ("BpIWrong ", PopCount(mbpIWrongs) ), 1224cd365d4cSrvcoresjw ("BpCRight ", PopCount(mbpCRights) ), 1225cd365d4cSrvcoresjw ("BpCWrong ", PopCount(mbpCWrongs) ), 1226cd365d4cSrvcoresjw ("BpRRight ", PopCount(mbpRRights) ), 1227cd365d4cSrvcoresjw ("BpRWrong ", PopCount(mbpRWrongs) ), 1228cd365d4cSrvcoresjw ("ftb_false_hit ", PopCount(ftb_false_hit) ), 1229cd365d4cSrvcoresjw ("ftb_hit ", PopCount(ftb_hit) ), 1230cd365d4cSrvcoresjw ) 12311ca0e4f3SYinan Xu generatePerfEvent() 123209c6f1ddSLingrui98} 1233