xref: /XiangShan/src/main/scala/xiangshan/frontend/NewFtq.scala (revision b56f947ea6e9fe50fd06047a225356a808f2a3b1)
109c6f1ddSLingrui98/***************************************************************************************
209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory
409c6f1ddSLingrui98*
509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2.
609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2.
709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at:
809c6f1ddSLingrui98*          http://license.coscl.org.cn/MulanPSL2
909c6f1ddSLingrui98*
1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1309c6f1ddSLingrui98*
1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details.
1509c6f1ddSLingrui98***************************************************************************************/
1609c6f1ddSLingrui98
1709c6f1ddSLingrui98package xiangshan.frontend
1809c6f1ddSLingrui98
1909c6f1ddSLingrui98import chipsalliance.rocketchip.config.Parameters
2009c6f1ddSLingrui98import chisel3._
2109c6f1ddSLingrui98import chisel3.util._
221ca0e4f3SYinan Xuimport utils._
2309c6f1ddSLingrui98import xiangshan._
24e30430c2SJayimport xiangshan.frontend.icache._
251ca0e4f3SYinan Xuimport xiangshan.backend.CtrlToFtqIO
262e1be6e1SSteve Gouimport xiangshan.backend.decode.ImmUnion
2709c6f1ddSLingrui98
2809c6f1ddSLingrui98class FtqPtr(implicit p: Parameters) extends CircularQueuePtr[FtqPtr](
2909c6f1ddSLingrui98  p => p(XSCoreParamsKey).FtqSize
3009c6f1ddSLingrui98){
3109c6f1ddSLingrui98}
3209c6f1ddSLingrui98
3309c6f1ddSLingrui98object FtqPtr {
3409c6f1ddSLingrui98  def apply(f: Bool, v: UInt)(implicit p: Parameters): FtqPtr = {
3509c6f1ddSLingrui98    val ptr = Wire(new FtqPtr)
3609c6f1ddSLingrui98    ptr.flag := f
3709c6f1ddSLingrui98    ptr.value := v
3809c6f1ddSLingrui98    ptr
3909c6f1ddSLingrui98  }
4009c6f1ddSLingrui98  def inverse(ptr: FtqPtr)(implicit p: Parameters): FtqPtr = {
4109c6f1ddSLingrui98    apply(!ptr.flag, ptr.value)
4209c6f1ddSLingrui98  }
4309c6f1ddSLingrui98}
4409c6f1ddSLingrui98
4509c6f1ddSLingrui98class FtqNRSRAM[T <: Data](gen: T, numRead: Int)(implicit p: Parameters) extends XSModule {
4609c6f1ddSLingrui98
4709c6f1ddSLingrui98  val io = IO(new Bundle() {
4809c6f1ddSLingrui98    val raddr = Input(Vec(numRead, UInt(log2Up(FtqSize).W)))
4909c6f1ddSLingrui98    val ren = Input(Vec(numRead, Bool()))
5009c6f1ddSLingrui98    val rdata = Output(Vec(numRead, gen))
5109c6f1ddSLingrui98    val waddr = Input(UInt(log2Up(FtqSize).W))
5209c6f1ddSLingrui98    val wen = Input(Bool())
5309c6f1ddSLingrui98    val wdata = Input(gen)
5409c6f1ddSLingrui98  })
5509c6f1ddSLingrui98
5609c6f1ddSLingrui98  for(i <- 0 until numRead){
5709c6f1ddSLingrui98    val sram = Module(new SRAMTemplate(gen, FtqSize))
5809c6f1ddSLingrui98    sram.io.r.req.valid := io.ren(i)
5909c6f1ddSLingrui98    sram.io.r.req.bits.setIdx := io.raddr(i)
6009c6f1ddSLingrui98    io.rdata(i) := sram.io.r.resp.data(0)
6109c6f1ddSLingrui98    sram.io.w.req.valid := io.wen
6209c6f1ddSLingrui98    sram.io.w.req.bits.setIdx := io.waddr
6309c6f1ddSLingrui98    sram.io.w.req.bits.data := VecInit(io.wdata)
6409c6f1ddSLingrui98  }
6509c6f1ddSLingrui98
6609c6f1ddSLingrui98}
6709c6f1ddSLingrui98
6809c6f1ddSLingrui98class Ftq_RF_Components(implicit p: Parameters) extends XSBundle with BPUUtils {
6909c6f1ddSLingrui98  val startAddr = UInt(VAddrBits.W)
70b37e4b45SLingrui98  val nextLineAddr = UInt(VAddrBits.W)
7109c6f1ddSLingrui98  val isNextMask = Vec(PredictWidth, Bool())
72b37e4b45SLingrui98  val fallThruError = Bool()
73b37e4b45SLingrui98  // val carry = Bool()
7409c6f1ddSLingrui98  def getPc(offset: UInt) = {
7585215037SLingrui98    def getHigher(pc: UInt) = pc(VAddrBits-1, log2Ceil(PredictWidth)+instOffsetBits+1)
7685215037SLingrui98    def getOffset(pc: UInt) = pc(log2Ceil(PredictWidth)+instOffsetBits, instOffsetBits)
77b37e4b45SLingrui98    Cat(getHigher(Mux(isNextMask(offset) && startAddr(log2Ceil(PredictWidth)+instOffsetBits), nextLineAddr, startAddr)),
7809c6f1ddSLingrui98        getOffset(startAddr)+offset, 0.U(instOffsetBits.W))
7909c6f1ddSLingrui98  }
8009c6f1ddSLingrui98  def fromBranchPrediction(resp: BranchPredictionBundle) = {
81a229ab6cSLingrui98    def carryPos(addr: UInt) = addr(instOffsetBits+log2Ceil(PredictWidth)+1)
8209c6f1ddSLingrui98    this.startAddr := resp.pc
83a60a2901SLingrui98    this.nextLineAddr := resp.pc + (FetchWidth * 4 * 2).U // may be broken on other configs
8409c6f1ddSLingrui98    this.isNextMask := VecInit((0 until PredictWidth).map(i =>
8509c6f1ddSLingrui98      (resp.pc(log2Ceil(PredictWidth), 1) +& i.U)(log2Ceil(PredictWidth)).asBool()
8609c6f1ddSLingrui98    ))
87b37e4b45SLingrui98    this.fallThruError := resp.fallThruError
8809c6f1ddSLingrui98    this
8909c6f1ddSLingrui98  }
9009c6f1ddSLingrui98  override def toPrintable: Printable = {
91b37e4b45SLingrui98    p"startAddr:${Hexadecimal(startAddr)}"
9209c6f1ddSLingrui98  }
9309c6f1ddSLingrui98}
9409c6f1ddSLingrui98
9509c6f1ddSLingrui98class Ftq_pd_Entry(implicit p: Parameters) extends XSBundle {
9609c6f1ddSLingrui98  val brMask = Vec(PredictWidth, Bool())
9709c6f1ddSLingrui98  val jmpInfo = ValidUndirectioned(Vec(3, Bool()))
9809c6f1ddSLingrui98  val jmpOffset = UInt(log2Ceil(PredictWidth).W)
9909c6f1ddSLingrui98  val jalTarget = UInt(VAddrBits.W)
10009c6f1ddSLingrui98  val rvcMask = Vec(PredictWidth, Bool())
10109c6f1ddSLingrui98  def hasJal  = jmpInfo.valid && !jmpInfo.bits(0)
10209c6f1ddSLingrui98  def hasJalr = jmpInfo.valid && jmpInfo.bits(0)
10309c6f1ddSLingrui98  def hasCall = jmpInfo.valid && jmpInfo.bits(1)
10409c6f1ddSLingrui98  def hasRet  = jmpInfo.valid && jmpInfo.bits(2)
10509c6f1ddSLingrui98
10609c6f1ddSLingrui98  def fromPdWb(pdWb: PredecodeWritebackBundle) = {
10709c6f1ddSLingrui98    val pds = pdWb.pd
10809c6f1ddSLingrui98    this.brMask := VecInit(pds.map(pd => pd.isBr && pd.valid))
10909c6f1ddSLingrui98    this.jmpInfo.valid := VecInit(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid)).asUInt.orR
11009c6f1ddSLingrui98    this.jmpInfo.bits := ParallelPriorityMux(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid),
11109c6f1ddSLingrui98                                             pds.map(pd => VecInit(pd.isJalr, pd.isCall, pd.isRet)))
11209c6f1ddSLingrui98    this.jmpOffset := ParallelPriorityEncoder(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid))
11309c6f1ddSLingrui98    this.rvcMask := VecInit(pds.map(pd => pd.isRVC))
11409c6f1ddSLingrui98    this.jalTarget := pdWb.jalTarget
11509c6f1ddSLingrui98  }
11609c6f1ddSLingrui98
11709c6f1ddSLingrui98  def toPd(offset: UInt) = {
11809c6f1ddSLingrui98    require(offset.getWidth == log2Ceil(PredictWidth))
11909c6f1ddSLingrui98    val pd = Wire(new PreDecodeInfo)
12009c6f1ddSLingrui98    pd.valid := true.B
12109c6f1ddSLingrui98    pd.isRVC := rvcMask(offset)
12209c6f1ddSLingrui98    val isBr = brMask(offset)
12309c6f1ddSLingrui98    val isJalr = offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(0)
12409c6f1ddSLingrui98    pd.brType := Cat(offset === jmpOffset && jmpInfo.valid, isJalr || isBr)
12509c6f1ddSLingrui98    pd.isCall := offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(1)
12609c6f1ddSLingrui98    pd.isRet  := offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(2)
12709c6f1ddSLingrui98    pd
12809c6f1ddSLingrui98  }
12909c6f1ddSLingrui98}
13009c6f1ddSLingrui98
13109c6f1ddSLingrui98
13209c6f1ddSLingrui98
13309c6f1ddSLingrui98class Ftq_Redirect_SRAMEntry(implicit p: Parameters) extends XSBundle with HasBPUConst {
13409c6f1ddSLingrui98  val rasSp = UInt(log2Ceil(RasSize).W)
13509c6f1ddSLingrui98  val rasEntry = new RASEntry
136b37e4b45SLingrui98  // val specCnt = Vec(numBr, UInt(10.W))
137c2ad24ebSLingrui98  // val ghist = new ShiftingGlobalHistory
138dd6c0695SLingrui98  val folded_hist = new AllFoldedHistories(foldedGHistInfos)
13967402d75SLingrui98  val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos)
14067402d75SLingrui98  val lastBrNumOH = UInt((numBr+1).W)
14167402d75SLingrui98
142c2ad24ebSLingrui98  val histPtr = new CGHPtr
14309c6f1ddSLingrui98
14409c6f1ddSLingrui98  def fromBranchPrediction(resp: BranchPredictionBundle) = {
145b37e4b45SLingrui98    assert(!resp.is_minimal)
14609c6f1ddSLingrui98    this.rasSp := resp.rasSp
14709c6f1ddSLingrui98    this.rasEntry := resp.rasTop
148dd6c0695SLingrui98    this.folded_hist := resp.folded_hist
14967402d75SLingrui98    this.afhob := resp.afhob
15067402d75SLingrui98    this.lastBrNumOH := resp.lastBrNumOH
151c2ad24ebSLingrui98    this.histPtr := resp.histPtr
15209c6f1ddSLingrui98    this
15309c6f1ddSLingrui98  }
15409c6f1ddSLingrui98}
15509c6f1ddSLingrui98
15609c6f1ddSLingrui98class Ftq_1R_SRAMEntry(implicit p: Parameters) extends XSBundle with HasBPUConst {
15709c6f1ddSLingrui98  val meta = UInt(MaxMetaLength.W)
15809c6f1ddSLingrui98}
15909c6f1ddSLingrui98
16009c6f1ddSLingrui98class Ftq_Pred_Info(implicit p: Parameters) extends XSBundle {
16109c6f1ddSLingrui98  val target = UInt(VAddrBits.W)
16209c6f1ddSLingrui98  val cfiIndex = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))
16309c6f1ddSLingrui98}
16409c6f1ddSLingrui98
16509c6f1ddSLingrui98
16609c6f1ddSLingrui98class FtqRead[T <: Data](private val gen: T)(implicit p: Parameters) extends XSBundle {
16709c6f1ddSLingrui98  val ptr = Output(new FtqPtr)
16809c6f1ddSLingrui98  val offset = Output(UInt(log2Ceil(PredictWidth).W))
16909c6f1ddSLingrui98  val data = Input(gen)
17009c6f1ddSLingrui98  def apply(ptr: FtqPtr, offset: UInt) = {
17109c6f1ddSLingrui98    this.ptr := ptr
17209c6f1ddSLingrui98    this.offset := offset
17309c6f1ddSLingrui98    this.data
17409c6f1ddSLingrui98  }
17509c6f1ddSLingrui98}
17609c6f1ddSLingrui98
17709c6f1ddSLingrui98
17809c6f1ddSLingrui98class FtqToBpuIO(implicit p: Parameters) extends XSBundle {
17909c6f1ddSLingrui98  val redirect = Valid(new BranchPredictionRedirect)
18009c6f1ddSLingrui98  val update = Valid(new BranchPredictionUpdate)
18109c6f1ddSLingrui98  val enq_ptr = Output(new FtqPtr)
18209c6f1ddSLingrui98}
18309c6f1ddSLingrui98
18409c6f1ddSLingrui98class FtqToIfuIO(implicit p: Parameters) extends XSBundle with HasCircularQueuePtrHelper {
18509c6f1ddSLingrui98  val req = Decoupled(new FetchRequestBundle)
18609c6f1ddSLingrui98  val redirect = Valid(new Redirect)
18709c6f1ddSLingrui98  val flushFromBpu = new Bundle {
18809c6f1ddSLingrui98    // when ifu pipeline is not stalled,
18909c6f1ddSLingrui98    // a packet from bpu s3 can reach f1 at most
19009c6f1ddSLingrui98    val s2 = Valid(new FtqPtr)
191cb4f77ceSLingrui98    val s3 = Valid(new FtqPtr)
19209c6f1ddSLingrui98    def shouldFlushBy(src: Valid[FtqPtr], idx_to_flush: FtqPtr) = {
19309c6f1ddSLingrui98      src.valid && !isAfter(src.bits, idx_to_flush)
19409c6f1ddSLingrui98    }
19509c6f1ddSLingrui98    def shouldFlushByStage2(idx: FtqPtr) = shouldFlushBy(s2, idx)
196cb4f77ceSLingrui98    def shouldFlushByStage3(idx: FtqPtr) = shouldFlushBy(s3, idx)
19709c6f1ddSLingrui98  }
19809c6f1ddSLingrui98}
19909c6f1ddSLingrui98
20009c6f1ddSLingrui98trait HasBackendRedirectInfo extends HasXSParameter {
2012e1be6e1SSteve Gou  def numRedirectPcRead = exuParameters.JmpCnt + exuParameters.AluCnt + 1
20209c6f1ddSLingrui98  def isLoadReplay(r: Valid[Redirect]) = r.bits.flushItself()
20309c6f1ddSLingrui98}
20409c6f1ddSLingrui98
20509c6f1ddSLingrui98class FtqToCtrlIO(implicit p: Parameters) extends XSBundle with HasBackendRedirectInfo {
206*b56f947eSYinan Xu  // write to backend pc mem
207*b56f947eSYinan Xu  val pc_mem_wen = Output(Bool())
208*b56f947eSYinan Xu  val pc_mem_waddr = Output(UInt(log2Ceil(FtqSize).W))
209*b56f947eSYinan Xu  val pc_mem_wdata = Output(new Ftq_RF_Components)
210*b56f947eSYinan Xu  val target = Output(UInt(VAddrBits.W))
211*b56f947eSYinan Xu  // predecode correct target
212*b56f947eSYinan Xu  val pd_redirect_waddr = Valid(UInt(log2Ceil(FtqSize).W))
213*b56f947eSYinan Xu  val pd_redirect_target = Output(UInt(VAddrBits.W))
21409c6f1ddSLingrui98}
21509c6f1ddSLingrui98
21609c6f1ddSLingrui98
21709c6f1ddSLingrui98class FTBEntryGen(implicit p: Parameters) extends XSModule with HasBackendRedirectInfo with HasBPUParameter {
21809c6f1ddSLingrui98  val io = IO(new Bundle {
21909c6f1ddSLingrui98    val start_addr = Input(UInt(VAddrBits.W))
22009c6f1ddSLingrui98    val old_entry = Input(new FTBEntry)
22109c6f1ddSLingrui98    val pd = Input(new Ftq_pd_Entry)
22209c6f1ddSLingrui98    val cfiIndex = Flipped(Valid(UInt(log2Ceil(PredictWidth).W)))
22309c6f1ddSLingrui98    val target = Input(UInt(VAddrBits.W))
22409c6f1ddSLingrui98    val hit = Input(Bool())
22509c6f1ddSLingrui98    val mispredict_vec = Input(Vec(PredictWidth, Bool()))
22609c6f1ddSLingrui98
22709c6f1ddSLingrui98    val new_entry = Output(new FTBEntry)
22809c6f1ddSLingrui98    val new_br_insert_pos = Output(Vec(numBr, Bool()))
22909c6f1ddSLingrui98    val taken_mask = Output(Vec(numBr, Bool()))
23009c6f1ddSLingrui98    val mispred_mask = Output(Vec(numBr+1, Bool()))
23109c6f1ddSLingrui98
23209c6f1ddSLingrui98    // for perf counters
23309c6f1ddSLingrui98    val is_init_entry = Output(Bool())
23409c6f1ddSLingrui98    val is_old_entry = Output(Bool())
23509c6f1ddSLingrui98    val is_new_br = Output(Bool())
23609c6f1ddSLingrui98    val is_jalr_target_modified = Output(Bool())
23709c6f1ddSLingrui98    val is_always_taken_modified = Output(Bool())
23809c6f1ddSLingrui98    val is_br_full = Output(Bool())
23909c6f1ddSLingrui98  })
24009c6f1ddSLingrui98
24109c6f1ddSLingrui98  // no mispredictions detected at predecode
24209c6f1ddSLingrui98  val hit = io.hit
24309c6f1ddSLingrui98  val pd = io.pd
24409c6f1ddSLingrui98
24509c6f1ddSLingrui98  val init_entry = WireInit(0.U.asTypeOf(new FTBEntry))
24609c6f1ddSLingrui98
24709c6f1ddSLingrui98
24809c6f1ddSLingrui98  val cfi_is_br = pd.brMask(io.cfiIndex.bits) && io.cfiIndex.valid
24909c6f1ddSLingrui98  val entry_has_jmp = pd.jmpInfo.valid
25009c6f1ddSLingrui98  val new_jmp_is_jal  = entry_has_jmp && !pd.jmpInfo.bits(0) && io.cfiIndex.valid
25109c6f1ddSLingrui98  val new_jmp_is_jalr = entry_has_jmp &&  pd.jmpInfo.bits(0) && io.cfiIndex.valid
25209c6f1ddSLingrui98  val new_jmp_is_call = entry_has_jmp &&  pd.jmpInfo.bits(1) && io.cfiIndex.valid
25309c6f1ddSLingrui98  val new_jmp_is_ret  = entry_has_jmp &&  pd.jmpInfo.bits(2) && io.cfiIndex.valid
25409c6f1ddSLingrui98  val last_jmp_rvi = entry_has_jmp && pd.jmpOffset === (PredictWidth-1).U && !pd.rvcMask.last
255a60a2901SLingrui98  // val last_br_rvi = cfi_is_br && io.cfiIndex.bits === (PredictWidth-1).U && !pd.rvcMask.last
25609c6f1ddSLingrui98
25709c6f1ddSLingrui98  val cfi_is_jal = io.cfiIndex.bits === pd.jmpOffset && new_jmp_is_jal
25809c6f1ddSLingrui98  val cfi_is_jalr = io.cfiIndex.bits === pd.jmpOffset && new_jmp_is_jalr
25909c6f1ddSLingrui98
260a60a2901SLingrui98  def carryPos = log2Ceil(PredictWidth)+instOffsetBits
26109c6f1ddSLingrui98  def getLower(pc: UInt) = pc(carryPos-1, instOffsetBits)
26209c6f1ddSLingrui98  // if not hit, establish a new entry
26309c6f1ddSLingrui98  init_entry.valid := true.B
26409c6f1ddSLingrui98  // tag is left for ftb to assign
265eeb5ff92SLingrui98
266eeb5ff92SLingrui98  // case br
267eeb5ff92SLingrui98  val init_br_slot = init_entry.getSlotForBr(0)
268eeb5ff92SLingrui98  when (cfi_is_br) {
269eeb5ff92SLingrui98    init_br_slot.valid := true.B
270eeb5ff92SLingrui98    init_br_slot.offset := io.cfiIndex.bits
271b37e4b45SLingrui98    init_br_slot.setLowerStatByTarget(io.start_addr, io.target, numBr == 1)
272eeb5ff92SLingrui98    init_entry.always_taken(0) := true.B // set to always taken on init
273eeb5ff92SLingrui98  }
274eeb5ff92SLingrui98
275eeb5ff92SLingrui98  // case jmp
276eeb5ff92SLingrui98  when (entry_has_jmp) {
277eeb5ff92SLingrui98    init_entry.tailSlot.offset := pd.jmpOffset
278eeb5ff92SLingrui98    init_entry.tailSlot.valid := new_jmp_is_jal || new_jmp_is_jalr
279eeb5ff92SLingrui98    init_entry.tailSlot.setLowerStatByTarget(io.start_addr, Mux(cfi_is_jalr, io.target, pd.jalTarget), isShare=false)
280eeb5ff92SLingrui98  }
281eeb5ff92SLingrui98
28209c6f1ddSLingrui98  val jmpPft = getLower(io.start_addr) +& pd.jmpOffset +& Mux(pd.rvcMask(pd.jmpOffset), 1.U, 2.U)
283a60a2901SLingrui98  init_entry.pftAddr := Mux(entry_has_jmp && !last_jmp_rvi, jmpPft, getLower(io.start_addr))
284a60a2901SLingrui98  init_entry.carry   := Mux(entry_has_jmp && !last_jmp_rvi, jmpPft(carryPos-instOffsetBits), true.B)
28509c6f1ddSLingrui98  init_entry.isJalr := new_jmp_is_jalr
28609c6f1ddSLingrui98  init_entry.isCall := new_jmp_is_call
28709c6f1ddSLingrui98  init_entry.isRet  := new_jmp_is_ret
288f4ebc4b2SLingrui98  // that means fall thru points to the middle of an inst
289ae409b75SSteve Gou  init_entry.last_may_be_rvi_call := pd.jmpOffset === (PredictWidth-1).U && !pd.rvcMask(pd.jmpOffset)
29009c6f1ddSLingrui98
29109c6f1ddSLingrui98  // if hit, check whether a new cfi(only br is possible) is detected
29209c6f1ddSLingrui98  val oe = io.old_entry
293eeb5ff92SLingrui98  val br_recorded_vec = oe.getBrRecordedVec(io.cfiIndex.bits)
29409c6f1ddSLingrui98  val br_recorded = br_recorded_vec.asUInt.orR
29509c6f1ddSLingrui98  val is_new_br = cfi_is_br && !br_recorded
29609c6f1ddSLingrui98  val new_br_offset = io.cfiIndex.bits
29709c6f1ddSLingrui98  // vec(i) means new br will be inserted BEFORE old br(i)
298eeb5ff92SLingrui98  val allBrSlotsVec = oe.allSlotsForBr
29909c6f1ddSLingrui98  val new_br_insert_onehot = VecInit((0 until numBr).map{
30009c6f1ddSLingrui98    i => i match {
301eeb5ff92SLingrui98      case 0 =>
302eeb5ff92SLingrui98        !allBrSlotsVec(0).valid || new_br_offset < allBrSlotsVec(0).offset
303eeb5ff92SLingrui98      case idx =>
304eeb5ff92SLingrui98        allBrSlotsVec(idx-1).valid && new_br_offset > allBrSlotsVec(idx-1).offset &&
305eeb5ff92SLingrui98        (!allBrSlotsVec(idx).valid || new_br_offset < allBrSlotsVec(idx).offset)
30609c6f1ddSLingrui98    }
30709c6f1ddSLingrui98  })
30809c6f1ddSLingrui98
30909c6f1ddSLingrui98  val old_entry_modified = WireInit(io.old_entry)
31009c6f1ddSLingrui98  for (i <- 0 until numBr) {
311eeb5ff92SLingrui98    val slot = old_entry_modified.allSlotsForBr(i)
312eeb5ff92SLingrui98    when (new_br_insert_onehot(i)) {
313eeb5ff92SLingrui98      slot.valid := true.B
314eeb5ff92SLingrui98      slot.offset := new_br_offset
315b37e4b45SLingrui98      slot.setLowerStatByTarget(io.start_addr, io.target, i == numBr-1)
316eeb5ff92SLingrui98      old_entry_modified.always_taken(i) := true.B
317eeb5ff92SLingrui98    }.elsewhen (new_br_offset > oe.allSlotsForBr(i).offset) {
318eeb5ff92SLingrui98      old_entry_modified.always_taken(i) := false.B
319eeb5ff92SLingrui98      // all other fields remain unchanged
320eeb5ff92SLingrui98    }.otherwise {
321eeb5ff92SLingrui98      // case i == 0, remain unchanged
322eeb5ff92SLingrui98      if (i != 0) {
323b37e4b45SLingrui98        val noNeedToMoveFromFormerSlot = (i == numBr-1).B && !oe.brSlots.last.valid
324eeb5ff92SLingrui98        when (!noNeedToMoveFromFormerSlot) {
325eeb5ff92SLingrui98          slot.fromAnotherSlot(oe.allSlotsForBr(i-1))
326eeb5ff92SLingrui98          old_entry_modified.always_taken(i) := oe.always_taken(i)
32709c6f1ddSLingrui98        }
328eeb5ff92SLingrui98      }
329eeb5ff92SLingrui98    }
330eeb5ff92SLingrui98  }
33109c6f1ddSLingrui98
332eeb5ff92SLingrui98  // two circumstances:
333eeb5ff92SLingrui98  // 1. oe: | br | j  |, new br should be in front of j, thus addr of j should be new pft
334eeb5ff92SLingrui98  // 2. oe: | br | br |, new br could be anywhere between, thus new pft is the addr of either
335eeb5ff92SLingrui98  //        the previous last br or the new br
336eeb5ff92SLingrui98  val may_have_to_replace = oe.noEmptySlotForNewBr
337eeb5ff92SLingrui98  val pft_need_to_change = is_new_br && may_have_to_replace
33809c6f1ddSLingrui98  // it should either be the given last br or the new br
33909c6f1ddSLingrui98  when (pft_need_to_change) {
340eeb5ff92SLingrui98    val new_pft_offset =
341710a8720SLingrui98      Mux(!new_br_insert_onehot.asUInt.orR,
342710a8720SLingrui98        new_br_offset, oe.allSlotsForBr.last.offset)
343eeb5ff92SLingrui98
344710a8720SLingrui98    // set jmp to invalid
34509c6f1ddSLingrui98    old_entry_modified.pftAddr := getLower(io.start_addr) + new_pft_offset
34609c6f1ddSLingrui98    old_entry_modified.carry := (getLower(io.start_addr) +& new_pft_offset).head(1).asBool
347f4ebc4b2SLingrui98    old_entry_modified.last_may_be_rvi_call := false.B
34809c6f1ddSLingrui98    old_entry_modified.isCall := false.B
34909c6f1ddSLingrui98    old_entry_modified.isRet := false.B
350eeb5ff92SLingrui98    old_entry_modified.isJalr := false.B
35109c6f1ddSLingrui98  }
35209c6f1ddSLingrui98
35309c6f1ddSLingrui98  val old_entry_jmp_target_modified = WireInit(oe)
354710a8720SLingrui98  val old_target = oe.tailSlot.getTarget(io.start_addr) // may be wrong because we store only 20 lowest bits
355b37e4b45SLingrui98  val old_tail_is_jmp = !oe.tailSlot.sharing
356eeb5ff92SLingrui98  val jalr_target_modified = cfi_is_jalr && (old_target =/= io.target) && old_tail_is_jmp // TODO: pass full jalr target
3573bcae573SLingrui98  when (jalr_target_modified) {
35809c6f1ddSLingrui98    old_entry_jmp_target_modified.setByJmpTarget(io.start_addr, io.target)
35909c6f1ddSLingrui98    old_entry_jmp_target_modified.always_taken := 0.U.asTypeOf(Vec(numBr, Bool()))
36009c6f1ddSLingrui98  }
36109c6f1ddSLingrui98
36209c6f1ddSLingrui98  val old_entry_always_taken = WireInit(oe)
36309c6f1ddSLingrui98  val always_taken_modified_vec = Wire(Vec(numBr, Bool())) // whether modified or not
36409c6f1ddSLingrui98  for (i <- 0 until numBr) {
36509c6f1ddSLingrui98    old_entry_always_taken.always_taken(i) :=
36609c6f1ddSLingrui98      oe.always_taken(i) && io.cfiIndex.valid && oe.brValids(i) && io.cfiIndex.bits === oe.brOffset(i)
367710a8720SLingrui98    always_taken_modified_vec(i) := oe.always_taken(i) && !old_entry_always_taken.always_taken(i)
36809c6f1ddSLingrui98  }
36909c6f1ddSLingrui98  val always_taken_modified = always_taken_modified_vec.reduce(_||_)
37009c6f1ddSLingrui98
37109c6f1ddSLingrui98
37209c6f1ddSLingrui98
37309c6f1ddSLingrui98  val derived_from_old_entry =
37409c6f1ddSLingrui98    Mux(is_new_br, old_entry_modified,
3753bcae573SLingrui98      Mux(jalr_target_modified, old_entry_jmp_target_modified, old_entry_always_taken))
37609c6f1ddSLingrui98
37709c6f1ddSLingrui98
37809c6f1ddSLingrui98  io.new_entry := Mux(!hit, init_entry, derived_from_old_entry)
37909c6f1ddSLingrui98
38009c6f1ddSLingrui98  io.new_br_insert_pos := new_br_insert_onehot
38109c6f1ddSLingrui98  io.taken_mask := VecInit((io.new_entry.brOffset zip io.new_entry.brValids).map{
38209c6f1ddSLingrui98    case (off, v) => io.cfiIndex.bits === off && io.cfiIndex.valid && v
38309c6f1ddSLingrui98  })
38409c6f1ddSLingrui98  for (i <- 0 until numBr) {
38509c6f1ddSLingrui98    io.mispred_mask(i) := io.new_entry.brValids(i) && io.mispredict_vec(io.new_entry.brOffset(i))
38609c6f1ddSLingrui98  }
38709c6f1ddSLingrui98  io.mispred_mask.last := io.new_entry.jmpValid && io.mispredict_vec(pd.jmpOffset)
38809c6f1ddSLingrui98
38909c6f1ddSLingrui98  // for perf counters
39009c6f1ddSLingrui98  io.is_init_entry := !hit
3913bcae573SLingrui98  io.is_old_entry := hit && !is_new_br && !jalr_target_modified && !always_taken_modified
39209c6f1ddSLingrui98  io.is_new_br := hit && is_new_br
3933bcae573SLingrui98  io.is_jalr_target_modified := hit && jalr_target_modified
39409c6f1ddSLingrui98  io.is_always_taken_modified := hit && always_taken_modified
395eeb5ff92SLingrui98  io.is_br_full := hit && is_new_br && may_have_to_replace
39609c6f1ddSLingrui98}
39709c6f1ddSLingrui98
39809c6f1ddSLingrui98class Ftq(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper
399e30430c2SJay  with HasBackendRedirectInfo with BPUUtils with HasBPUConst with HasPerfEvents
400e30430c2SJay  with HasICacheParameters{
40109c6f1ddSLingrui98  val io = IO(new Bundle {
40209c6f1ddSLingrui98    val fromBpu = Flipped(new BpuToFtqIO)
40309c6f1ddSLingrui98    val fromIfu = Flipped(new IfuToFtqIO)
40409c6f1ddSLingrui98    val fromBackend = Flipped(new CtrlToFtqIO)
40509c6f1ddSLingrui98
40609c6f1ddSLingrui98    val toBpu = new FtqToBpuIO
40709c6f1ddSLingrui98    val toIfu = new FtqToIfuIO
40809c6f1ddSLingrui98    val toBackend = new FtqToCtrlIO
40909c6f1ddSLingrui98
4107052722fSJay    val toPrefetch = new FtqPrefechBundle
4117052722fSJay
41209c6f1ddSLingrui98    val bpuInfo = new Bundle {
41309c6f1ddSLingrui98      val bpRight = Output(UInt(XLEN.W))
41409c6f1ddSLingrui98      val bpWrong = Output(UInt(XLEN.W))
41509c6f1ddSLingrui98    }
41609c6f1ddSLingrui98  })
41709c6f1ddSLingrui98  io.bpuInfo := DontCare
41809c6f1ddSLingrui98
4192e1be6e1SSteve Gou  val backendRedirect = Wire(Valid(new Redirect))
4202e1be6e1SSteve Gou  val backendRedirectReg = RegNext(backendRedirect)
42109c6f1ddSLingrui98
422df5b4b8eSYinan Xu  val stage2Flush = backendRedirect.valid
42309c6f1ddSLingrui98  val backendFlush = stage2Flush || RegNext(stage2Flush)
42409c6f1ddSLingrui98  val ifuFlush = Wire(Bool())
42509c6f1ddSLingrui98
42609c6f1ddSLingrui98  val flush = stage2Flush || RegNext(stage2Flush)
42709c6f1ddSLingrui98
42809c6f1ddSLingrui98  val allowBpuIn, allowToIfu = WireInit(false.B)
42909c6f1ddSLingrui98  val flushToIfu = !allowToIfu
430df5b4b8eSYinan Xu  allowBpuIn := !ifuFlush && !backendRedirect.valid && !backendRedirectReg.valid
431df5b4b8eSYinan Xu  allowToIfu := !ifuFlush && !backendRedirect.valid && !backendRedirectReg.valid
43209c6f1ddSLingrui98
433e30430c2SJay  val bpuPtr, ifuPtr, ifuWbPtr, commPtr = RegInit(FtqPtr(false.B, 0.U))
434c9bc5480SLingrui98  val ifuPtrPlus1 = RegInit(FtqPtr(false.B, 1.U))
43509c6f1ddSLingrui98  val validEntries = distanceBetween(bpuPtr, commPtr)
43609c6f1ddSLingrui98
43709c6f1ddSLingrui98  // **********************************************************************
43809c6f1ddSLingrui98  // **************************** enq from bpu ****************************
43909c6f1ddSLingrui98  // **********************************************************************
44009c6f1ddSLingrui98  val new_entry_ready = validEntries < FtqSize.U
44109c6f1ddSLingrui98  io.fromBpu.resp.ready := new_entry_ready
44209c6f1ddSLingrui98
44309c6f1ddSLingrui98  val bpu_s2_resp = io.fromBpu.resp.bits.s2
444cb4f77ceSLingrui98  val bpu_s3_resp = io.fromBpu.resp.bits.s3
44509c6f1ddSLingrui98  val bpu_s2_redirect = bpu_s2_resp.valid && bpu_s2_resp.hasRedirect
446cb4f77ceSLingrui98  val bpu_s3_redirect = bpu_s3_resp.valid && bpu_s3_resp.hasRedirect
44709c6f1ddSLingrui98
44809c6f1ddSLingrui98  io.toBpu.enq_ptr := bpuPtr
44909c6f1ddSLingrui98  val enq_fire = io.fromBpu.resp.fire() && allowBpuIn // from bpu s1
450cb4f77ceSLingrui98  val bpu_in_fire = (io.fromBpu.resp.fire() || bpu_s2_redirect || bpu_s3_redirect) && allowBpuIn
45109c6f1ddSLingrui98
452b37e4b45SLingrui98  val bpu_in_resp = io.fromBpu.resp.bits.selectedResp
453b37e4b45SLingrui98  val bpu_in_stage = io.fromBpu.resp.bits.selectedRespIdx
45409c6f1ddSLingrui98  val bpu_in_resp_ptr = Mux(bpu_in_stage === BP_S1, bpuPtr, bpu_in_resp.ftq_idx)
45509c6f1ddSLingrui98  val bpu_in_resp_idx = bpu_in_resp_ptr.value
45609c6f1ddSLingrui98
457*b56f947eSYinan Xu  // read ports:                                                ifuReq1 + ifuReq2 + commitUpdate
458*b56f947eSYinan Xu  val ftq_pc_mem = Module(new SyncDataModuleTemplate(new Ftq_RF_Components, FtqSize, 3, 1))
45909c6f1ddSLingrui98  // resp from uBTB
46009c6f1ddSLingrui98  ftq_pc_mem.io.wen(0) := bpu_in_fire
46109c6f1ddSLingrui98  ftq_pc_mem.io.waddr(0) := bpu_in_resp_idx
46209c6f1ddSLingrui98  ftq_pc_mem.io.wdata(0).fromBranchPrediction(bpu_in_resp)
46309c6f1ddSLingrui98
46409c6f1ddSLingrui98  //                                                            ifuRedirect + backendRedirect + commit
46509c6f1ddSLingrui98  val ftq_redirect_sram = Module(new FtqNRSRAM(new Ftq_Redirect_SRAMEntry, 1+1+1))
46609c6f1ddSLingrui98  // these info is intended to enq at the last stage of bpu
46709c6f1ddSLingrui98  ftq_redirect_sram.io.wen := io.fromBpu.resp.bits.lastStage.valid
46809c6f1ddSLingrui98  ftq_redirect_sram.io.waddr := io.fromBpu.resp.bits.lastStage.ftq_idx.value
46909c6f1ddSLingrui98  ftq_redirect_sram.io.wdata.fromBranchPrediction(io.fromBpu.resp.bits.lastStage)
47049cbc998SLingrui98  println(f"ftq redirect SRAM: entry ${ftq_redirect_sram.io.wdata.getWidth} * ${FtqSize} * 3")
47149cbc998SLingrui98  println(f"ftq redirect SRAM: ahead fh ${ftq_redirect_sram.io.wdata.afhob.getWidth} * ${FtqSize} * 3")
47209c6f1ddSLingrui98
47309c6f1ddSLingrui98  val ftq_meta_1r_sram = Module(new FtqNRSRAM(new Ftq_1R_SRAMEntry, 1))
47409c6f1ddSLingrui98  // these info is intended to enq at the last stage of bpu
47509c6f1ddSLingrui98  ftq_meta_1r_sram.io.wen := io.fromBpu.resp.bits.lastStage.valid
47609c6f1ddSLingrui98  ftq_meta_1r_sram.io.waddr := io.fromBpu.resp.bits.lastStage.ftq_idx.value
47709c6f1ddSLingrui98  ftq_meta_1r_sram.io.wdata.meta := io.fromBpu.resp.bits.meta
47809c6f1ddSLingrui98  //                                                            ifuRedirect + backendRedirect + commit
47909c6f1ddSLingrui98  val ftb_entry_mem = Module(new SyncDataModuleTemplate(new FTBEntry, FtqSize, 1+1+1, 1))
48009c6f1ddSLingrui98  ftb_entry_mem.io.wen(0) := io.fromBpu.resp.bits.lastStage.valid
48109c6f1ddSLingrui98  ftb_entry_mem.io.waddr(0) := io.fromBpu.resp.bits.lastStage.ftq_idx.value
48209c6f1ddSLingrui98  ftb_entry_mem.io.wdata(0) := io.fromBpu.resp.bits.lastStage.ftb_entry
48309c6f1ddSLingrui98
48409c6f1ddSLingrui98
48509c6f1ddSLingrui98  // multi-write
486b37e4b45SLingrui98  val update_target = Reg(Vec(FtqSize, UInt(VAddrBits.W))) // could be taken target or fallThrough
48709c6f1ddSLingrui98  val cfiIndex_vec = Reg(Vec(FtqSize, ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))))
48809c6f1ddSLingrui98  val mispredict_vec = Reg(Vec(FtqSize, Vec(PredictWidth, Bool())))
48909c6f1ddSLingrui98  val pred_stage = Reg(Vec(FtqSize, UInt(2.W)))
49009c6f1ddSLingrui98
49109c6f1ddSLingrui98  val c_invalid :: c_valid :: c_commited :: Nil = Enum(3)
49209c6f1ddSLingrui98  val commitStateQueue = RegInit(VecInit(Seq.fill(FtqSize) {
49309c6f1ddSLingrui98    VecInit(Seq.fill(PredictWidth)(c_invalid))
49409c6f1ddSLingrui98  }))
49509c6f1ddSLingrui98
49609c6f1ddSLingrui98  val f_to_send :: f_sent :: Nil = Enum(2)
49709c6f1ddSLingrui98  val entry_fetch_status = RegInit(VecInit(Seq.fill(FtqSize)(f_sent)))
49809c6f1ddSLingrui98
49909c6f1ddSLingrui98  val h_not_hit :: h_false_hit :: h_hit :: Nil = Enum(3)
50009c6f1ddSLingrui98  val entry_hit_status = RegInit(VecInit(Seq.fill(FtqSize)(h_not_hit)))
50109c6f1ddSLingrui98
502f63797a4SLingrui98  // modify registers one cycle later to cut critical path
503f63797a4SLingrui98  val last_cycle_bpu_in = RegNext(bpu_in_fire)
504f63797a4SLingrui98  val last_cycle_bpu_in_idx = RegNext(bpu_in_resp_idx)
505f63797a4SLingrui98  val last_cycle_update_target = RegNext(bpu_in_resp.getTarget)
506f63797a4SLingrui98  val last_cycle_cfiIndex = RegNext(bpu_in_resp.cfiIndex)
507f63797a4SLingrui98  val last_cycle_bpu_in_stage = RegNext(bpu_in_stage)
508f63797a4SLingrui98  when (last_cycle_bpu_in) {
509f63797a4SLingrui98    entry_fetch_status(last_cycle_bpu_in_idx) := f_to_send
510f63797a4SLingrui98    commitStateQueue(last_cycle_bpu_in_idx) := VecInit(Seq.fill(PredictWidth)(c_invalid))
511f63797a4SLingrui98    cfiIndex_vec(last_cycle_bpu_in_idx) := last_cycle_cfiIndex
512f63797a4SLingrui98    mispredict_vec(last_cycle_bpu_in_idx) := WireInit(VecInit(Seq.fill(PredictWidth)(false.B)))
513f63797a4SLingrui98    update_target(last_cycle_bpu_in_idx) := last_cycle_update_target
514f63797a4SLingrui98    pred_stage(last_cycle_bpu_in_idx) := last_cycle_bpu_in_stage
51509c6f1ddSLingrui98  }
51609c6f1ddSLingrui98
517f63797a4SLingrui98
51809c6f1ddSLingrui98  bpuPtr := bpuPtr + enq_fire
519c9bc5480SLingrui98  when (io.toIfu.req.fire && allowToIfu) {
520c9bc5480SLingrui98    ifuPtr := ifuPtrPlus1
521c9bc5480SLingrui98    ifuPtrPlus1 := ifuPtrPlus1 + 1.U
522c9bc5480SLingrui98  }
52309c6f1ddSLingrui98
52409c6f1ddSLingrui98  // only use ftb result to assign hit status
52509c6f1ddSLingrui98  when (bpu_s2_resp.valid) {
526b37e4b45SLingrui98    entry_hit_status(bpu_s2_resp.ftq_idx.value) := Mux(bpu_s2_resp.full_pred.hit, h_hit, h_not_hit)
52709c6f1ddSLingrui98  }
52809c6f1ddSLingrui98
52909c6f1ddSLingrui98
5302f4a3aa4SLingrui98  io.toIfu.flushFromBpu.s2.valid := bpu_s2_redirect
53109c6f1ddSLingrui98  io.toIfu.flushFromBpu.s2.bits := bpu_s2_resp.ftq_idx
53209c6f1ddSLingrui98  when (bpu_s2_resp.valid && bpu_s2_resp.hasRedirect) {
53309c6f1ddSLingrui98    bpuPtr := bpu_s2_resp.ftq_idx + 1.U
53409c6f1ddSLingrui98    // only when ifuPtr runs ahead of bpu s2 resp should we recover it
53509c6f1ddSLingrui98    when (!isBefore(ifuPtr, bpu_s2_resp.ftq_idx)) {
53609c6f1ddSLingrui98      ifuPtr := bpu_s2_resp.ftq_idx
537c9bc5480SLingrui98      ifuPtrPlus1 := bpu_s2_resp.ftq_idx + 1.U
53809c6f1ddSLingrui98    }
53909c6f1ddSLingrui98  }
54009c6f1ddSLingrui98
541cb4f77ceSLingrui98  io.toIfu.flushFromBpu.s3.valid := bpu_s3_redirect
542cb4f77ceSLingrui98  io.toIfu.flushFromBpu.s3.bits := bpu_s3_resp.ftq_idx
543cb4f77ceSLingrui98  when (bpu_s3_resp.valid && bpu_s3_resp.hasRedirect) {
544cb4f77ceSLingrui98    bpuPtr := bpu_s3_resp.ftq_idx + 1.U
545cb4f77ceSLingrui98    // only when ifuPtr runs ahead of bpu s2 resp should we recover it
546cb4f77ceSLingrui98    when (!isBefore(ifuPtr, bpu_s3_resp.ftq_idx)) {
547cb4f77ceSLingrui98      ifuPtr := bpu_s3_resp.ftq_idx
548c9bc5480SLingrui98      ifuPtrPlus1 := bpu_s3_resp.ftq_idx + 1.U
549cb4f77ceSLingrui98    }
550cb4f77ceSLingrui98  }
551cb4f77ceSLingrui98
55209c6f1ddSLingrui98  XSError(isBefore(bpuPtr, ifuPtr) && !isFull(bpuPtr, ifuPtr), "\nifuPtr is before bpuPtr!\n")
55309c6f1ddSLingrui98
55409c6f1ddSLingrui98  // ****************************************************************
55509c6f1ddSLingrui98  // **************************** to ifu ****************************
55609c6f1ddSLingrui98  // ****************************************************************
557005e809bSJiuyang Liu  val bpu_in_bypass_buf = RegEnable(ftq_pc_mem.io.wdata(0), bpu_in_fire)
55809c6f1ddSLingrui98  val bpu_in_bypass_ptr = RegNext(bpu_in_resp_ptr)
55909c6f1ddSLingrui98  val last_cycle_to_ifu_fire = RegNext(io.toIfu.req.fire)
56009c6f1ddSLingrui98
56109c6f1ddSLingrui98  // read pc and target
56209c6f1ddSLingrui98  ftq_pc_mem.io.raddr.init.init.last := ifuPtr.value
563c9bc5480SLingrui98  ftq_pc_mem.io.raddr.init.last := ifuPtrPlus1.value
56409c6f1ddSLingrui98
5655ff19bd8SLingrui98  io.toIfu.req.bits.ftqIdx := ifuPtr
566f63797a4SLingrui98
56709c6f1ddSLingrui98
568b37e4b45SLingrui98  val toIfuPcBundle = Wire(new Ftq_RF_Components)
569f63797a4SLingrui98  val entry_is_to_send = WireInit(entry_fetch_status(ifuPtr.value) === f_to_send)
570f63797a4SLingrui98  val entry_next_addr = WireInit(update_target(ifuPtr.value))
571f63797a4SLingrui98  val entry_ftq_offset = WireInit(cfiIndex_vec(ifuPtr.value))
572f63797a4SLingrui98
5737052722fSJay
57409c6f1ddSLingrui98  when (last_cycle_bpu_in && bpu_in_bypass_ptr === ifuPtr) {
575b37e4b45SLingrui98    toIfuPcBundle := bpu_in_bypass_buf
576f678dd91SSteve Gou    entry_is_to_send := true.B
577f63797a4SLingrui98    entry_next_addr := last_cycle_update_target
578f63797a4SLingrui98    entry_ftq_offset := last_cycle_cfiIndex
57909c6f1ddSLingrui98  }.elsewhen (last_cycle_to_ifu_fire) {
580b37e4b45SLingrui98    toIfuPcBundle := ftq_pc_mem.io.rdata.init.last
581c9bc5480SLingrui98    entry_is_to_send := RegNext(entry_fetch_status(ifuPtrPlus1.value) === f_to_send) ||
582c9bc5480SLingrui98                        RegNext(last_cycle_bpu_in && bpu_in_bypass_ptr === (ifuPtrPlus1)) // reduce potential bubbles
58309c6f1ddSLingrui98  }.otherwise {
584b37e4b45SLingrui98    toIfuPcBundle := ftq_pc_mem.io.rdata.init.init.last
585f678dd91SSteve Gou    entry_is_to_send := RegNext(entry_fetch_status(ifuPtr.value) === f_to_send)
58609c6f1ddSLingrui98  }
58709c6f1ddSLingrui98
588f678dd91SSteve Gou  io.toIfu.req.valid := entry_is_to_send && ifuPtr =/= bpuPtr
589f63797a4SLingrui98  io.toIfu.req.bits.nextStartAddr := entry_next_addr
590f63797a4SLingrui98  io.toIfu.req.bits.ftqOffset := entry_ftq_offset
591b37e4b45SLingrui98  io.toIfu.req.bits.fromFtqPcBundle(toIfuPcBundle)
592b37e4b45SLingrui98
59309c6f1ddSLingrui98  // when fall through is smaller in value than start address, there must be a false hit
594b37e4b45SLingrui98  when (toIfuPcBundle.fallThruError && entry_hit_status(ifuPtr.value) === h_hit) {
59509c6f1ddSLingrui98    when (io.toIfu.req.fire &&
596cb4f77ceSLingrui98      !(bpu_s2_redirect && bpu_s2_resp.ftq_idx === ifuPtr) &&
597cb4f77ceSLingrui98      !(bpu_s3_redirect && bpu_s3_resp.ftq_idx === ifuPtr)
59809c6f1ddSLingrui98    ) {
59909c6f1ddSLingrui98      entry_hit_status(ifuPtr.value) := h_false_hit
600352db50aSLingrui98      // XSError(true.B, "FTB false hit by fallThroughError, startAddr: %x, fallTHru: %x\n", io.toIfu.req.bits.startAddr, io.toIfu.req.bits.nextStartAddr)
60109c6f1ddSLingrui98    }
602b37e4b45SLingrui98    XSDebug(true.B, "fallThruError! start:%x, fallThru:%x\n", io.toIfu.req.bits.startAddr, io.toIfu.req.bits.nextStartAddr)
60309c6f1ddSLingrui98  }
60409c6f1ddSLingrui98
605a60a2901SLingrui98  XSPerfAccumulate(f"fall_through_error_to_ifu", toIfuPcBundle.fallThruError && entry_hit_status(ifuPtr.value) === h_hit &&
606a60a2901SLingrui98    io.toIfu.req.fire && !(bpu_s2_redirect && bpu_s2_resp.ftq_idx === ifuPtr) && !(bpu_s3_redirect && bpu_s3_resp.ftq_idx === ifuPtr))
607a60a2901SLingrui98
60809c6f1ddSLingrui98  val ifu_req_should_be_flushed =
609cb4f77ceSLingrui98    io.toIfu.flushFromBpu.shouldFlushByStage2(io.toIfu.req.bits.ftqIdx) ||
610cb4f77ceSLingrui98    io.toIfu.flushFromBpu.shouldFlushByStage3(io.toIfu.req.bits.ftqIdx)
61109c6f1ddSLingrui98
61209c6f1ddSLingrui98    when (io.toIfu.req.fire && !ifu_req_should_be_flushed) {
61309c6f1ddSLingrui98      entry_fetch_status(ifuPtr.value) := f_sent
61409c6f1ddSLingrui98    }
61509c6f1ddSLingrui98
61609c6f1ddSLingrui98  // *********************************************************************
61709c6f1ddSLingrui98  // **************************** wb from ifu ****************************
61809c6f1ddSLingrui98  // *********************************************************************
61909c6f1ddSLingrui98  val pdWb = io.fromIfu.pdWb
62009c6f1ddSLingrui98  val pds = pdWb.bits.pd
62109c6f1ddSLingrui98  val ifu_wb_valid = pdWb.valid
62209c6f1ddSLingrui98  val ifu_wb_idx = pdWb.bits.ftqIdx.value
62309c6f1ddSLingrui98  // read ports:                                                         commit update
62409c6f1ddSLingrui98  val ftq_pd_mem = Module(new SyncDataModuleTemplate(new Ftq_pd_Entry, FtqSize, 1, 1))
62509c6f1ddSLingrui98  ftq_pd_mem.io.wen(0) := ifu_wb_valid
62609c6f1ddSLingrui98  ftq_pd_mem.io.waddr(0) := pdWb.bits.ftqIdx.value
62709c6f1ddSLingrui98  ftq_pd_mem.io.wdata(0).fromPdWb(pdWb.bits)
62809c6f1ddSLingrui98
62909c6f1ddSLingrui98  val hit_pd_valid = entry_hit_status(ifu_wb_idx) === h_hit && ifu_wb_valid
63009c6f1ddSLingrui98  val hit_pd_mispred = hit_pd_valid && pdWb.bits.misOffset.valid
63109c6f1ddSLingrui98  val hit_pd_mispred_reg = RegNext(hit_pd_mispred, init=false.B)
632005e809bSJiuyang Liu  val pd_reg       = RegEnable(pds,             pdWb.valid)
633005e809bSJiuyang Liu  val start_pc_reg = RegEnable(pdWb.bits.pc(0), pdWb.valid)
634005e809bSJiuyang Liu  val wb_idx_reg   = RegEnable(ifu_wb_idx,      pdWb.valid)
63509c6f1ddSLingrui98
63609c6f1ddSLingrui98  when (ifu_wb_valid) {
63709c6f1ddSLingrui98    val comm_stq_wen = VecInit(pds.map(_.valid).zip(pdWb.bits.instrRange).map{
63809c6f1ddSLingrui98      case (v, inRange) => v && inRange
63909c6f1ddSLingrui98    })
64009c6f1ddSLingrui98    (commitStateQueue(ifu_wb_idx) zip comm_stq_wen).map{
64109c6f1ddSLingrui98      case (qe, v) => when (v) { qe := c_valid }
64209c6f1ddSLingrui98    }
64309c6f1ddSLingrui98  }
64409c6f1ddSLingrui98
64509c6f1ddSLingrui98  ifuWbPtr := ifuWbPtr + ifu_wb_valid
64609c6f1ddSLingrui98
64709c6f1ddSLingrui98  ftb_entry_mem.io.raddr.head := ifu_wb_idx
64809c6f1ddSLingrui98  val has_false_hit = WireInit(false.B)
64909c6f1ddSLingrui98  when (RegNext(hit_pd_valid)) {
65009c6f1ddSLingrui98    // check for false hit
65109c6f1ddSLingrui98    val pred_ftb_entry = ftb_entry_mem.io.rdata.head
652eeb5ff92SLingrui98    val brSlots = pred_ftb_entry.brSlots
653eeb5ff92SLingrui98    val tailSlot = pred_ftb_entry.tailSlot
65409c6f1ddSLingrui98    // we check cfis that bpu predicted
65509c6f1ddSLingrui98
656eeb5ff92SLingrui98    // bpu predicted branches but denied by predecode
657eeb5ff92SLingrui98    val br_false_hit =
658eeb5ff92SLingrui98      brSlots.map{
659eeb5ff92SLingrui98        s => s.valid && !(pd_reg(s.offset).valid && pd_reg(s.offset).isBr)
660eeb5ff92SLingrui98      }.reduce(_||_) ||
661b37e4b45SLingrui98      (tailSlot.valid && pred_ftb_entry.tailSlot.sharing &&
662eeb5ff92SLingrui98        !(pd_reg(tailSlot.offset).valid && pd_reg(tailSlot.offset).isBr))
663eeb5ff92SLingrui98
664eeb5ff92SLingrui98    val jmpOffset = tailSlot.offset
66509c6f1ddSLingrui98    val jmp_pd = pd_reg(jmpOffset)
66609c6f1ddSLingrui98    val jal_false_hit = pred_ftb_entry.jmpValid &&
66709c6f1ddSLingrui98      ((pred_ftb_entry.isJal  && !(jmp_pd.valid && jmp_pd.isJal)) ||
66809c6f1ddSLingrui98       (pred_ftb_entry.isJalr && !(jmp_pd.valid && jmp_pd.isJalr)) ||
66909c6f1ddSLingrui98       (pred_ftb_entry.isCall && !(jmp_pd.valid && jmp_pd.isCall)) ||
67009c6f1ddSLingrui98       (pred_ftb_entry.isRet  && !(jmp_pd.valid && jmp_pd.isRet))
67109c6f1ddSLingrui98      )
67209c6f1ddSLingrui98
67309c6f1ddSLingrui98    has_false_hit := br_false_hit || jal_false_hit || hit_pd_mispred_reg
67465fddcf0Szoujr    XSDebug(has_false_hit, "FTB false hit by br or jal or hit_pd, startAddr: %x\n", pdWb.bits.pc(0))
67565fddcf0Szoujr
676352db50aSLingrui98    // assert(!has_false_hit)
67709c6f1ddSLingrui98  }
67809c6f1ddSLingrui98
67909c6f1ddSLingrui98  when (has_false_hit) {
68009c6f1ddSLingrui98    entry_hit_status(wb_idx_reg) := h_false_hit
68109c6f1ddSLingrui98  }
68209c6f1ddSLingrui98
68309c6f1ddSLingrui98
68409c6f1ddSLingrui98  // **********************************************************************
685*b56f947eSYinan Xu  // ***************************** to backend *****************************
68609c6f1ddSLingrui98  // **********************************************************************
687*b56f947eSYinan Xu  // to backend pc mem / target
688*b56f947eSYinan Xu  io.toBackend.pc_mem_wen   := RegNext(last_cycle_bpu_in)
689*b56f947eSYinan Xu  io.toBackend.pc_mem_waddr := RegNext(last_cycle_bpu_in_idx)
690*b56f947eSYinan Xu  io.toBackend.pc_mem_wdata := RegNext(bpu_in_bypass_buf)
691*b56f947eSYinan Xu  io.toBackend.target       := RegNext(last_cycle_update_target)
69209c6f1ddSLingrui98
69309c6f1ddSLingrui98  // *******************************************************************************
69409c6f1ddSLingrui98  // **************************** redirect from backend ****************************
69509c6f1ddSLingrui98  // *******************************************************************************
69609c6f1ddSLingrui98
69709c6f1ddSLingrui98  // redirect read cfiInfo, couples to redirectGen s2
6982e1be6e1SSteve Gou  ftq_redirect_sram.io.ren.init.last := backendRedirect.valid
6992e1be6e1SSteve Gou  ftq_redirect_sram.io.raddr.init.last := backendRedirect.bits.ftqIdx.value
70009c6f1ddSLingrui98
7012e1be6e1SSteve Gou  ftb_entry_mem.io.raddr.init.last := backendRedirect.bits.ftqIdx.value
70209c6f1ddSLingrui98
70309c6f1ddSLingrui98  val stage3CfiInfo = ftq_redirect_sram.io.rdata.init.last
704df5b4b8eSYinan Xu  val fromBackendRedirect = WireInit(backendRedirectReg)
70509c6f1ddSLingrui98  val backendRedirectCfi = fromBackendRedirect.bits.cfiUpdate
70609c6f1ddSLingrui98  backendRedirectCfi.fromFtqRedirectSram(stage3CfiInfo)
70709c6f1ddSLingrui98
70809c6f1ddSLingrui98  val r_ftb_entry = ftb_entry_mem.io.rdata.init.last
70909c6f1ddSLingrui98  val r_ftqOffset = fromBackendRedirect.bits.ftqOffset
71009c6f1ddSLingrui98
71109c6f1ddSLingrui98  when (entry_hit_status(fromBackendRedirect.bits.ftqIdx.value) === h_hit) {
71209c6f1ddSLingrui98    backendRedirectCfi.shift := PopCount(r_ftb_entry.getBrMaskByOffset(r_ftqOffset)) +&
71309c6f1ddSLingrui98      (backendRedirectCfi.pd.isBr && !r_ftb_entry.brIsSaved(r_ftqOffset) &&
714eeb5ff92SLingrui98      !r_ftb_entry.newBrCanNotInsert(r_ftqOffset))
71509c6f1ddSLingrui98
71609c6f1ddSLingrui98    backendRedirectCfi.addIntoHist := backendRedirectCfi.pd.isBr && (r_ftb_entry.brIsSaved(r_ftqOffset) ||
717eeb5ff92SLingrui98        !r_ftb_entry.newBrCanNotInsert(r_ftqOffset))
71809c6f1ddSLingrui98  }.otherwise {
71909c6f1ddSLingrui98    backendRedirectCfi.shift := (backendRedirectCfi.pd.isBr && backendRedirectCfi.taken).asUInt
72009c6f1ddSLingrui98    backendRedirectCfi.addIntoHist := backendRedirectCfi.pd.isBr.asUInt
72109c6f1ddSLingrui98  }
72209c6f1ddSLingrui98
72309c6f1ddSLingrui98
72409c6f1ddSLingrui98  // ***************************************************************************
72509c6f1ddSLingrui98  // **************************** redirect from ifu ****************************
72609c6f1ddSLingrui98  // ***************************************************************************
72709c6f1ddSLingrui98  val fromIfuRedirect = WireInit(0.U.asTypeOf(Valid(new Redirect)))
72809c6f1ddSLingrui98  fromIfuRedirect.valid := pdWb.valid && pdWb.bits.misOffset.valid && !backendFlush
72909c6f1ddSLingrui98  fromIfuRedirect.bits.ftqIdx := pdWb.bits.ftqIdx
73009c6f1ddSLingrui98  fromIfuRedirect.bits.ftqOffset := pdWb.bits.misOffset.bits
73109c6f1ddSLingrui98  fromIfuRedirect.bits.level := RedirectLevel.flushAfter
73209c6f1ddSLingrui98
73309c6f1ddSLingrui98  val ifuRedirectCfiUpdate = fromIfuRedirect.bits.cfiUpdate
73409c6f1ddSLingrui98  ifuRedirectCfiUpdate.pc := pdWb.bits.pc(pdWb.bits.misOffset.bits)
73509c6f1ddSLingrui98  ifuRedirectCfiUpdate.pd := pdWb.bits.pd(pdWb.bits.misOffset.bits)
73609c6f1ddSLingrui98  ifuRedirectCfiUpdate.predTaken := cfiIndex_vec(pdWb.bits.ftqIdx.value).valid
73709c6f1ddSLingrui98  ifuRedirectCfiUpdate.target := pdWb.bits.target
73809c6f1ddSLingrui98  ifuRedirectCfiUpdate.taken := pdWb.bits.cfiOffset.valid
73909c6f1ddSLingrui98  ifuRedirectCfiUpdate.isMisPred := pdWb.bits.misOffset.valid
74009c6f1ddSLingrui98
74109c6f1ddSLingrui98  val ifuRedirectReg = RegNext(fromIfuRedirect, init=0.U.asTypeOf(Valid(new Redirect)))
74209c6f1ddSLingrui98  val ifuRedirectToBpu = WireInit(ifuRedirectReg)
74309c6f1ddSLingrui98  ifuFlush := fromIfuRedirect.valid || ifuRedirectToBpu.valid
74409c6f1ddSLingrui98
74509c6f1ddSLingrui98  ftq_redirect_sram.io.ren.head := fromIfuRedirect.valid
74609c6f1ddSLingrui98  ftq_redirect_sram.io.raddr.head := fromIfuRedirect.bits.ftqIdx.value
74709c6f1ddSLingrui98
74809c6f1ddSLingrui98  ftb_entry_mem.io.raddr.head := fromIfuRedirect.bits.ftqIdx.value
74909c6f1ddSLingrui98
75009c6f1ddSLingrui98  val toBpuCfi = ifuRedirectToBpu.bits.cfiUpdate
75109c6f1ddSLingrui98  toBpuCfi.fromFtqRedirectSram(ftq_redirect_sram.io.rdata.head)
75209c6f1ddSLingrui98  when (ifuRedirectReg.bits.cfiUpdate.pd.isRet) {
75309c6f1ddSLingrui98    toBpuCfi.target := toBpuCfi.rasEntry.retAddr
75409c6f1ddSLingrui98  }
75509c6f1ddSLingrui98
75609c6f1ddSLingrui98  // *********************************************************************
75709c6f1ddSLingrui98  // **************************** wb from exu ****************************
75809c6f1ddSLingrui98  // *********************************************************************
75909c6f1ddSLingrui98
760*b56f947eSYinan Xu  backendRedirect := io.fromBackend.redirect
7612e1be6e1SSteve Gou
76209c6f1ddSLingrui98  def extractRedirectInfo(wb: Valid[Redirect]) = {
76309c6f1ddSLingrui98    val ftqIdx = wb.bits.ftqIdx.value
76409c6f1ddSLingrui98    val ftqOffset = wb.bits.ftqOffset
76509c6f1ddSLingrui98    val taken = wb.bits.cfiUpdate.taken
76609c6f1ddSLingrui98    val mispred = wb.bits.cfiUpdate.isMisPred
76709c6f1ddSLingrui98    (wb.valid, ftqIdx, ftqOffset, taken, mispred)
76809c6f1ddSLingrui98  }
76909c6f1ddSLingrui98
77009c6f1ddSLingrui98  // fix mispredict entry
77109c6f1ddSLingrui98  val lastIsMispredict = RegNext(
772df5b4b8eSYinan Xu    backendRedirect.valid && backendRedirect.bits.level === RedirectLevel.flushAfter, init = false.B
77309c6f1ddSLingrui98  )
77409c6f1ddSLingrui98
77509c6f1ddSLingrui98  def updateCfiInfo(redirect: Valid[Redirect], isBackend: Boolean = true) = {
77609c6f1ddSLingrui98    val (r_valid, r_idx, r_offset, r_taken, r_mispred) = extractRedirectInfo(redirect)
77709c6f1ddSLingrui98    val cfiIndex_bits_wen = r_valid && r_taken && r_offset < cfiIndex_vec(r_idx).bits
77809c6f1ddSLingrui98    val cfiIndex_valid_wen = r_valid && r_offset === cfiIndex_vec(r_idx).bits
77909c6f1ddSLingrui98    when (cfiIndex_bits_wen || cfiIndex_valid_wen) {
78009c6f1ddSLingrui98      cfiIndex_vec(r_idx).valid := cfiIndex_bits_wen || cfiIndex_valid_wen && r_taken
78109c6f1ddSLingrui98    }
78209c6f1ddSLingrui98    when (cfiIndex_bits_wen) {
78309c6f1ddSLingrui98      cfiIndex_vec(r_idx).bits := r_offset
78409c6f1ddSLingrui98    }
78509c6f1ddSLingrui98    update_target(r_idx) := redirect.bits.cfiUpdate.target
78609c6f1ddSLingrui98    if (isBackend) {
78709c6f1ddSLingrui98      mispredict_vec(r_idx)(r_offset) := r_mispred
78809c6f1ddSLingrui98    }
78909c6f1ddSLingrui98  }
79009c6f1ddSLingrui98
791*b56f947eSYinan Xu  // write to backend target vec
792*b56f947eSYinan Xu  io.toBackend.pd_redirect_waddr.valid := RegNext(fromIfuRedirect.valid)
793*b56f947eSYinan Xu  io.toBackend.pd_redirect_waddr.bits  := RegNext(fromIfuRedirect.bits.ftqIdx.value)
794*b56f947eSYinan Xu  io.toBackend.pd_redirect_target      := RegNext(fromIfuRedirect.bits.cfiUpdate.target)
795*b56f947eSYinan Xu
796df5b4b8eSYinan Xu  when(backendRedirectReg.valid && lastIsMispredict) {
797df5b4b8eSYinan Xu    updateCfiInfo(backendRedirectReg)
79809c6f1ddSLingrui98  }.elsewhen (ifuRedirectToBpu.valid) {
79909c6f1ddSLingrui98    updateCfiInfo(ifuRedirectToBpu, isBackend=false)
80009c6f1ddSLingrui98  }
80109c6f1ddSLingrui98
80209c6f1ddSLingrui98  // ***********************************************************************************
80309c6f1ddSLingrui98  // **************************** flush ptr and state queue ****************************
80409c6f1ddSLingrui98  // ***********************************************************************************
80509c6f1ddSLingrui98
806df5b4b8eSYinan Xu  val redirectVec = VecInit(backendRedirect, fromIfuRedirect)
80709c6f1ddSLingrui98
80809c6f1ddSLingrui98  // when redirect, we should reset ptrs and status queues
80909c6f1ddSLingrui98  when(redirectVec.map(r => r.valid).reduce(_||_)){
8102f4a3aa4SLingrui98    val r = PriorityMux(redirectVec.map(r => (r.valid -> r.bits)))
81109c6f1ddSLingrui98    val notIfu = redirectVec.dropRight(1).map(r => r.valid).reduce(_||_)
8122f4a3aa4SLingrui98    val (idx, offset, flushItSelf) = (r.ftqIdx, r.ftqOffset, RedirectLevel.flushItself(r.level))
81309c6f1ddSLingrui98    val next = idx + 1.U
81409c6f1ddSLingrui98    bpuPtr := next
81509c6f1ddSLingrui98    ifuPtr := next
81609c6f1ddSLingrui98    ifuWbPtr := next
817c9bc5480SLingrui98    ifuPtrPlus1 := idx + 2.U
81809c6f1ddSLingrui98    when (notIfu) {
81909c6f1ddSLingrui98      commitStateQueue(idx.value).zipWithIndex.foreach({ case (s, i) =>
82009c6f1ddSLingrui98        when(i.U > offset || i.U === offset && flushItSelf){
82109c6f1ddSLingrui98          s := c_invalid
82209c6f1ddSLingrui98        }
82309c6f1ddSLingrui98      })
82409c6f1ddSLingrui98    }
82509c6f1ddSLingrui98  }
82609c6f1ddSLingrui98
82709c6f1ddSLingrui98  // only the valid bit is actually needed
828df5b4b8eSYinan Xu  io.toIfu.redirect.bits    := backendRedirect.bits
82909c6f1ddSLingrui98  io.toIfu.redirect.valid   := stage2Flush
83009c6f1ddSLingrui98
83109c6f1ddSLingrui98  // commit
8329aca92b9SYinan Xu  for (c <- io.fromBackend.rob_commits) {
83309c6f1ddSLingrui98    when(c.valid) {
83409c6f1ddSLingrui98      commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset) := c_commited
83588825c5cSYinan Xu      // TODO: remove this
83688825c5cSYinan Xu      // For instruction fusions, we also update the next instruction
837c3abb8b6SYinan Xu      when (c.bits.commitType === 4.U) {
83888825c5cSYinan Xu        commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset + 1.U) := c_commited
839c3abb8b6SYinan Xu      }.elsewhen(c.bits.commitType === 5.U) {
84088825c5cSYinan Xu        commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset + 2.U) := c_commited
841c3abb8b6SYinan Xu      }.elsewhen(c.bits.commitType === 6.U) {
84288825c5cSYinan Xu        val index = (c.bits.ftqIdx + 1.U).value
84388825c5cSYinan Xu        commitStateQueue(index)(0) := c_commited
844c3abb8b6SYinan Xu      }.elsewhen(c.bits.commitType === 7.U) {
84588825c5cSYinan Xu        val index = (c.bits.ftqIdx + 1.U).value
84688825c5cSYinan Xu        commitStateQueue(index)(1) := c_commited
84788825c5cSYinan Xu      }
84809c6f1ddSLingrui98    }
84909c6f1ddSLingrui98  }
85009c6f1ddSLingrui98
85109c6f1ddSLingrui98  // ****************************************************************
85209c6f1ddSLingrui98  // **************************** to bpu ****************************
85309c6f1ddSLingrui98  // ****************************************************************
85409c6f1ddSLingrui98
85509c6f1ddSLingrui98  io.toBpu.redirect <> Mux(fromBackendRedirect.valid, fromBackendRedirect, ifuRedirectToBpu)
85609c6f1ddSLingrui98
85702f21c16SLingrui98  val may_have_stall_from_bpu = Wire(Bool())
85802f21c16SLingrui98  val bpu_ftb_update_stall = RegInit(0.U(2.W)) // 2-cycle stall, so we need 3 states
85902f21c16SLingrui98  may_have_stall_from_bpu := bpu_ftb_update_stall =/= 0.U
8605371700eSzoujr  val canCommit = commPtr =/= ifuWbPtr && !may_have_stall_from_bpu &&
86109c6f1ddSLingrui98    Cat(commitStateQueue(commPtr.value).map(s => {
86209c6f1ddSLingrui98      s === c_invalid || s === c_commited
86309c6f1ddSLingrui98    })).andR()
86409c6f1ddSLingrui98
86509c6f1ddSLingrui98  // commit reads
86609c6f1ddSLingrui98  ftq_pc_mem.io.raddr.last := commPtr.value
86709c6f1ddSLingrui98  val commit_pc_bundle = ftq_pc_mem.io.rdata.last
86809c6f1ddSLingrui98  ftq_pd_mem.io.raddr.last := commPtr.value
86909c6f1ddSLingrui98  val commit_pd = ftq_pd_mem.io.rdata.last
87009c6f1ddSLingrui98  ftq_redirect_sram.io.ren.last := canCommit
87109c6f1ddSLingrui98  ftq_redirect_sram.io.raddr.last := commPtr.value
87209c6f1ddSLingrui98  val commit_spec_meta = ftq_redirect_sram.io.rdata.last
87309c6f1ddSLingrui98  ftq_meta_1r_sram.io.ren(0) := canCommit
87409c6f1ddSLingrui98  ftq_meta_1r_sram.io.raddr(0) := commPtr.value
87509c6f1ddSLingrui98  val commit_meta = ftq_meta_1r_sram.io.rdata(0)
87609c6f1ddSLingrui98  ftb_entry_mem.io.raddr.last := commPtr.value
87709c6f1ddSLingrui98  val commit_ftb_entry = ftb_entry_mem.io.rdata.last
87809c6f1ddSLingrui98
87909c6f1ddSLingrui98  // need one cycle to read mem and srams
88009c6f1ddSLingrui98  val do_commit_ptr = RegNext(commPtr)
8815371700eSzoujr  val do_commit = RegNext(canCommit, init=false.B)
88209c6f1ddSLingrui98  when (canCommit) { commPtr := commPtr + 1.U }
88309c6f1ddSLingrui98  val commit_state = RegNext(commitStateQueue(commPtr.value))
8845371700eSzoujr  val can_commit_cfi = WireInit(cfiIndex_vec(commPtr.value))
8855371700eSzoujr  when (commitStateQueue(commPtr.value)(can_commit_cfi.bits) =/= c_commited) {
8865371700eSzoujr    can_commit_cfi.valid := false.B
88709c6f1ddSLingrui98  }
8885371700eSzoujr  val commit_cfi = RegNext(can_commit_cfi)
88909c6f1ddSLingrui98
89009c6f1ddSLingrui98  val commit_mispredict = VecInit((RegNext(mispredict_vec(commPtr.value)) zip commit_state).map {
89109c6f1ddSLingrui98    case (mis, state) => mis && state === c_commited
89209c6f1ddSLingrui98  })
8935371700eSzoujr  val can_commit_hit = entry_hit_status(commPtr.value)
8945371700eSzoujr  val commit_hit = RegNext(can_commit_hit)
89509c6f1ddSLingrui98  val commit_target = RegNext(update_target(commPtr.value))
896edc18578SLingrui98  val commit_stage = RegNext(pred_stage(commPtr.value))
89709c6f1ddSLingrui98  val commit_valid = commit_hit === h_hit || commit_cfi.valid // hit or taken
89809c6f1ddSLingrui98
8995371700eSzoujr  val to_bpu_hit = can_commit_hit === h_hit || can_commit_hit === h_false_hit
90002f21c16SLingrui98  switch (bpu_ftb_update_stall) {
90102f21c16SLingrui98    is (0.U) {
90202f21c16SLingrui98      when (can_commit_cfi.valid && !to_bpu_hit && canCommit) {
90302f21c16SLingrui98        bpu_ftb_update_stall := 2.U // 2-cycle stall
90402f21c16SLingrui98      }
90502f21c16SLingrui98    }
90602f21c16SLingrui98    is (2.U) {
90702f21c16SLingrui98      bpu_ftb_update_stall := 1.U
90802f21c16SLingrui98    }
90902f21c16SLingrui98    is (1.U) {
91002f21c16SLingrui98      bpu_ftb_update_stall := 0.U
91102f21c16SLingrui98    }
91202f21c16SLingrui98    is (3.U) {
91302f21c16SLingrui98      XSError(true.B, "bpu_ftb_update_stall should be 0, 1 or 2")
91402f21c16SLingrui98    }
91502f21c16SLingrui98  }
91609c6f1ddSLingrui98
91709c6f1ddSLingrui98  io.toBpu.update := DontCare
91809c6f1ddSLingrui98  io.toBpu.update.valid := commit_valid && do_commit
91909c6f1ddSLingrui98  val update = io.toBpu.update.bits
92009c6f1ddSLingrui98  update.false_hit   := commit_hit === h_false_hit
92109c6f1ddSLingrui98  update.pc          := commit_pc_bundle.startAddr
92209c6f1ddSLingrui98  update.meta        := commit_meta.meta
9238ffcd86aSLingrui98  update.full_target := commit_target
924edc18578SLingrui98  update.from_stage  := commit_stage
92509c6f1ddSLingrui98  update.fromFtqRedirectSram(commit_spec_meta)
92609c6f1ddSLingrui98
92709c6f1ddSLingrui98  val commit_real_hit = commit_hit === h_hit
92809c6f1ddSLingrui98  val update_ftb_entry = update.ftb_entry
92909c6f1ddSLingrui98
93009c6f1ddSLingrui98  val ftbEntryGen = Module(new FTBEntryGen).io
93109c6f1ddSLingrui98  ftbEntryGen.start_addr     := commit_pc_bundle.startAddr
93209c6f1ddSLingrui98  ftbEntryGen.old_entry      := commit_ftb_entry
93309c6f1ddSLingrui98  ftbEntryGen.pd             := commit_pd
93409c6f1ddSLingrui98  ftbEntryGen.cfiIndex       := commit_cfi
93509c6f1ddSLingrui98  ftbEntryGen.target         := commit_target
93609c6f1ddSLingrui98  ftbEntryGen.hit            := commit_real_hit
93709c6f1ddSLingrui98  ftbEntryGen.mispredict_vec := commit_mispredict
93809c6f1ddSLingrui98
93909c6f1ddSLingrui98  update_ftb_entry         := ftbEntryGen.new_entry
94009c6f1ddSLingrui98  update.new_br_insert_pos := ftbEntryGen.new_br_insert_pos
94109c6f1ddSLingrui98  update.mispred_mask      := ftbEntryGen.mispred_mask
94209c6f1ddSLingrui98  update.old_entry         := ftbEntryGen.is_old_entry
943edc18578SLingrui98  update.pred_hit          := commit_hit === h_hit || commit_hit === h_false_hit
944b37e4b45SLingrui98
945b37e4b45SLingrui98  update.is_minimal := false.B
946b37e4b45SLingrui98  update.full_pred.fromFtbEntry(ftbEntryGen.new_entry, update.pc)
947b37e4b45SLingrui98  update.full_pred.br_taken_mask  := ftbEntryGen.taken_mask
948b37e4b45SLingrui98  update.full_pred.jalr_target := commit_target
949b37e4b45SLingrui98  update.full_pred.hit := true.B
950b37e4b45SLingrui98  when (update.full_pred.is_jalr) {
951b37e4b45SLingrui98    update.full_pred.targets.last := commit_target
952b37e4b45SLingrui98  }
95309c6f1ddSLingrui98
954e30430c2SJay  // ****************************************************************
955e30430c2SJay  // *********************** to prefetch ****************************
956e30430c2SJay  // ****************************************************************
957e30430c2SJay
958e30430c2SJay  if(cacheParams.hasPrefetch){
959e30430c2SJay    val prefetchPtr = RegInit(FtqPtr(false.B, 0.U))
960e30430c2SJay    prefetchPtr := prefetchPtr + io.toPrefetch.req.fire()
961e30430c2SJay
962e30430c2SJay    when (bpu_s2_resp.valid && bpu_s2_resp.hasRedirect && !isBefore(prefetchPtr, bpu_s2_resp.ftq_idx)) {
963e30430c2SJay      prefetchPtr := bpu_s2_resp.ftq_idx
964e30430c2SJay    }
965e30430c2SJay
966cb4f77ceSLingrui98    when (bpu_s3_resp.valid && bpu_s3_resp.hasRedirect && !isBefore(prefetchPtr, bpu_s3_resp.ftq_idx)) {
967cb4f77ceSLingrui98      prefetchPtr := bpu_s3_resp.ftq_idx
968a3c55791SJinYue      // XSError(true.B, "\ns3_redirect mechanism not implemented!\n")
969cb4f77ceSLingrui98    }
970de7689fcSJay
971f63797a4SLingrui98
972f63797a4SLingrui98    val prefetch_is_to_send = WireInit(entry_fetch_status(prefetchPtr.value) === f_to_send)
973f63797a4SLingrui98    val prefetch_addr = WireInit(update_target(prefetchPtr.value))
974f63797a4SLingrui98
975f63797a4SLingrui98    when (last_cycle_bpu_in && bpu_in_bypass_ptr === prefetchPtr) {
976f63797a4SLingrui98      prefetch_is_to_send := true.B
977f63797a4SLingrui98      prefetch_addr := last_cycle_update_target
978f63797a4SLingrui98    }
979f63797a4SLingrui98    io.toPrefetch.req.valid := prefetchPtr =/= bpuPtr && prefetch_is_to_send
980f63797a4SLingrui98    io.toPrefetch.req.bits.target := prefetch_addr
981de7689fcSJay
982de7689fcSJay    when(redirectVec.map(r => r.valid).reduce(_||_)){
983de7689fcSJay      val r = PriorityMux(redirectVec.map(r => (r.valid -> r.bits)))
984de7689fcSJay      val next = r.ftqIdx + 1.U
985de7689fcSJay      prefetchPtr := next
986de7689fcSJay    }
987de7689fcSJay
988de7689fcSJay    XSError(isBefore(bpuPtr, prefetchPtr) && !isFull(bpuPtr, prefetchPtr), "\nprefetchPtr is before bpuPtr!\n")
989e8747464SJenius    XSError(isBefore(prefetchPtr, ifuPtr) && !isFull(ifuPtr, prefetchPtr), "\nifuPtr is before prefetchPtr!\n")
990de7689fcSJay  }
991de7689fcSJay  else {
992de7689fcSJay    io.toPrefetch.req <> DontCare
993de7689fcSJay  }
994de7689fcSJay
99509c6f1ddSLingrui98  // ******************************************************************************
99609c6f1ddSLingrui98  // **************************** commit perf counters ****************************
99709c6f1ddSLingrui98  // ******************************************************************************
99809c6f1ddSLingrui98
99909c6f1ddSLingrui98  val commit_inst_mask    = VecInit(commit_state.map(c => c === c_commited && do_commit)).asUInt
100009c6f1ddSLingrui98  val commit_mispred_mask = commit_mispredict.asUInt
100109c6f1ddSLingrui98  val commit_not_mispred_mask = ~commit_mispred_mask
100209c6f1ddSLingrui98
100309c6f1ddSLingrui98  val commit_br_mask = commit_pd.brMask.asUInt
100409c6f1ddSLingrui98  val commit_jmp_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.jmpInfo.valid.asTypeOf(UInt(1.W)))
100509c6f1ddSLingrui98  val commit_cfi_mask = (commit_br_mask | commit_jmp_mask)
100609c6f1ddSLingrui98
100709c6f1ddSLingrui98  val mbpInstrs = commit_inst_mask & commit_cfi_mask
100809c6f1ddSLingrui98
100909c6f1ddSLingrui98  val mbpRights = mbpInstrs & commit_not_mispred_mask
101009c6f1ddSLingrui98  val mbpWrongs = mbpInstrs & commit_mispred_mask
101109c6f1ddSLingrui98
101209c6f1ddSLingrui98  io.bpuInfo.bpRight := PopCount(mbpRights)
101309c6f1ddSLingrui98  io.bpuInfo.bpWrong := PopCount(mbpWrongs)
101409c6f1ddSLingrui98
101509c6f1ddSLingrui98  // Cfi Info
101609c6f1ddSLingrui98  for (i <- 0 until PredictWidth) {
101709c6f1ddSLingrui98    val pc = commit_pc_bundle.startAddr + (i * instBytes).U
101809c6f1ddSLingrui98    val v = commit_state(i) === c_commited
101909c6f1ddSLingrui98    val isBr = commit_pd.brMask(i)
102009c6f1ddSLingrui98    val isJmp = commit_pd.jmpInfo.valid && commit_pd.jmpOffset === i.U
102109c6f1ddSLingrui98    val isCfi = isBr || isJmp
102209c6f1ddSLingrui98    val isTaken = commit_cfi.valid && commit_cfi.bits === i.U
102309c6f1ddSLingrui98    val misPred = commit_mispredict(i)
1024c2ad24ebSLingrui98    // val ghist = commit_spec_meta.ghist.predHist
1025c2ad24ebSLingrui98    val histPtr = commit_spec_meta.histPtr
102609c6f1ddSLingrui98    val predCycle = commit_meta.meta(63, 0)
102709c6f1ddSLingrui98    val target = commit_target
102809c6f1ddSLingrui98
102909c6f1ddSLingrui98    val brIdx = OHToUInt(Reverse(Cat(update_ftb_entry.brValids.zip(update_ftb_entry.brOffset).map{case(v, offset) => v && offset === i.U})))
103009c6f1ddSLingrui98    val inFtbEntry = update_ftb_entry.brValids.zip(update_ftb_entry.brOffset).map{case(v, offset) => v && offset === i.U}.reduce(_||_)
103109c6f1ddSLingrui98    val addIntoHist = ((commit_hit === h_hit) && inFtbEntry) || ((!(commit_hit === h_hit) && i.U === commit_cfi.bits && isBr && commit_cfi.valid))
103209c6f1ddSLingrui98    XSDebug(v && do_commit && isCfi, p"cfi_update: isBr(${isBr}) pc(${Hexadecimal(pc)}) " +
1033c2ad24ebSLingrui98    p"taken(${isTaken}) mispred(${misPred}) cycle($predCycle) hist(${histPtr.value}) " +
103409c6f1ddSLingrui98    p"startAddr(${Hexadecimal(commit_pc_bundle.startAddr)}) AddIntoHist(${addIntoHist}) " +
103509c6f1ddSLingrui98    p"brInEntry(${inFtbEntry}) brIdx(${brIdx}) target(${Hexadecimal(target)})\n")
103609c6f1ddSLingrui98  }
103709c6f1ddSLingrui98
103809c6f1ddSLingrui98  val enq = io.fromBpu.resp
10392e1be6e1SSteve Gou  val perf_redirect = backendRedirect
104009c6f1ddSLingrui98
104109c6f1ddSLingrui98  XSPerfAccumulate("entry", validEntries)
104209c6f1ddSLingrui98  XSPerfAccumulate("bpu_to_ftq_stall", enq.valid && !enq.ready)
104309c6f1ddSLingrui98  XSPerfAccumulate("mispredictRedirect", perf_redirect.valid && RedirectLevel.flushAfter === perf_redirect.bits.level)
104409c6f1ddSLingrui98  XSPerfAccumulate("replayRedirect", perf_redirect.valid && RedirectLevel.flushItself(perf_redirect.bits.level))
104509c6f1ddSLingrui98  XSPerfAccumulate("predecodeRedirect", fromIfuRedirect.valid)
104609c6f1ddSLingrui98
104709c6f1ddSLingrui98  XSPerfAccumulate("to_ifu_bubble", io.toIfu.req.ready && !io.toIfu.req.valid)
104809c6f1ddSLingrui98
104909c6f1ddSLingrui98  XSPerfAccumulate("to_ifu_stall", io.toIfu.req.valid && !io.toIfu.req.ready)
105009c6f1ddSLingrui98  XSPerfAccumulate("from_bpu_real_bubble", !enq.valid && enq.ready && allowBpuIn)
105112cedb6fSLingrui98  XSPerfAccumulate("bpu_to_ifu_bubble", bpuPtr === ifuPtr)
105209c6f1ddSLingrui98
105309c6f1ddSLingrui98  val from_bpu = io.fromBpu.resp.bits
105409c6f1ddSLingrui98  def in_entry_len_map_gen(resp: BranchPredictionBundle)(stage: String) = {
1055b37e4b45SLingrui98    assert(!resp.is_minimal)
105609c6f1ddSLingrui98    val entry_len = (resp.ftb_entry.getFallThrough(resp.pc) - resp.pc) >> instOffsetBits
105709c6f1ddSLingrui98    val entry_len_recording_vec = (1 to PredictWidth+1).map(i => entry_len === i.U)
105809c6f1ddSLingrui98    val entry_len_map = (1 to PredictWidth+1).map(i =>
105909c6f1ddSLingrui98      f"${stage}_ftb_entry_len_$i" -> (entry_len_recording_vec(i-1) && resp.valid)
106009c6f1ddSLingrui98    ).foldLeft(Map[String, UInt]())(_+_)
106109c6f1ddSLingrui98    entry_len_map
106209c6f1ddSLingrui98  }
106309c6f1ddSLingrui98  val s2_entry_len_map = in_entry_len_map_gen(from_bpu.s2)("s2")
1064cb4f77ceSLingrui98  val s3_entry_len_map = in_entry_len_map_gen(from_bpu.s3)("s3")
106509c6f1ddSLingrui98
106609c6f1ddSLingrui98  val to_ifu = io.toIfu.req.bits
106709c6f1ddSLingrui98
106809c6f1ddSLingrui98
106909c6f1ddSLingrui98
107009c6f1ddSLingrui98  val commit_num_inst_recording_vec = (1 to PredictWidth).map(i => PopCount(commit_inst_mask) === i.U)
107109c6f1ddSLingrui98  val commit_num_inst_map = (1 to PredictWidth).map(i =>
107209c6f1ddSLingrui98    f"commit_num_inst_$i" -> (commit_num_inst_recording_vec(i-1) && do_commit)
107309c6f1ddSLingrui98  ).foldLeft(Map[String, UInt]())(_+_)
107409c6f1ddSLingrui98
107509c6f1ddSLingrui98
107609c6f1ddSLingrui98
107709c6f1ddSLingrui98  val commit_jal_mask  = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasJal.asTypeOf(UInt(1.W)))
107809c6f1ddSLingrui98  val commit_jalr_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasJalr.asTypeOf(UInt(1.W)))
107909c6f1ddSLingrui98  val commit_call_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasCall.asTypeOf(UInt(1.W)))
108009c6f1ddSLingrui98  val commit_ret_mask  = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasRet.asTypeOf(UInt(1.W)))
108109c6f1ddSLingrui98
108209c6f1ddSLingrui98
108309c6f1ddSLingrui98  val mbpBRights = mbpRights & commit_br_mask
108409c6f1ddSLingrui98  val mbpJRights = mbpRights & commit_jal_mask
108509c6f1ddSLingrui98  val mbpIRights = mbpRights & commit_jalr_mask
108609c6f1ddSLingrui98  val mbpCRights = mbpRights & commit_call_mask
108709c6f1ddSLingrui98  val mbpRRights = mbpRights & commit_ret_mask
108809c6f1ddSLingrui98
108909c6f1ddSLingrui98  val mbpBWrongs = mbpWrongs & commit_br_mask
109009c6f1ddSLingrui98  val mbpJWrongs = mbpWrongs & commit_jal_mask
109109c6f1ddSLingrui98  val mbpIWrongs = mbpWrongs & commit_jalr_mask
109209c6f1ddSLingrui98  val mbpCWrongs = mbpWrongs & commit_call_mask
109309c6f1ddSLingrui98  val mbpRWrongs = mbpWrongs & commit_ret_mask
109409c6f1ddSLingrui98
10951d7e5011SLingrui98  val commit_pred_stage = RegNext(pred_stage(commPtr.value))
10961d7e5011SLingrui98
10971d7e5011SLingrui98  def pred_stage_map(src: UInt, name: String) = {
10981d7e5011SLingrui98    (0 until numBpStages).map(i =>
10991d7e5011SLingrui98      f"${name}_stage_${i+1}" -> PopCount(src.asBools.map(_ && commit_pred_stage === BP_STAGES(i)))
11001d7e5011SLingrui98    ).foldLeft(Map[String, UInt]())(_+_)
11011d7e5011SLingrui98  }
11021d7e5011SLingrui98
11031d7e5011SLingrui98  val mispred_stage_map      = pred_stage_map(mbpWrongs,  "mispredict")
11041d7e5011SLingrui98  val br_mispred_stage_map   = pred_stage_map(mbpBWrongs, "br_mispredict")
11051d7e5011SLingrui98  val jalr_mispred_stage_map = pred_stage_map(mbpIWrongs, "jalr_mispredict")
11061d7e5011SLingrui98  val correct_stage_map      = pred_stage_map(mbpRights,  "correct")
11071d7e5011SLingrui98  val br_correct_stage_map   = pred_stage_map(mbpBRights, "br_correct")
11081d7e5011SLingrui98  val jalr_correct_stage_map = pred_stage_map(mbpIRights, "jalr_correct")
11091d7e5011SLingrui98
111009c6f1ddSLingrui98  val update_valid = io.toBpu.update.valid
111109c6f1ddSLingrui98  def u(cond: Bool) = update_valid && cond
111209c6f1ddSLingrui98  val ftb_false_hit = u(update.false_hit)
111365fddcf0Szoujr  // assert(!ftb_false_hit)
111409c6f1ddSLingrui98  val ftb_hit = u(commit_hit === h_hit)
111509c6f1ddSLingrui98
111609c6f1ddSLingrui98  val ftb_new_entry = u(ftbEntryGen.is_init_entry)
1117b37e4b45SLingrui98  val ftb_new_entry_only_br = ftb_new_entry && !update_ftb_entry.jmpValid
1118b37e4b45SLingrui98  val ftb_new_entry_only_jmp = ftb_new_entry && !update_ftb_entry.brValids(0)
1119b37e4b45SLingrui98  val ftb_new_entry_has_br_and_jmp = ftb_new_entry && update_ftb_entry.brValids(0) && update_ftb_entry.jmpValid
112009c6f1ddSLingrui98
112109c6f1ddSLingrui98  val ftb_old_entry = u(ftbEntryGen.is_old_entry)
112209c6f1ddSLingrui98
112309c6f1ddSLingrui98  val ftb_modified_entry = u(ftbEntryGen.is_new_br || ftbEntryGen.is_jalr_target_modified || ftbEntryGen.is_always_taken_modified)
112409c6f1ddSLingrui98  val ftb_modified_entry_new_br = u(ftbEntryGen.is_new_br)
112509c6f1ddSLingrui98  val ftb_modified_entry_jalr_target_modified = u(ftbEntryGen.is_jalr_target_modified)
112609c6f1ddSLingrui98  val ftb_modified_entry_br_full = ftb_modified_entry && ftbEntryGen.is_br_full
112709c6f1ddSLingrui98  val ftb_modified_entry_always_taken = ftb_modified_entry && ftbEntryGen.is_always_taken_modified
112809c6f1ddSLingrui98
112909c6f1ddSLingrui98  val ftb_entry_len = (ftbEntryGen.new_entry.getFallThrough(update.pc) - update.pc) >> instOffsetBits
113009c6f1ddSLingrui98  val ftb_entry_len_recording_vec = (1 to PredictWidth+1).map(i => ftb_entry_len === i.U)
113109c6f1ddSLingrui98  val ftb_init_entry_len_map = (1 to PredictWidth+1).map(i =>
113209c6f1ddSLingrui98    f"ftb_init_entry_len_$i" -> (ftb_entry_len_recording_vec(i-1) && ftb_new_entry)
113309c6f1ddSLingrui98  ).foldLeft(Map[String, UInt]())(_+_)
113409c6f1ddSLingrui98  val ftb_modified_entry_len_map = (1 to PredictWidth+1).map(i =>
113509c6f1ddSLingrui98    f"ftb_modified_entry_len_$i" -> (ftb_entry_len_recording_vec(i-1) && ftb_modified_entry)
113609c6f1ddSLingrui98  ).foldLeft(Map[String, UInt]())(_+_)
113709c6f1ddSLingrui98
113809c6f1ddSLingrui98  val ftq_occupancy_map = (0 to FtqSize).map(i =>
113909c6f1ddSLingrui98    f"ftq_has_entry_$i" ->( validEntries === i.U)
114009c6f1ddSLingrui98  ).foldLeft(Map[String, UInt]())(_+_)
114109c6f1ddSLingrui98
114209c6f1ddSLingrui98  val perfCountsMap = Map(
114309c6f1ddSLingrui98    "BpInstr" -> PopCount(mbpInstrs),
114409c6f1ddSLingrui98    "BpBInstr" -> PopCount(mbpBRights | mbpBWrongs),
114509c6f1ddSLingrui98    "BpRight"  -> PopCount(mbpRights),
114609c6f1ddSLingrui98    "BpWrong"  -> PopCount(mbpWrongs),
114709c6f1ddSLingrui98    "BpBRight" -> PopCount(mbpBRights),
114809c6f1ddSLingrui98    "BpBWrong" -> PopCount(mbpBWrongs),
114909c6f1ddSLingrui98    "BpJRight" -> PopCount(mbpJRights),
115009c6f1ddSLingrui98    "BpJWrong" -> PopCount(mbpJWrongs),
115109c6f1ddSLingrui98    "BpIRight" -> PopCount(mbpIRights),
115209c6f1ddSLingrui98    "BpIWrong" -> PopCount(mbpIWrongs),
115309c6f1ddSLingrui98    "BpCRight" -> PopCount(mbpCRights),
115409c6f1ddSLingrui98    "BpCWrong" -> PopCount(mbpCWrongs),
115509c6f1ddSLingrui98    "BpRRight" -> PopCount(mbpRRights),
115609c6f1ddSLingrui98    "BpRWrong" -> PopCount(mbpRWrongs),
115709c6f1ddSLingrui98
115809c6f1ddSLingrui98    "ftb_false_hit"                -> PopCount(ftb_false_hit),
115909c6f1ddSLingrui98    "ftb_hit"                      -> PopCount(ftb_hit),
116009c6f1ddSLingrui98    "ftb_new_entry"                -> PopCount(ftb_new_entry),
116109c6f1ddSLingrui98    "ftb_new_entry_only_br"        -> PopCount(ftb_new_entry_only_br),
116209c6f1ddSLingrui98    "ftb_new_entry_only_jmp"       -> PopCount(ftb_new_entry_only_jmp),
116309c6f1ddSLingrui98    "ftb_new_entry_has_br_and_jmp" -> PopCount(ftb_new_entry_has_br_and_jmp),
116409c6f1ddSLingrui98    "ftb_old_entry"                -> PopCount(ftb_old_entry),
116509c6f1ddSLingrui98    "ftb_modified_entry"           -> PopCount(ftb_modified_entry),
116609c6f1ddSLingrui98    "ftb_modified_entry_new_br"    -> PopCount(ftb_modified_entry_new_br),
116709c6f1ddSLingrui98    "ftb_jalr_target_modified"     -> PopCount(ftb_modified_entry_jalr_target_modified),
116809c6f1ddSLingrui98    "ftb_modified_entry_br_full"   -> PopCount(ftb_modified_entry_br_full),
116909c6f1ddSLingrui98    "ftb_modified_entry_always_taken" -> PopCount(ftb_modified_entry_always_taken)
11706d0e92edSLingrui98  ) ++ ftb_init_entry_len_map ++ ftb_modified_entry_len_map ++ s2_entry_len_map ++
1171cb4f77ceSLingrui98  s3_entry_len_map ++ commit_num_inst_map ++ ftq_occupancy_map ++
11721d7e5011SLingrui98  mispred_stage_map ++ br_mispred_stage_map ++ jalr_mispred_stage_map ++
11731d7e5011SLingrui98  correct_stage_map ++ br_correct_stage_map ++ jalr_correct_stage_map
117409c6f1ddSLingrui98
117509c6f1ddSLingrui98  for((key, value) <- perfCountsMap) {
117609c6f1ddSLingrui98    XSPerfAccumulate(key, value)
117709c6f1ddSLingrui98  }
117809c6f1ddSLingrui98
117909c6f1ddSLingrui98  // --------------------------- Debug --------------------------------
118009c6f1ddSLingrui98  // XSDebug(enq_fire, p"enq! " + io.fromBpu.resp.bits.toPrintable)
118109c6f1ddSLingrui98  XSDebug(io.toIfu.req.fire, p"fire to ifu " + io.toIfu.req.bits.toPrintable)
118209c6f1ddSLingrui98  XSDebug(do_commit, p"deq! [ptr] $do_commit_ptr\n")
118309c6f1ddSLingrui98  XSDebug(true.B, p"[bpuPtr] $bpuPtr, [ifuPtr] $ifuPtr, [ifuWbPtr] $ifuWbPtr [commPtr] $commPtr\n")
118409c6f1ddSLingrui98  XSDebug(true.B, p"[in] v:${io.fromBpu.resp.valid} r:${io.fromBpu.resp.ready} " +
118509c6f1ddSLingrui98    p"[out] v:${io.toIfu.req.valid} r:${io.toIfu.req.ready}\n")
118609c6f1ddSLingrui98  XSDebug(do_commit, p"[deq info] cfiIndex: $commit_cfi, $commit_pc_bundle, target: ${Hexadecimal(commit_target)}\n")
118709c6f1ddSLingrui98
118809c6f1ddSLingrui98  //   def ubtbCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = {
118909c6f1ddSLingrui98  //     commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map {
119009c6f1ddSLingrui98  //       case (((valid, pd), ans), taken) =>
119109c6f1ddSLingrui98  //       Mux(valid && pd.isBr,
119209c6f1ddSLingrui98  //         isWrong ^ Mux(ans.hit.asBool,
119309c6f1ddSLingrui98  //           Mux(ans.taken.asBool, taken && ans.target === commitEntry.target,
119409c6f1ddSLingrui98  //           !taken),
119509c6f1ddSLingrui98  //         !taken),
119609c6f1ddSLingrui98  //       false.B)
119709c6f1ddSLingrui98  //     }
119809c6f1ddSLingrui98  //   }
119909c6f1ddSLingrui98
120009c6f1ddSLingrui98  //   def btbCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = {
120109c6f1ddSLingrui98  //     commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map {
120209c6f1ddSLingrui98  //       case (((valid, pd), ans), taken) =>
120309c6f1ddSLingrui98  //       Mux(valid && pd.isBr,
120409c6f1ddSLingrui98  //         isWrong ^ Mux(ans.hit.asBool,
120509c6f1ddSLingrui98  //           Mux(ans.taken.asBool, taken && ans.target === commitEntry.target,
120609c6f1ddSLingrui98  //           !taken),
120709c6f1ddSLingrui98  //         !taken),
120809c6f1ddSLingrui98  //       false.B)
120909c6f1ddSLingrui98  //     }
121009c6f1ddSLingrui98  //   }
121109c6f1ddSLingrui98
121209c6f1ddSLingrui98  //   def tageCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = {
121309c6f1ddSLingrui98  //     commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map {
121409c6f1ddSLingrui98  //       case (((valid, pd), ans), taken) =>
121509c6f1ddSLingrui98  //       Mux(valid && pd.isBr,
121609c6f1ddSLingrui98  //         isWrong ^ (ans.taken.asBool === taken),
121709c6f1ddSLingrui98  //       false.B)
121809c6f1ddSLingrui98  //     }
121909c6f1ddSLingrui98  //   }
122009c6f1ddSLingrui98
122109c6f1ddSLingrui98  //   def loopCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = {
122209c6f1ddSLingrui98  //     commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map {
122309c6f1ddSLingrui98  //       case (((valid, pd), ans), taken) =>
122409c6f1ddSLingrui98  //       Mux(valid && (pd.isBr) && ans.hit.asBool,
122509c6f1ddSLingrui98  //         isWrong ^ (!taken),
122609c6f1ddSLingrui98  //           false.B)
122709c6f1ddSLingrui98  //     }
122809c6f1ddSLingrui98  //   }
122909c6f1ddSLingrui98
123009c6f1ddSLingrui98  //   def rasCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = {
123109c6f1ddSLingrui98  //     commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map {
123209c6f1ddSLingrui98  //       case (((valid, pd), ans), taken) =>
123309c6f1ddSLingrui98  //       Mux(valid && pd.isRet.asBool /*&& taken*/ && ans.hit.asBool,
123409c6f1ddSLingrui98  //         isWrong ^ (ans.target === commitEntry.target),
123509c6f1ddSLingrui98  //           false.B)
123609c6f1ddSLingrui98  //     }
123709c6f1ddSLingrui98  //   }
123809c6f1ddSLingrui98
123909c6f1ddSLingrui98  //   val ubtbRights = ubtbCheck(commitEntry, commitEntry.metas.map(_.ubtbAns), false.B)
124009c6f1ddSLingrui98  //   val ubtbWrongs = ubtbCheck(commitEntry, commitEntry.metas.map(_.ubtbAns), true.B)
124109c6f1ddSLingrui98  //   // btb and ubtb pred jal and jalr as well
124209c6f1ddSLingrui98  //   val btbRights = btbCheck(commitEntry, commitEntry.metas.map(_.btbAns), false.B)
124309c6f1ddSLingrui98  //   val btbWrongs = btbCheck(commitEntry, commitEntry.metas.map(_.btbAns), true.B)
124409c6f1ddSLingrui98  //   val tageRights = tageCheck(commitEntry, commitEntry.metas.map(_.tageAns), false.B)
124509c6f1ddSLingrui98  //   val tageWrongs = tageCheck(commitEntry, commitEntry.metas.map(_.tageAns), true.B)
124609c6f1ddSLingrui98
124709c6f1ddSLingrui98  //   val loopRights = loopCheck(commitEntry, commitEntry.metas.map(_.loopAns), false.B)
124809c6f1ddSLingrui98  //   val loopWrongs = loopCheck(commitEntry, commitEntry.metas.map(_.loopAns), true.B)
124909c6f1ddSLingrui98
125009c6f1ddSLingrui98  //   val rasRights = rasCheck(commitEntry, commitEntry.metas.map(_.rasAns), false.B)
125109c6f1ddSLingrui98  //   val rasWrongs = rasCheck(commitEntry, commitEntry.metas.map(_.rasAns), true.B)
12521ca0e4f3SYinan Xu
1253cd365d4cSrvcoresjw  val perfEvents = Seq(
1254cd365d4cSrvcoresjw    ("bpu_s2_redirect        ", bpu_s2_redirect                                                             ),
1255cb4f77ceSLingrui98    ("bpu_s3_redirect        ", bpu_s3_redirect                                                             ),
1256cd365d4cSrvcoresjw    ("bpu_to_ftq_stall       ", enq.valid && ~enq.ready                                                     ),
1257cd365d4cSrvcoresjw    ("mispredictRedirect     ", perf_redirect.valid && RedirectLevel.flushAfter === perf_redirect.bits.level),
1258cd365d4cSrvcoresjw    ("replayRedirect         ", perf_redirect.valid && RedirectLevel.flushItself(perf_redirect.bits.level)  ),
1259cd365d4cSrvcoresjw    ("predecodeRedirect      ", fromIfuRedirect.valid                                                       ),
1260cd365d4cSrvcoresjw    ("to_ifu_bubble          ", io.toIfu.req.ready && !io.toIfu.req.valid                                   ),
1261cd365d4cSrvcoresjw    ("from_bpu_real_bubble   ", !enq.valid && enq.ready && allowBpuIn                                       ),
1262cd365d4cSrvcoresjw    ("BpInstr                ", PopCount(mbpInstrs)                                                         ),
1263cd365d4cSrvcoresjw    ("BpBInstr               ", PopCount(mbpBRights | mbpBWrongs)                                           ),
1264cd365d4cSrvcoresjw    ("BpRight                ", PopCount(mbpRights)                                                         ),
1265cd365d4cSrvcoresjw    ("BpWrong                ", PopCount(mbpWrongs)                                                         ),
1266cd365d4cSrvcoresjw    ("BpBRight               ", PopCount(mbpBRights)                                                        ),
1267cd365d4cSrvcoresjw    ("BpBWrong               ", PopCount(mbpBWrongs)                                                        ),
1268cd365d4cSrvcoresjw    ("BpJRight               ", PopCount(mbpJRights)                                                        ),
1269cd365d4cSrvcoresjw    ("BpJWrong               ", PopCount(mbpJWrongs)                                                        ),
1270cd365d4cSrvcoresjw    ("BpIRight               ", PopCount(mbpIRights)                                                        ),
1271cd365d4cSrvcoresjw    ("BpIWrong               ", PopCount(mbpIWrongs)                                                        ),
1272cd365d4cSrvcoresjw    ("BpCRight               ", PopCount(mbpCRights)                                                        ),
1273cd365d4cSrvcoresjw    ("BpCWrong               ", PopCount(mbpCWrongs)                                                        ),
1274cd365d4cSrvcoresjw    ("BpRRight               ", PopCount(mbpRRights)                                                        ),
1275cd365d4cSrvcoresjw    ("BpRWrong               ", PopCount(mbpRWrongs)                                                        ),
1276cd365d4cSrvcoresjw    ("ftb_false_hit          ", PopCount(ftb_false_hit)                                                     ),
1277cd365d4cSrvcoresjw    ("ftb_hit                ", PopCount(ftb_hit)                                                           ),
1278cd365d4cSrvcoresjw  )
12791ca0e4f3SYinan Xu  generatePerfEvent()
128009c6f1ddSLingrui98}
1281