109c6f1ddSLingrui98/*************************************************************************************** 209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory 409c6f1ddSLingrui98* 509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2. 609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2. 709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at: 809c6f1ddSLingrui98* http://license.coscl.org.cn/MulanPSL2 909c6f1ddSLingrui98* 1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 1309c6f1ddSLingrui98* 1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details. 1509c6f1ddSLingrui98***************************************************************************************/ 1609c6f1ddSLingrui98 1709c6f1ddSLingrui98package xiangshan.frontend 1809c6f1ddSLingrui98 1909c6f1ddSLingrui98import chipsalliance.rocketchip.config.Parameters 2009c6f1ddSLingrui98import chisel3._ 2109c6f1ddSLingrui98import chisel3.util._ 221ca0e4f3SYinan Xuimport utils._ 2309c6f1ddSLingrui98import xiangshan._ 241ca0e4f3SYinan Xuimport xiangshan.backend.CtrlToFtqIO 2509c6f1ddSLingrui98 2609c6f1ddSLingrui98class FtqPtr(implicit p: Parameters) extends CircularQueuePtr[FtqPtr]( 2709c6f1ddSLingrui98 p => p(XSCoreParamsKey).FtqSize 2809c6f1ddSLingrui98){ 2909c6f1ddSLingrui98 override def cloneType = (new FtqPtr).asInstanceOf[this.type] 3009c6f1ddSLingrui98} 3109c6f1ddSLingrui98 3209c6f1ddSLingrui98object FtqPtr { 3309c6f1ddSLingrui98 def apply(f: Bool, v: UInt)(implicit p: Parameters): FtqPtr = { 3409c6f1ddSLingrui98 val ptr = Wire(new FtqPtr) 3509c6f1ddSLingrui98 ptr.flag := f 3609c6f1ddSLingrui98 ptr.value := v 3709c6f1ddSLingrui98 ptr 3809c6f1ddSLingrui98 } 3909c6f1ddSLingrui98 def inverse(ptr: FtqPtr)(implicit p: Parameters): FtqPtr = { 4009c6f1ddSLingrui98 apply(!ptr.flag, ptr.value) 4109c6f1ddSLingrui98 } 4209c6f1ddSLingrui98} 4309c6f1ddSLingrui98 4409c6f1ddSLingrui98class FtqNRSRAM[T <: Data](gen: T, numRead: Int)(implicit p: Parameters) extends XSModule { 4509c6f1ddSLingrui98 4609c6f1ddSLingrui98 val io = IO(new Bundle() { 4709c6f1ddSLingrui98 val raddr = Input(Vec(numRead, UInt(log2Up(FtqSize).W))) 4809c6f1ddSLingrui98 val ren = Input(Vec(numRead, Bool())) 4909c6f1ddSLingrui98 val rdata = Output(Vec(numRead, gen)) 5009c6f1ddSLingrui98 val waddr = Input(UInt(log2Up(FtqSize).W)) 5109c6f1ddSLingrui98 val wen = Input(Bool()) 5209c6f1ddSLingrui98 val wdata = Input(gen) 5309c6f1ddSLingrui98 }) 5409c6f1ddSLingrui98 5509c6f1ddSLingrui98 for(i <- 0 until numRead){ 5609c6f1ddSLingrui98 val sram = Module(new SRAMTemplate(gen, FtqSize)) 5709c6f1ddSLingrui98 sram.io.r.req.valid := io.ren(i) 5809c6f1ddSLingrui98 sram.io.r.req.bits.setIdx := io.raddr(i) 5909c6f1ddSLingrui98 io.rdata(i) := sram.io.r.resp.data(0) 6009c6f1ddSLingrui98 sram.io.w.req.valid := io.wen 6109c6f1ddSLingrui98 sram.io.w.req.bits.setIdx := io.waddr 6209c6f1ddSLingrui98 sram.io.w.req.bits.data := VecInit(io.wdata) 6309c6f1ddSLingrui98 } 6409c6f1ddSLingrui98 6509c6f1ddSLingrui98} 6609c6f1ddSLingrui98 6709c6f1ddSLingrui98class Ftq_RF_Components(implicit p: Parameters) extends XSBundle with BPUUtils { 6809c6f1ddSLingrui98 // TODO: move pftAddr, oversize, carry to another mem 6909c6f1ddSLingrui98 val startAddr = UInt(VAddrBits.W) 70*b37e4b45SLingrui98 val nextLineAddr = UInt(VAddrBits.W) 7109c6f1ddSLingrui98 val isNextMask = Vec(PredictWidth, Bool()) 7209c6f1ddSLingrui98 val oversize = Bool() 73*b37e4b45SLingrui98 val fallThruError = Bool() 74*b37e4b45SLingrui98 // val carry = Bool() 7509c6f1ddSLingrui98 def getPc(offset: UInt) = { 7685215037SLingrui98 def getHigher(pc: UInt) = pc(VAddrBits-1, log2Ceil(PredictWidth)+instOffsetBits+1) 7785215037SLingrui98 def getOffset(pc: UInt) = pc(log2Ceil(PredictWidth)+instOffsetBits, instOffsetBits) 78*b37e4b45SLingrui98 Cat(getHigher(Mux(isNextMask(offset) && startAddr(log2Ceil(PredictWidth)+instOffsetBits), nextLineAddr, startAddr)), 7909c6f1ddSLingrui98 getOffset(startAddr)+offset, 0.U(instOffsetBits.W)) 8009c6f1ddSLingrui98 } 8109c6f1ddSLingrui98 def fromBranchPrediction(resp: BranchPredictionBundle) = { 82a229ab6cSLingrui98 def carryPos(addr: UInt) = addr(instOffsetBits+log2Ceil(PredictWidth)+1) 8309c6f1ddSLingrui98 this.startAddr := resp.pc 84*b37e4b45SLingrui98 this.nextLineAddr := resp.pc + (FetchWidth * 4 * 2).U 8509c6f1ddSLingrui98 this.isNextMask := VecInit((0 until PredictWidth).map(i => 8609c6f1ddSLingrui98 (resp.pc(log2Ceil(PredictWidth), 1) +& i.U)(log2Ceil(PredictWidth)).asBool() 8709c6f1ddSLingrui98 )) 88*b37e4b45SLingrui98 this.oversize := resp.oversize 89*b37e4b45SLingrui98 this.fallThruError := resp.fallThruError 9009c6f1ddSLingrui98 this 9109c6f1ddSLingrui98 } 9209c6f1ddSLingrui98 override def toPrintable: Printable = { 93*b37e4b45SLingrui98 p"startAddr:${Hexadecimal(startAddr)}" 9409c6f1ddSLingrui98 } 9509c6f1ddSLingrui98} 9609c6f1ddSLingrui98 9709c6f1ddSLingrui98class Ftq_pd_Entry(implicit p: Parameters) extends XSBundle { 9809c6f1ddSLingrui98 val brMask = Vec(PredictWidth, Bool()) 9909c6f1ddSLingrui98 val jmpInfo = ValidUndirectioned(Vec(3, Bool())) 10009c6f1ddSLingrui98 val jmpOffset = UInt(log2Ceil(PredictWidth).W) 10109c6f1ddSLingrui98 val jalTarget = UInt(VAddrBits.W) 10209c6f1ddSLingrui98 val rvcMask = Vec(PredictWidth, Bool()) 10309c6f1ddSLingrui98 def hasJal = jmpInfo.valid && !jmpInfo.bits(0) 10409c6f1ddSLingrui98 def hasJalr = jmpInfo.valid && jmpInfo.bits(0) 10509c6f1ddSLingrui98 def hasCall = jmpInfo.valid && jmpInfo.bits(1) 10609c6f1ddSLingrui98 def hasRet = jmpInfo.valid && jmpInfo.bits(2) 10709c6f1ddSLingrui98 10809c6f1ddSLingrui98 def fromPdWb(pdWb: PredecodeWritebackBundle) = { 10909c6f1ddSLingrui98 val pds = pdWb.pd 11009c6f1ddSLingrui98 this.brMask := VecInit(pds.map(pd => pd.isBr && pd.valid)) 11109c6f1ddSLingrui98 this.jmpInfo.valid := VecInit(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid)).asUInt.orR 11209c6f1ddSLingrui98 this.jmpInfo.bits := ParallelPriorityMux(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid), 11309c6f1ddSLingrui98 pds.map(pd => VecInit(pd.isJalr, pd.isCall, pd.isRet))) 11409c6f1ddSLingrui98 this.jmpOffset := ParallelPriorityEncoder(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid)) 11509c6f1ddSLingrui98 this.rvcMask := VecInit(pds.map(pd => pd.isRVC)) 11609c6f1ddSLingrui98 this.jalTarget := pdWb.jalTarget 11709c6f1ddSLingrui98 } 11809c6f1ddSLingrui98 11909c6f1ddSLingrui98 def toPd(offset: UInt) = { 12009c6f1ddSLingrui98 require(offset.getWidth == log2Ceil(PredictWidth)) 12109c6f1ddSLingrui98 val pd = Wire(new PreDecodeInfo) 12209c6f1ddSLingrui98 pd.valid := true.B 12309c6f1ddSLingrui98 pd.isRVC := rvcMask(offset) 12409c6f1ddSLingrui98 val isBr = brMask(offset) 12509c6f1ddSLingrui98 val isJalr = offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(0) 12609c6f1ddSLingrui98 pd.brType := Cat(offset === jmpOffset && jmpInfo.valid, isJalr || isBr) 12709c6f1ddSLingrui98 pd.isCall := offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(1) 12809c6f1ddSLingrui98 pd.isRet := offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(2) 12909c6f1ddSLingrui98 pd 13009c6f1ddSLingrui98 } 13109c6f1ddSLingrui98} 13209c6f1ddSLingrui98 13309c6f1ddSLingrui98 13409c6f1ddSLingrui98 13509c6f1ddSLingrui98class Ftq_Redirect_SRAMEntry(implicit p: Parameters) extends XSBundle with HasBPUConst { 13609c6f1ddSLingrui98 val rasSp = UInt(log2Ceil(RasSize).W) 13709c6f1ddSLingrui98 val rasEntry = new RASEntry 138*b37e4b45SLingrui98 // val specCnt = Vec(numBr, UInt(10.W)) 139c2ad24ebSLingrui98 // val ghist = new ShiftingGlobalHistory 140*b37e4b45SLingrui98 val ghr = UInt(UbtbGHRLength.W) 141dd6c0695SLingrui98 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 142c2ad24ebSLingrui98 val histPtr = new CGHPtr 14309c6f1ddSLingrui98 14409c6f1ddSLingrui98 def fromBranchPrediction(resp: BranchPredictionBundle) = { 145*b37e4b45SLingrui98 assert(!resp.is_minimal) 14609c6f1ddSLingrui98 this.rasSp := resp.rasSp 14709c6f1ddSLingrui98 this.rasEntry := resp.rasTop 148*b37e4b45SLingrui98 this.ghr := resp.ghr 149dd6c0695SLingrui98 this.folded_hist := resp.folded_hist 150c2ad24ebSLingrui98 this.histPtr := resp.histPtr 15109c6f1ddSLingrui98 this 15209c6f1ddSLingrui98 } 15309c6f1ddSLingrui98} 15409c6f1ddSLingrui98 15509c6f1ddSLingrui98class Ftq_1R_SRAMEntry(implicit p: Parameters) extends XSBundle with HasBPUConst { 15609c6f1ddSLingrui98 val meta = UInt(MaxMetaLength.W) 15709c6f1ddSLingrui98} 15809c6f1ddSLingrui98 15909c6f1ddSLingrui98class Ftq_Pred_Info(implicit p: Parameters) extends XSBundle { 16009c6f1ddSLingrui98 val target = UInt(VAddrBits.W) 16109c6f1ddSLingrui98 val cfiIndex = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)) 16209c6f1ddSLingrui98} 16309c6f1ddSLingrui98 164c2ad24ebSLingrui98// class FtqEntry(implicit p: Parameters) extends XSBundle with HasBPUConst { 165c2ad24ebSLingrui98// val startAddr = UInt(VAddrBits.W) 166c2ad24ebSLingrui98// val fallThruAddr = UInt(VAddrBits.W) 167c2ad24ebSLingrui98// val isNextMask = Vec(PredictWidth, Bool()) 16809c6f1ddSLingrui98 169c2ad24ebSLingrui98// val meta = UInt(MaxMetaLength.W) 17009c6f1ddSLingrui98 171c2ad24ebSLingrui98// val rasSp = UInt(log2Ceil(RasSize).W) 172c2ad24ebSLingrui98// val rasEntry = new RASEntry 173c2ad24ebSLingrui98// val hist = new ShiftingGlobalHistory 174c2ad24ebSLingrui98// val specCnt = Vec(numBr, UInt(10.W)) 17509c6f1ddSLingrui98 176c2ad24ebSLingrui98// val valids = Vec(PredictWidth, Bool()) 177c2ad24ebSLingrui98// val brMask = Vec(PredictWidth, Bool()) 178c2ad24ebSLingrui98// // isJalr, isCall, isRet 179c2ad24ebSLingrui98// val jmpInfo = ValidUndirectioned(Vec(3, Bool())) 180c2ad24ebSLingrui98// val jmpOffset = UInt(log2Ceil(PredictWidth).W) 18109c6f1ddSLingrui98 182c2ad24ebSLingrui98// val mispredVec = Vec(PredictWidth, Bool()) 183c2ad24ebSLingrui98// val cfiIndex = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)) 184c2ad24ebSLingrui98// val target = UInt(VAddrBits.W) 185c2ad24ebSLingrui98// } 18609c6f1ddSLingrui98 18709c6f1ddSLingrui98class FtqRead[T <: Data](private val gen: T)(implicit p: Parameters) extends XSBundle { 18809c6f1ddSLingrui98 val ptr = Output(new FtqPtr) 18909c6f1ddSLingrui98 val offset = Output(UInt(log2Ceil(PredictWidth).W)) 19009c6f1ddSLingrui98 val data = Input(gen) 19109c6f1ddSLingrui98 def apply(ptr: FtqPtr, offset: UInt) = { 19209c6f1ddSLingrui98 this.ptr := ptr 19309c6f1ddSLingrui98 this.offset := offset 19409c6f1ddSLingrui98 this.data 19509c6f1ddSLingrui98 } 19609c6f1ddSLingrui98 override def cloneType = (new FtqRead(gen)).asInstanceOf[this.type] 19709c6f1ddSLingrui98} 19809c6f1ddSLingrui98 19909c6f1ddSLingrui98 20009c6f1ddSLingrui98class FtqToBpuIO(implicit p: Parameters) extends XSBundle { 20109c6f1ddSLingrui98 val redirect = Valid(new BranchPredictionRedirect) 20209c6f1ddSLingrui98 val update = Valid(new BranchPredictionUpdate) 20309c6f1ddSLingrui98 val enq_ptr = Output(new FtqPtr) 20409c6f1ddSLingrui98} 20509c6f1ddSLingrui98 20609c6f1ddSLingrui98class FtqToIfuIO(implicit p: Parameters) extends XSBundle with HasCircularQueuePtrHelper { 20709c6f1ddSLingrui98 val req = Decoupled(new FetchRequestBundle) 20809c6f1ddSLingrui98 val redirect = Valid(new Redirect) 20909c6f1ddSLingrui98 val flushFromBpu = new Bundle { 21009c6f1ddSLingrui98 // when ifu pipeline is not stalled, 21109c6f1ddSLingrui98 // a packet from bpu s3 can reach f1 at most 21209c6f1ddSLingrui98 val s2 = Valid(new FtqPtr) 2133e52bed1SLingrui98 // val s3 = Valid(new FtqPtr) 21409c6f1ddSLingrui98 def shouldFlushBy(src: Valid[FtqPtr], idx_to_flush: FtqPtr) = { 21509c6f1ddSLingrui98 src.valid && !isAfter(src.bits, idx_to_flush) 21609c6f1ddSLingrui98 } 21709c6f1ddSLingrui98 def shouldFlushByStage2(idx: FtqPtr) = shouldFlushBy(s2, idx) 2183e52bed1SLingrui98 // def shouldFlushByStage3(idx: FtqPtr) = shouldFlushBy(s3, idx) 21909c6f1ddSLingrui98 } 22009c6f1ddSLingrui98} 22109c6f1ddSLingrui98 22209c6f1ddSLingrui98trait HasBackendRedirectInfo extends HasXSParameter { 22309c6f1ddSLingrui98 def numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt + 1 22409c6f1ddSLingrui98 def isLoadReplay(r: Valid[Redirect]) = r.bits.flushItself() 22509c6f1ddSLingrui98} 22609c6f1ddSLingrui98 22709c6f1ddSLingrui98class FtqToCtrlIO(implicit p: Parameters) extends XSBundle with HasBackendRedirectInfo { 22809c6f1ddSLingrui98 val pc_reads = Vec(1 + numRedirect + 1 + 1, Flipped(new FtqRead(UInt(VAddrBits.W)))) 22909c6f1ddSLingrui98 val target_read = Flipped(new FtqRead(UInt(VAddrBits.W))) 23009c6f1ddSLingrui98 def getJumpPcRead = pc_reads.head 23109c6f1ddSLingrui98 def getRedirectPcRead = VecInit(pc_reads.tail.dropRight(2)) 23209c6f1ddSLingrui98 def getMemPredPcRead = pc_reads.init.last 2339aca92b9SYinan Xu def getRobFlushPcRead = pc_reads.last 23409c6f1ddSLingrui98} 23509c6f1ddSLingrui98 23609c6f1ddSLingrui98 23709c6f1ddSLingrui98class FTBEntryGen(implicit p: Parameters) extends XSModule with HasBackendRedirectInfo with HasBPUParameter { 23809c6f1ddSLingrui98 val io = IO(new Bundle { 23909c6f1ddSLingrui98 val start_addr = Input(UInt(VAddrBits.W)) 24009c6f1ddSLingrui98 val old_entry = Input(new FTBEntry) 24109c6f1ddSLingrui98 val pd = Input(new Ftq_pd_Entry) 24209c6f1ddSLingrui98 val cfiIndex = Flipped(Valid(UInt(log2Ceil(PredictWidth).W))) 24309c6f1ddSLingrui98 val target = Input(UInt(VAddrBits.W)) 24409c6f1ddSLingrui98 val hit = Input(Bool()) 24509c6f1ddSLingrui98 val mispredict_vec = Input(Vec(PredictWidth, Bool())) 24609c6f1ddSLingrui98 24709c6f1ddSLingrui98 val new_entry = Output(new FTBEntry) 24809c6f1ddSLingrui98 val new_br_insert_pos = Output(Vec(numBr, Bool())) 24909c6f1ddSLingrui98 val taken_mask = Output(Vec(numBr, Bool())) 25009c6f1ddSLingrui98 val mispred_mask = Output(Vec(numBr+1, Bool())) 25109c6f1ddSLingrui98 25209c6f1ddSLingrui98 // for perf counters 25309c6f1ddSLingrui98 val is_init_entry = Output(Bool()) 25409c6f1ddSLingrui98 val is_old_entry = Output(Bool()) 25509c6f1ddSLingrui98 val is_new_br = Output(Bool()) 25609c6f1ddSLingrui98 val is_jalr_target_modified = Output(Bool()) 25709c6f1ddSLingrui98 val is_always_taken_modified = Output(Bool()) 25809c6f1ddSLingrui98 val is_br_full = Output(Bool()) 25909c6f1ddSLingrui98 }) 26009c6f1ddSLingrui98 26109c6f1ddSLingrui98 // no mispredictions detected at predecode 26209c6f1ddSLingrui98 val hit = io.hit 26309c6f1ddSLingrui98 val pd = io.pd 26409c6f1ddSLingrui98 26509c6f1ddSLingrui98 val init_entry = WireInit(0.U.asTypeOf(new FTBEntry)) 26609c6f1ddSLingrui98 26709c6f1ddSLingrui98 26809c6f1ddSLingrui98 val cfi_is_br = pd.brMask(io.cfiIndex.bits) && io.cfiIndex.valid 26909c6f1ddSLingrui98 val entry_has_jmp = pd.jmpInfo.valid 27009c6f1ddSLingrui98 val new_jmp_is_jal = entry_has_jmp && !pd.jmpInfo.bits(0) && io.cfiIndex.valid 27109c6f1ddSLingrui98 val new_jmp_is_jalr = entry_has_jmp && pd.jmpInfo.bits(0) && io.cfiIndex.valid 27209c6f1ddSLingrui98 val new_jmp_is_call = entry_has_jmp && pd.jmpInfo.bits(1) && io.cfiIndex.valid 27309c6f1ddSLingrui98 val new_jmp_is_ret = entry_has_jmp && pd.jmpInfo.bits(2) && io.cfiIndex.valid 27409c6f1ddSLingrui98 val last_jmp_rvi = entry_has_jmp && pd.jmpOffset === (PredictWidth-1).U && !pd.rvcMask.last 27509c6f1ddSLingrui98 val last_br_rvi = cfi_is_br && io.cfiIndex.bits === (PredictWidth-1).U && !pd.rvcMask.last 27609c6f1ddSLingrui98 27709c6f1ddSLingrui98 val cfi_is_jal = io.cfiIndex.bits === pd.jmpOffset && new_jmp_is_jal 27809c6f1ddSLingrui98 val cfi_is_jalr = io.cfiIndex.bits === pd.jmpOffset && new_jmp_is_jalr 27909c6f1ddSLingrui98 28009c6f1ddSLingrui98 def carryPos = log2Ceil(PredictWidth)+instOffsetBits+1 28109c6f1ddSLingrui98 def getLower(pc: UInt) = pc(carryPos-1, instOffsetBits) 28209c6f1ddSLingrui98 // if not hit, establish a new entry 28309c6f1ddSLingrui98 init_entry.valid := true.B 28409c6f1ddSLingrui98 // tag is left for ftb to assign 285eeb5ff92SLingrui98 286eeb5ff92SLingrui98 // case br 287eeb5ff92SLingrui98 val init_br_slot = init_entry.getSlotForBr(0) 288eeb5ff92SLingrui98 when (cfi_is_br) { 289eeb5ff92SLingrui98 init_br_slot.valid := true.B 290eeb5ff92SLingrui98 init_br_slot.offset := io.cfiIndex.bits 291*b37e4b45SLingrui98 init_br_slot.setLowerStatByTarget(io.start_addr, io.target, numBr == 1) 292eeb5ff92SLingrui98 init_entry.always_taken(0) := true.B // set to always taken on init 293eeb5ff92SLingrui98 } 294eeb5ff92SLingrui98 295eeb5ff92SLingrui98 // case jmp 296eeb5ff92SLingrui98 when (entry_has_jmp) { 297eeb5ff92SLingrui98 init_entry.tailSlot.offset := pd.jmpOffset 298eeb5ff92SLingrui98 init_entry.tailSlot.valid := new_jmp_is_jal || new_jmp_is_jalr 299eeb5ff92SLingrui98 init_entry.tailSlot.setLowerStatByTarget(io.start_addr, Mux(cfi_is_jalr, io.target, pd.jalTarget), isShare=false) 300eeb5ff92SLingrui98 } 301eeb5ff92SLingrui98 30209c6f1ddSLingrui98 val jmpPft = getLower(io.start_addr) +& pd.jmpOffset +& Mux(pd.rvcMask(pd.jmpOffset), 1.U, 2.U) 30309c6f1ddSLingrui98 init_entry.pftAddr := Mux(entry_has_jmp, jmpPft, getLower(io.start_addr) + ((FetchWidth*4)>>instOffsetBits).U + Mux(last_br_rvi, 1.U, 0.U)) 30465fddcf0Szoujr init_entry.carry := Mux(entry_has_jmp, jmpPft(carryPos-instOffsetBits), io.start_addr(carryPos-1) || (io.start_addr(carryPos-2, instOffsetBits).andR && last_br_rvi)) 30509c6f1ddSLingrui98 init_entry.isJalr := new_jmp_is_jalr 30609c6f1ddSLingrui98 init_entry.isCall := new_jmp_is_call 30709c6f1ddSLingrui98 init_entry.isRet := new_jmp_is_ret 30809c6f1ddSLingrui98 init_entry.last_is_rvc := Mux(entry_has_jmp, pd.rvcMask(pd.jmpOffset), pd.rvcMask.last) 30909c6f1ddSLingrui98 31009c6f1ddSLingrui98 init_entry.oversize := last_br_rvi || last_jmp_rvi 31109c6f1ddSLingrui98 31209c6f1ddSLingrui98 // if hit, check whether a new cfi(only br is possible) is detected 31309c6f1ddSLingrui98 val oe = io.old_entry 314eeb5ff92SLingrui98 val br_recorded_vec = oe.getBrRecordedVec(io.cfiIndex.bits) 31509c6f1ddSLingrui98 val br_recorded = br_recorded_vec.asUInt.orR 31609c6f1ddSLingrui98 val is_new_br = cfi_is_br && !br_recorded 31709c6f1ddSLingrui98 val new_br_offset = io.cfiIndex.bits 31809c6f1ddSLingrui98 // vec(i) means new br will be inserted BEFORE old br(i) 319eeb5ff92SLingrui98 val allBrSlotsVec = oe.allSlotsForBr 32009c6f1ddSLingrui98 val new_br_insert_onehot = VecInit((0 until numBr).map{ 32109c6f1ddSLingrui98 i => i match { 322eeb5ff92SLingrui98 case 0 => 323eeb5ff92SLingrui98 !allBrSlotsVec(0).valid || new_br_offset < allBrSlotsVec(0).offset 324eeb5ff92SLingrui98 case idx => 325eeb5ff92SLingrui98 allBrSlotsVec(idx-1).valid && new_br_offset > allBrSlotsVec(idx-1).offset && 326eeb5ff92SLingrui98 (!allBrSlotsVec(idx).valid || new_br_offset < allBrSlotsVec(idx).offset) 32709c6f1ddSLingrui98 } 32809c6f1ddSLingrui98 }) 32909c6f1ddSLingrui98 33009c6f1ddSLingrui98 val old_entry_modified = WireInit(io.old_entry) 33109c6f1ddSLingrui98 for (i <- 0 until numBr) { 332eeb5ff92SLingrui98 val slot = old_entry_modified.allSlotsForBr(i) 333eeb5ff92SLingrui98 when (new_br_insert_onehot(i)) { 334eeb5ff92SLingrui98 slot.valid := true.B 335eeb5ff92SLingrui98 slot.offset := new_br_offset 336*b37e4b45SLingrui98 slot.setLowerStatByTarget(io.start_addr, io.target, i == numBr-1) 337eeb5ff92SLingrui98 old_entry_modified.always_taken(i) := true.B 338eeb5ff92SLingrui98 }.elsewhen (new_br_offset > oe.allSlotsForBr(i).offset) { 339eeb5ff92SLingrui98 old_entry_modified.always_taken(i) := false.B 340eeb5ff92SLingrui98 // all other fields remain unchanged 341eeb5ff92SLingrui98 }.otherwise { 342eeb5ff92SLingrui98 // case i == 0, remain unchanged 343eeb5ff92SLingrui98 if (i != 0) { 344*b37e4b45SLingrui98 val noNeedToMoveFromFormerSlot = (i == numBr-1).B && !oe.brSlots.last.valid 345eeb5ff92SLingrui98 when (!noNeedToMoveFromFormerSlot) { 346eeb5ff92SLingrui98 slot.fromAnotherSlot(oe.allSlotsForBr(i-1)) 347eeb5ff92SLingrui98 old_entry_modified.always_taken(i) := oe.always_taken(i) 34809c6f1ddSLingrui98 } 349eeb5ff92SLingrui98 } 350eeb5ff92SLingrui98 } 351eeb5ff92SLingrui98 } 35209c6f1ddSLingrui98 353eeb5ff92SLingrui98 // two circumstances: 354eeb5ff92SLingrui98 // 1. oe: | br | j |, new br should be in front of j, thus addr of j should be new pft 355eeb5ff92SLingrui98 // 2. oe: | br | br |, new br could be anywhere between, thus new pft is the addr of either 356eeb5ff92SLingrui98 // the previous last br or the new br 357eeb5ff92SLingrui98 val may_have_to_replace = oe.noEmptySlotForNewBr 358eeb5ff92SLingrui98 val pft_need_to_change = is_new_br && may_have_to_replace 35909c6f1ddSLingrui98 // it should either be the given last br or the new br 36009c6f1ddSLingrui98 when (pft_need_to_change) { 361eeb5ff92SLingrui98 val new_pft_offset = 362710a8720SLingrui98 Mux(!new_br_insert_onehot.asUInt.orR, 363710a8720SLingrui98 new_br_offset, oe.allSlotsForBr.last.offset) 364eeb5ff92SLingrui98 365710a8720SLingrui98 // set jmp to invalid 36609c6f1ddSLingrui98 old_entry_modified.pftAddr := getLower(io.start_addr) + new_pft_offset 36709c6f1ddSLingrui98 old_entry_modified.last_is_rvc := pd.rvcMask(new_pft_offset - 1.U) // TODO: fix this 36809c6f1ddSLingrui98 old_entry_modified.carry := (getLower(io.start_addr) +& new_pft_offset).head(1).asBool 36909c6f1ddSLingrui98 old_entry_modified.oversize := false.B 37009c6f1ddSLingrui98 old_entry_modified.isCall := false.B 37109c6f1ddSLingrui98 old_entry_modified.isRet := false.B 372eeb5ff92SLingrui98 old_entry_modified.isJalr := false.B 37309c6f1ddSLingrui98 } 37409c6f1ddSLingrui98 37509c6f1ddSLingrui98 val old_entry_jmp_target_modified = WireInit(oe) 376710a8720SLingrui98 val old_target = oe.tailSlot.getTarget(io.start_addr) // may be wrong because we store only 20 lowest bits 377*b37e4b45SLingrui98 val old_tail_is_jmp = !oe.tailSlot.sharing 378eeb5ff92SLingrui98 val jalr_target_modified = cfi_is_jalr && (old_target =/= io.target) && old_tail_is_jmp // TODO: pass full jalr target 3793bcae573SLingrui98 when (jalr_target_modified) { 38009c6f1ddSLingrui98 old_entry_jmp_target_modified.setByJmpTarget(io.start_addr, io.target) 38109c6f1ddSLingrui98 old_entry_jmp_target_modified.always_taken := 0.U.asTypeOf(Vec(numBr, Bool())) 38209c6f1ddSLingrui98 } 38309c6f1ddSLingrui98 38409c6f1ddSLingrui98 val old_entry_always_taken = WireInit(oe) 38509c6f1ddSLingrui98 val always_taken_modified_vec = Wire(Vec(numBr, Bool())) // whether modified or not 38609c6f1ddSLingrui98 for (i <- 0 until numBr) { 38709c6f1ddSLingrui98 old_entry_always_taken.always_taken(i) := 38809c6f1ddSLingrui98 oe.always_taken(i) && io.cfiIndex.valid && oe.brValids(i) && io.cfiIndex.bits === oe.brOffset(i) 389710a8720SLingrui98 always_taken_modified_vec(i) := oe.always_taken(i) && !old_entry_always_taken.always_taken(i) 39009c6f1ddSLingrui98 } 39109c6f1ddSLingrui98 val always_taken_modified = always_taken_modified_vec.reduce(_||_) 39209c6f1ddSLingrui98 39309c6f1ddSLingrui98 39409c6f1ddSLingrui98 39509c6f1ddSLingrui98 val derived_from_old_entry = 39609c6f1ddSLingrui98 Mux(is_new_br, old_entry_modified, 3973bcae573SLingrui98 Mux(jalr_target_modified, old_entry_jmp_target_modified, old_entry_always_taken)) 39809c6f1ddSLingrui98 39909c6f1ddSLingrui98 40009c6f1ddSLingrui98 io.new_entry := Mux(!hit, init_entry, derived_from_old_entry) 40109c6f1ddSLingrui98 40209c6f1ddSLingrui98 io.new_br_insert_pos := new_br_insert_onehot 40309c6f1ddSLingrui98 io.taken_mask := VecInit((io.new_entry.brOffset zip io.new_entry.brValids).map{ 40409c6f1ddSLingrui98 case (off, v) => io.cfiIndex.bits === off && io.cfiIndex.valid && v 40509c6f1ddSLingrui98 }) 40609c6f1ddSLingrui98 for (i <- 0 until numBr) { 40709c6f1ddSLingrui98 io.mispred_mask(i) := io.new_entry.brValids(i) && io.mispredict_vec(io.new_entry.brOffset(i)) 40809c6f1ddSLingrui98 } 40909c6f1ddSLingrui98 io.mispred_mask.last := io.new_entry.jmpValid && io.mispredict_vec(pd.jmpOffset) 41009c6f1ddSLingrui98 41109c6f1ddSLingrui98 // for perf counters 41209c6f1ddSLingrui98 io.is_init_entry := !hit 4133bcae573SLingrui98 io.is_old_entry := hit && !is_new_br && !jalr_target_modified && !always_taken_modified 41409c6f1ddSLingrui98 io.is_new_br := hit && is_new_br 4153bcae573SLingrui98 io.is_jalr_target_modified := hit && jalr_target_modified 41609c6f1ddSLingrui98 io.is_always_taken_modified := hit && always_taken_modified 417eeb5ff92SLingrui98 io.is_br_full := hit && is_new_br && may_have_to_replace 41809c6f1ddSLingrui98} 41909c6f1ddSLingrui98 42009c6f1ddSLingrui98class Ftq(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper 4211ca0e4f3SYinan Xu with HasBackendRedirectInfo with BPUUtils with HasBPUConst with HasPerfEvents { 42209c6f1ddSLingrui98 val io = IO(new Bundle { 42309c6f1ddSLingrui98 val fromBpu = Flipped(new BpuToFtqIO) 42409c6f1ddSLingrui98 val fromIfu = Flipped(new IfuToFtqIO) 42509c6f1ddSLingrui98 val fromBackend = Flipped(new CtrlToFtqIO) 42609c6f1ddSLingrui98 42709c6f1ddSLingrui98 val toBpu = new FtqToBpuIO 42809c6f1ddSLingrui98 val toIfu = new FtqToIfuIO 42909c6f1ddSLingrui98 val toBackend = new FtqToCtrlIO 43009c6f1ddSLingrui98 43109c6f1ddSLingrui98 val bpuInfo = new Bundle { 43209c6f1ddSLingrui98 val bpRight = Output(UInt(XLEN.W)) 43309c6f1ddSLingrui98 val bpWrong = Output(UInt(XLEN.W)) 43409c6f1ddSLingrui98 } 43509c6f1ddSLingrui98 }) 43609c6f1ddSLingrui98 io.bpuInfo := DontCare 43709c6f1ddSLingrui98 43809c6f1ddSLingrui98 val stage2Redirect = io.fromBackend.stage2Redirect 4396f688dacSYinan Xu val stage3Redirect = RegNext(io.fromBackend.stage2Redirect) 44009c6f1ddSLingrui98 4416f688dacSYinan Xu val stage2Flush = stage2Redirect.valid 44209c6f1ddSLingrui98 val backendFlush = stage2Flush || RegNext(stage2Flush) 44309c6f1ddSLingrui98 val ifuFlush = Wire(Bool()) 44409c6f1ddSLingrui98 44509c6f1ddSLingrui98 val flush = stage2Flush || RegNext(stage2Flush) 44609c6f1ddSLingrui98 44709c6f1ddSLingrui98 val allowBpuIn, allowToIfu = WireInit(false.B) 44809c6f1ddSLingrui98 val flushToIfu = !allowToIfu 4496f688dacSYinan Xu allowBpuIn := !ifuFlush && !stage2Redirect.valid && !stage3Redirect.valid 4506f688dacSYinan Xu allowToIfu := !ifuFlush && !stage2Redirect.valid && !stage3Redirect.valid 45109c6f1ddSLingrui98 45209c6f1ddSLingrui98 val bpuPtr, ifuPtr, ifuWbPtr, commPtr = RegInit(FtqPtr(false.B, 0.U)) 45309c6f1ddSLingrui98 val validEntries = distanceBetween(bpuPtr, commPtr) 45409c6f1ddSLingrui98 45509c6f1ddSLingrui98 // ********************************************************************** 45609c6f1ddSLingrui98 // **************************** enq from bpu **************************** 45709c6f1ddSLingrui98 // ********************************************************************** 45809c6f1ddSLingrui98 val new_entry_ready = validEntries < FtqSize.U 45909c6f1ddSLingrui98 io.fromBpu.resp.ready := new_entry_ready 46009c6f1ddSLingrui98 46109c6f1ddSLingrui98 val bpu_s2_resp = io.fromBpu.resp.bits.s2 4623e52bed1SLingrui98 // val bpu_s3_resp = io.fromBpu.resp.bits.s3 46309c6f1ddSLingrui98 val bpu_s2_redirect = bpu_s2_resp.valid && bpu_s2_resp.hasRedirect 4643e52bed1SLingrui98 // val bpu_s3_redirect = bpu_s3_resp.valid && bpu_s3_resp.hasRedirect 46509c6f1ddSLingrui98 46609c6f1ddSLingrui98 io.toBpu.enq_ptr := bpuPtr 46709c6f1ddSLingrui98 val enq_fire = io.fromBpu.resp.fire() && allowBpuIn // from bpu s1 4683e52bed1SLingrui98 val bpu_in_fire = (io.fromBpu.resp.fire() || bpu_s2_redirect/* || bpu_s3_redirect */) && allowBpuIn 46909c6f1ddSLingrui98 470*b37e4b45SLingrui98 val bpu_in_resp = io.fromBpu.resp.bits.selectedResp 471*b37e4b45SLingrui98 val bpu_in_stage = io.fromBpu.resp.bits.selectedRespIdx 47209c6f1ddSLingrui98 val bpu_in_resp_ptr = Mux(bpu_in_stage === BP_S1, bpuPtr, bpu_in_resp.ftq_idx) 47309c6f1ddSLingrui98 val bpu_in_resp_idx = bpu_in_resp_ptr.value 47409c6f1ddSLingrui98 4759aca92b9SYinan Xu // read ports: jumpPc + redirects + loadPred + robFlush + ifuReq1 + ifuReq2 + commitUpdate 47609c6f1ddSLingrui98 val ftq_pc_mem = Module(new SyncDataModuleTemplate(new Ftq_RF_Components, FtqSize, 1+numRedirect+2+1+1+1, 1)) 47709c6f1ddSLingrui98 // resp from uBTB 47809c6f1ddSLingrui98 ftq_pc_mem.io.wen(0) := bpu_in_fire 47909c6f1ddSLingrui98 ftq_pc_mem.io.waddr(0) := bpu_in_resp_idx 48009c6f1ddSLingrui98 ftq_pc_mem.io.wdata(0).fromBranchPrediction(bpu_in_resp) 48109c6f1ddSLingrui98 48209c6f1ddSLingrui98 // ifuRedirect + backendRedirect + commit 48309c6f1ddSLingrui98 val ftq_redirect_sram = Module(new FtqNRSRAM(new Ftq_Redirect_SRAMEntry, 1+1+1)) 48409c6f1ddSLingrui98 // these info is intended to enq at the last stage of bpu 48509c6f1ddSLingrui98 ftq_redirect_sram.io.wen := io.fromBpu.resp.bits.lastStage.valid 48609c6f1ddSLingrui98 ftq_redirect_sram.io.waddr := io.fromBpu.resp.bits.lastStage.ftq_idx.value 48709c6f1ddSLingrui98 ftq_redirect_sram.io.wdata.fromBranchPrediction(io.fromBpu.resp.bits.lastStage) 48809c6f1ddSLingrui98 48909c6f1ddSLingrui98 val ftq_meta_1r_sram = Module(new FtqNRSRAM(new Ftq_1R_SRAMEntry, 1)) 49009c6f1ddSLingrui98 // these info is intended to enq at the last stage of bpu 49109c6f1ddSLingrui98 ftq_meta_1r_sram.io.wen := io.fromBpu.resp.bits.lastStage.valid 49209c6f1ddSLingrui98 ftq_meta_1r_sram.io.waddr := io.fromBpu.resp.bits.lastStage.ftq_idx.value 49309c6f1ddSLingrui98 ftq_meta_1r_sram.io.wdata.meta := io.fromBpu.resp.bits.meta 49409c6f1ddSLingrui98 // ifuRedirect + backendRedirect + commit 49509c6f1ddSLingrui98 val ftb_entry_mem = Module(new SyncDataModuleTemplate(new FTBEntry, FtqSize, 1+1+1, 1)) 49609c6f1ddSLingrui98 ftb_entry_mem.io.wen(0) := io.fromBpu.resp.bits.lastStage.valid 49709c6f1ddSLingrui98 ftb_entry_mem.io.waddr(0) := io.fromBpu.resp.bits.lastStage.ftq_idx.value 49809c6f1ddSLingrui98 ftb_entry_mem.io.wdata(0) := io.fromBpu.resp.bits.lastStage.ftb_entry 49909c6f1ddSLingrui98 50009c6f1ddSLingrui98 50109c6f1ddSLingrui98 // multi-write 502*b37e4b45SLingrui98 val update_target = Reg(Vec(FtqSize, UInt(VAddrBits.W))) // could be taken target or fallThrough 50309c6f1ddSLingrui98 val cfiIndex_vec = Reg(Vec(FtqSize, ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))) 50409c6f1ddSLingrui98 val mispredict_vec = Reg(Vec(FtqSize, Vec(PredictWidth, Bool()))) 50509c6f1ddSLingrui98 val pred_stage = Reg(Vec(FtqSize, UInt(2.W))) 50609c6f1ddSLingrui98 50709c6f1ddSLingrui98 val c_invalid :: c_valid :: c_commited :: Nil = Enum(3) 50809c6f1ddSLingrui98 val commitStateQueue = RegInit(VecInit(Seq.fill(FtqSize) { 50909c6f1ddSLingrui98 VecInit(Seq.fill(PredictWidth)(c_invalid)) 51009c6f1ddSLingrui98 })) 51109c6f1ddSLingrui98 51209c6f1ddSLingrui98 val f_to_send :: f_sent :: Nil = Enum(2) 51309c6f1ddSLingrui98 val entry_fetch_status = RegInit(VecInit(Seq.fill(FtqSize)(f_sent))) 51409c6f1ddSLingrui98 51509c6f1ddSLingrui98 val h_not_hit :: h_false_hit :: h_hit :: Nil = Enum(3) 51609c6f1ddSLingrui98 val entry_hit_status = RegInit(VecInit(Seq.fill(FtqSize)(h_not_hit))) 51709c6f1ddSLingrui98 51809c6f1ddSLingrui98 51909c6f1ddSLingrui98 when (bpu_in_fire) { 52009c6f1ddSLingrui98 entry_fetch_status(bpu_in_resp_idx) := f_to_send 52109c6f1ddSLingrui98 commitStateQueue(bpu_in_resp_idx) := VecInit(Seq.fill(PredictWidth)(c_invalid)) 522*b37e4b45SLingrui98 cfiIndex_vec(bpu_in_resp_idx) := bpu_in_resp.cfiIndex 52309c6f1ddSLingrui98 mispredict_vec(bpu_in_resp_idx) := WireInit(VecInit(Seq.fill(PredictWidth)(false.B))) 524*b37e4b45SLingrui98 update_target(bpu_in_resp_idx) := bpu_in_resp.getTarget 52509c6f1ddSLingrui98 pred_stage(bpu_in_resp_idx) := bpu_in_stage 52609c6f1ddSLingrui98 } 52709c6f1ddSLingrui98 52809c6f1ddSLingrui98 bpuPtr := bpuPtr + enq_fire 52909c6f1ddSLingrui98 ifuPtr := ifuPtr + io.toIfu.req.fire 53009c6f1ddSLingrui98 53109c6f1ddSLingrui98 // only use ftb result to assign hit status 53209c6f1ddSLingrui98 when (bpu_s2_resp.valid) { 533*b37e4b45SLingrui98 entry_hit_status(bpu_s2_resp.ftq_idx.value) := Mux(bpu_s2_resp.full_pred.hit, h_hit, h_not_hit) 53409c6f1ddSLingrui98 } 53509c6f1ddSLingrui98 53609c6f1ddSLingrui98 5372f4a3aa4SLingrui98 io.toIfu.flushFromBpu.s2.valid := bpu_s2_redirect 53809c6f1ddSLingrui98 io.toIfu.flushFromBpu.s2.bits := bpu_s2_resp.ftq_idx 53909c6f1ddSLingrui98 when (bpu_s2_resp.valid && bpu_s2_resp.hasRedirect) { 54009c6f1ddSLingrui98 bpuPtr := bpu_s2_resp.ftq_idx + 1.U 54109c6f1ddSLingrui98 // only when ifuPtr runs ahead of bpu s2 resp should we recover it 54209c6f1ddSLingrui98 when (!isBefore(ifuPtr, bpu_s2_resp.ftq_idx)) { 54309c6f1ddSLingrui98 ifuPtr := bpu_s2_resp.ftq_idx 54409c6f1ddSLingrui98 } 54509c6f1ddSLingrui98 } 54609c6f1ddSLingrui98 5473e52bed1SLingrui98 // io.toIfu.flushFromBpu.s3.valid := bpu_s3_redirect 5483e52bed1SLingrui98 // io.toIfu.flushFromBpu.s3.bits := bpu_s3_resp.ftq_idx 5493e52bed1SLingrui98 // when (bpu_s3_resp.valid && bpu_s3_resp.hasRedirect) { 5503e52bed1SLingrui98 // bpuPtr := bpu_s3_resp.ftq_idx + 1.U 5513e52bed1SLingrui98 // // only when ifuPtr runs ahead of bpu s2 resp should we recover it 5523e52bed1SLingrui98 // when (!isBefore(ifuPtr, bpu_s3_resp.ftq_idx)) { 5533e52bed1SLingrui98 // ifuPtr := bpu_s3_resp.ftq_idx 5543e52bed1SLingrui98 // } 5553e52bed1SLingrui98 // XSError(true.B, "\ns3_redirect mechanism not implemented!\n") 5563e52bed1SLingrui98 // } 55709c6f1ddSLingrui98 55809c6f1ddSLingrui98 XSError(isBefore(bpuPtr, ifuPtr) && !isFull(bpuPtr, ifuPtr), "\nifuPtr is before bpuPtr!\n") 55909c6f1ddSLingrui98 56009c6f1ddSLingrui98 // **************************************************************** 56109c6f1ddSLingrui98 // **************************** to ifu **************************** 56209c6f1ddSLingrui98 // **************************************************************** 56309c6f1ddSLingrui98 val bpu_in_bypass_buf = RegEnable(ftq_pc_mem.io.wdata(0), enable=bpu_in_fire) 56409c6f1ddSLingrui98 val bpu_in_bypass_ptr = RegNext(bpu_in_resp_ptr) 56509c6f1ddSLingrui98 val last_cycle_bpu_in = RegNext(bpu_in_fire) 56609c6f1ddSLingrui98 val last_cycle_to_ifu_fire = RegNext(io.toIfu.req.fire) 56709c6f1ddSLingrui98 56809c6f1ddSLingrui98 // read pc and target 56909c6f1ddSLingrui98 ftq_pc_mem.io.raddr.init.init.last := ifuPtr.value 57009c6f1ddSLingrui98 ftq_pc_mem.io.raddr.init.last := (ifuPtr+1.U).value 57109c6f1ddSLingrui98 5725ff19bd8SLingrui98 io.toIfu.req.valid := allowToIfu && entry_fetch_status(ifuPtr.value) === f_to_send && ifuPtr =/= bpuPtr 5735ff19bd8SLingrui98 io.toIfu.req.bits.ftqIdx := ifuPtr 574*b37e4b45SLingrui98 io.toIfu.req.bits.nextStartAddr := update_target(ifuPtr.value) 5755ff19bd8SLingrui98 io.toIfu.req.bits.ftqOffset := cfiIndex_vec(ifuPtr.value) 57609c6f1ddSLingrui98 577*b37e4b45SLingrui98 val toIfuPcBundle = Wire(new Ftq_RF_Components) 57809c6f1ddSLingrui98 when (last_cycle_bpu_in && bpu_in_bypass_ptr === ifuPtr) { 579*b37e4b45SLingrui98 toIfuPcBundle := bpu_in_bypass_buf 58009c6f1ddSLingrui98 }.elsewhen (last_cycle_to_ifu_fire) { 581*b37e4b45SLingrui98 toIfuPcBundle := ftq_pc_mem.io.rdata.init.last 58209c6f1ddSLingrui98 }.otherwise { 583*b37e4b45SLingrui98 toIfuPcBundle := ftq_pc_mem.io.rdata.init.init.last 58409c6f1ddSLingrui98 } 58509c6f1ddSLingrui98 586*b37e4b45SLingrui98 io.toIfu.req.bits.fromFtqPcBundle(toIfuPcBundle) 587*b37e4b45SLingrui98 58809c6f1ddSLingrui98 // when fall through is smaller in value than start address, there must be a false hit 589*b37e4b45SLingrui98 when (toIfuPcBundle.fallThruError && entry_hit_status(ifuPtr.value) === h_hit) { 59009c6f1ddSLingrui98 when (io.toIfu.req.fire && 5913e52bed1SLingrui98 !(bpu_s2_redirect && bpu_s2_resp.ftq_idx === ifuPtr)/* && 5923e52bed1SLingrui98 !(bpu_s3_redirect && bpu_s3_resp.ftq_idx === ifuPtr) */ 59309c6f1ddSLingrui98 ) { 59409c6f1ddSLingrui98 entry_hit_status(ifuPtr.value) := h_false_hit 595*b37e4b45SLingrui98 XSError(true.B, "FTB false hit by fallThroughError, startAddr: %x, fallTHru: %x\n", io.toIfu.req.bits.startAddr, io.toIfu.req.bits.nextStartAddr) 59609c6f1ddSLingrui98 } 597*b37e4b45SLingrui98 XSDebug(true.B, "fallThruError! start:%x, fallThru:%x\n", io.toIfu.req.bits.startAddr, io.toIfu.req.bits.nextStartAddr) 59809c6f1ddSLingrui98 } 59909c6f1ddSLingrui98 60009c6f1ddSLingrui98 val ifu_req_should_be_flushed = 6013e52bed1SLingrui98 io.toIfu.flushFromBpu.shouldFlushByStage2(io.toIfu.req.bits.ftqIdx)/* || 6023e52bed1SLingrui98 io.toIfu.flushFromBpu.shouldFlushByStage3(io.toIfu.req.bits.ftqIdx) */ 60309c6f1ddSLingrui98 60409c6f1ddSLingrui98 when (io.toIfu.req.fire && !ifu_req_should_be_flushed) { 60509c6f1ddSLingrui98 entry_fetch_status(ifuPtr.value) := f_sent 60609c6f1ddSLingrui98 } 60709c6f1ddSLingrui98 60809c6f1ddSLingrui98 60909c6f1ddSLingrui98 // ********************************************************************* 61009c6f1ddSLingrui98 // **************************** wb from ifu **************************** 61109c6f1ddSLingrui98 // ********************************************************************* 61209c6f1ddSLingrui98 val pdWb = io.fromIfu.pdWb 61309c6f1ddSLingrui98 val pds = pdWb.bits.pd 61409c6f1ddSLingrui98 val ifu_wb_valid = pdWb.valid 61509c6f1ddSLingrui98 val ifu_wb_idx = pdWb.bits.ftqIdx.value 61609c6f1ddSLingrui98 // read ports: commit update 61709c6f1ddSLingrui98 val ftq_pd_mem = Module(new SyncDataModuleTemplate(new Ftq_pd_Entry, FtqSize, 1, 1)) 61809c6f1ddSLingrui98 ftq_pd_mem.io.wen(0) := ifu_wb_valid 61909c6f1ddSLingrui98 ftq_pd_mem.io.waddr(0) := pdWb.bits.ftqIdx.value 62009c6f1ddSLingrui98 ftq_pd_mem.io.wdata(0).fromPdWb(pdWb.bits) 62109c6f1ddSLingrui98 62209c6f1ddSLingrui98 val hit_pd_valid = entry_hit_status(ifu_wb_idx) === h_hit && ifu_wb_valid 62309c6f1ddSLingrui98 val hit_pd_mispred = hit_pd_valid && pdWb.bits.misOffset.valid 62409c6f1ddSLingrui98 val hit_pd_mispred_reg = RegNext(hit_pd_mispred, init=false.B) 62509c6f1ddSLingrui98 val pd_reg = RegEnable(pds, enable = pdWb.valid) 62609c6f1ddSLingrui98 val start_pc_reg = RegEnable(pdWb.bits.pc(0), enable = pdWb.valid) 62709c6f1ddSLingrui98 val wb_idx_reg = RegEnable(ifu_wb_idx, enable = pdWb.valid) 62809c6f1ddSLingrui98 62909c6f1ddSLingrui98 when (ifu_wb_valid) { 63009c6f1ddSLingrui98 val comm_stq_wen = VecInit(pds.map(_.valid).zip(pdWb.bits.instrRange).map{ 63109c6f1ddSLingrui98 case (v, inRange) => v && inRange 63209c6f1ddSLingrui98 }) 63309c6f1ddSLingrui98 (commitStateQueue(ifu_wb_idx) zip comm_stq_wen).map{ 63409c6f1ddSLingrui98 case (qe, v) => when (v) { qe := c_valid } 63509c6f1ddSLingrui98 } 63609c6f1ddSLingrui98 } 63709c6f1ddSLingrui98 63809c6f1ddSLingrui98 ifuWbPtr := ifuWbPtr + ifu_wb_valid 63909c6f1ddSLingrui98 64009c6f1ddSLingrui98 ftb_entry_mem.io.raddr.head := ifu_wb_idx 64109c6f1ddSLingrui98 val has_false_hit = WireInit(false.B) 64209c6f1ddSLingrui98 when (RegNext(hit_pd_valid)) { 64309c6f1ddSLingrui98 // check for false hit 64409c6f1ddSLingrui98 val pred_ftb_entry = ftb_entry_mem.io.rdata.head 645eeb5ff92SLingrui98 val brSlots = pred_ftb_entry.brSlots 646eeb5ff92SLingrui98 val tailSlot = pred_ftb_entry.tailSlot 64709c6f1ddSLingrui98 // we check cfis that bpu predicted 64809c6f1ddSLingrui98 649eeb5ff92SLingrui98 // bpu predicted branches but denied by predecode 650eeb5ff92SLingrui98 val br_false_hit = 651eeb5ff92SLingrui98 brSlots.map{ 652eeb5ff92SLingrui98 s => s.valid && !(pd_reg(s.offset).valid && pd_reg(s.offset).isBr) 653eeb5ff92SLingrui98 }.reduce(_||_) || 654*b37e4b45SLingrui98 (tailSlot.valid && pred_ftb_entry.tailSlot.sharing && 655eeb5ff92SLingrui98 !(pd_reg(tailSlot.offset).valid && pd_reg(tailSlot.offset).isBr)) 656eeb5ff92SLingrui98 657eeb5ff92SLingrui98 val jmpOffset = tailSlot.offset 65809c6f1ddSLingrui98 val jmp_pd = pd_reg(jmpOffset) 65909c6f1ddSLingrui98 val jal_false_hit = pred_ftb_entry.jmpValid && 66009c6f1ddSLingrui98 ((pred_ftb_entry.isJal && !(jmp_pd.valid && jmp_pd.isJal)) || 66109c6f1ddSLingrui98 (pred_ftb_entry.isJalr && !(jmp_pd.valid && jmp_pd.isJalr)) || 66209c6f1ddSLingrui98 (pred_ftb_entry.isCall && !(jmp_pd.valid && jmp_pd.isCall)) || 66309c6f1ddSLingrui98 (pred_ftb_entry.isRet && !(jmp_pd.valid && jmp_pd.isRet)) 66409c6f1ddSLingrui98 ) 66509c6f1ddSLingrui98 66609c6f1ddSLingrui98 has_false_hit := br_false_hit || jal_false_hit || hit_pd_mispred_reg 66765fddcf0Szoujr XSDebug(has_false_hit, "FTB false hit by br or jal or hit_pd, startAddr: %x\n", pdWb.bits.pc(0)) 66865fddcf0Szoujr 669*b37e4b45SLingrui98 assert(!has_false_hit) 67009c6f1ddSLingrui98 } 67109c6f1ddSLingrui98 67209c6f1ddSLingrui98 when (has_false_hit) { 67309c6f1ddSLingrui98 entry_hit_status(wb_idx_reg) := h_false_hit 67409c6f1ddSLingrui98 } 67509c6f1ddSLingrui98 67609c6f1ddSLingrui98 67709c6f1ddSLingrui98 // ********************************************************************** 67809c6f1ddSLingrui98 // **************************** backend read **************************** 67909c6f1ddSLingrui98 // ********************************************************************** 68009c6f1ddSLingrui98 68109c6f1ddSLingrui98 // pc reads 68209c6f1ddSLingrui98 for ((req, i) <- io.toBackend.pc_reads.zipWithIndex) { 68309c6f1ddSLingrui98 ftq_pc_mem.io.raddr(i) := req.ptr.value 68409c6f1ddSLingrui98 req.data := ftq_pc_mem.io.rdata(i).getPc(RegNext(req.offset)) 68509c6f1ddSLingrui98 } 68609c6f1ddSLingrui98 // target read 68709c6f1ddSLingrui98 io.toBackend.target_read.data := RegNext(update_target(io.toBackend.target_read.ptr.value)) 68809c6f1ddSLingrui98 68909c6f1ddSLingrui98 // ******************************************************************************* 69009c6f1ddSLingrui98 // **************************** redirect from backend **************************** 69109c6f1ddSLingrui98 // ******************************************************************************* 69209c6f1ddSLingrui98 69309c6f1ddSLingrui98 // redirect read cfiInfo, couples to redirectGen s2 69409c6f1ddSLingrui98 ftq_redirect_sram.io.ren.init.last := io.fromBackend.stage2Redirect.valid 69509c6f1ddSLingrui98 ftq_redirect_sram.io.raddr.init.last := io.fromBackend.stage2Redirect.bits.ftqIdx.value 69609c6f1ddSLingrui98 69709c6f1ddSLingrui98 ftb_entry_mem.io.raddr.init.last := io.fromBackend.stage2Redirect.bits.ftqIdx.value 69809c6f1ddSLingrui98 69909c6f1ddSLingrui98 val stage3CfiInfo = ftq_redirect_sram.io.rdata.init.last 7006f688dacSYinan Xu val fromBackendRedirect = WireInit(stage3Redirect) 70109c6f1ddSLingrui98 val backendRedirectCfi = fromBackendRedirect.bits.cfiUpdate 70209c6f1ddSLingrui98 backendRedirectCfi.fromFtqRedirectSram(stage3CfiInfo) 70309c6f1ddSLingrui98 70409c6f1ddSLingrui98 val r_ftb_entry = ftb_entry_mem.io.rdata.init.last 70509c6f1ddSLingrui98 val r_ftqOffset = fromBackendRedirect.bits.ftqOffset 70609c6f1ddSLingrui98 70709c6f1ddSLingrui98 when (entry_hit_status(fromBackendRedirect.bits.ftqIdx.value) === h_hit) { 70809c6f1ddSLingrui98 backendRedirectCfi.shift := PopCount(r_ftb_entry.getBrMaskByOffset(r_ftqOffset)) +& 70909c6f1ddSLingrui98 (backendRedirectCfi.pd.isBr && !r_ftb_entry.brIsSaved(r_ftqOffset) && 710eeb5ff92SLingrui98 !r_ftb_entry.newBrCanNotInsert(r_ftqOffset)) 71109c6f1ddSLingrui98 71209c6f1ddSLingrui98 backendRedirectCfi.addIntoHist := backendRedirectCfi.pd.isBr && (r_ftb_entry.brIsSaved(r_ftqOffset) || 713eeb5ff92SLingrui98 !r_ftb_entry.newBrCanNotInsert(r_ftqOffset)) 71409c6f1ddSLingrui98 }.otherwise { 71509c6f1ddSLingrui98 backendRedirectCfi.shift := (backendRedirectCfi.pd.isBr && backendRedirectCfi.taken).asUInt 71609c6f1ddSLingrui98 backendRedirectCfi.addIntoHist := backendRedirectCfi.pd.isBr.asUInt 71709c6f1ddSLingrui98 } 71809c6f1ddSLingrui98 71909c6f1ddSLingrui98 72009c6f1ddSLingrui98 // *************************************************************************** 72109c6f1ddSLingrui98 // **************************** redirect from ifu **************************** 72209c6f1ddSLingrui98 // *************************************************************************** 72309c6f1ddSLingrui98 val fromIfuRedirect = WireInit(0.U.asTypeOf(Valid(new Redirect))) 72409c6f1ddSLingrui98 fromIfuRedirect.valid := pdWb.valid && pdWb.bits.misOffset.valid && !backendFlush 72509c6f1ddSLingrui98 fromIfuRedirect.bits.ftqIdx := pdWb.bits.ftqIdx 72609c6f1ddSLingrui98 fromIfuRedirect.bits.ftqOffset := pdWb.bits.misOffset.bits 72709c6f1ddSLingrui98 fromIfuRedirect.bits.level := RedirectLevel.flushAfter 72809c6f1ddSLingrui98 72909c6f1ddSLingrui98 val ifuRedirectCfiUpdate = fromIfuRedirect.bits.cfiUpdate 73009c6f1ddSLingrui98 ifuRedirectCfiUpdate.pc := pdWb.bits.pc(pdWb.bits.misOffset.bits) 73109c6f1ddSLingrui98 ifuRedirectCfiUpdate.pd := pdWb.bits.pd(pdWb.bits.misOffset.bits) 73209c6f1ddSLingrui98 ifuRedirectCfiUpdate.predTaken := cfiIndex_vec(pdWb.bits.ftqIdx.value).valid 73309c6f1ddSLingrui98 ifuRedirectCfiUpdate.target := pdWb.bits.target 73409c6f1ddSLingrui98 ifuRedirectCfiUpdate.taken := pdWb.bits.cfiOffset.valid 73509c6f1ddSLingrui98 ifuRedirectCfiUpdate.isMisPred := pdWb.bits.misOffset.valid 73609c6f1ddSLingrui98 73709c6f1ddSLingrui98 val ifuRedirectReg = RegNext(fromIfuRedirect, init=0.U.asTypeOf(Valid(new Redirect))) 73809c6f1ddSLingrui98 val ifuRedirectToBpu = WireInit(ifuRedirectReg) 73909c6f1ddSLingrui98 ifuFlush := fromIfuRedirect.valid || ifuRedirectToBpu.valid 74009c6f1ddSLingrui98 74109c6f1ddSLingrui98 ftq_redirect_sram.io.ren.head := fromIfuRedirect.valid 74209c6f1ddSLingrui98 ftq_redirect_sram.io.raddr.head := fromIfuRedirect.bits.ftqIdx.value 74309c6f1ddSLingrui98 74409c6f1ddSLingrui98 ftb_entry_mem.io.raddr.head := fromIfuRedirect.bits.ftqIdx.value 74509c6f1ddSLingrui98 74609c6f1ddSLingrui98 val toBpuCfi = ifuRedirectToBpu.bits.cfiUpdate 74709c6f1ddSLingrui98 toBpuCfi.fromFtqRedirectSram(ftq_redirect_sram.io.rdata.head) 74809c6f1ddSLingrui98 when (ifuRedirectReg.bits.cfiUpdate.pd.isRet) { 74909c6f1ddSLingrui98 toBpuCfi.target := toBpuCfi.rasEntry.retAddr 75009c6f1ddSLingrui98 } 75109c6f1ddSLingrui98 75209c6f1ddSLingrui98 // ********************************************************************* 75309c6f1ddSLingrui98 // **************************** wb from exu **************************** 75409c6f1ddSLingrui98 // ********************************************************************* 75509c6f1ddSLingrui98 75609c6f1ddSLingrui98 def extractRedirectInfo(wb: Valid[Redirect]) = { 75709c6f1ddSLingrui98 val ftqIdx = wb.bits.ftqIdx.value 75809c6f1ddSLingrui98 val ftqOffset = wb.bits.ftqOffset 75909c6f1ddSLingrui98 val taken = wb.bits.cfiUpdate.taken 76009c6f1ddSLingrui98 val mispred = wb.bits.cfiUpdate.isMisPred 76109c6f1ddSLingrui98 (wb.valid, ftqIdx, ftqOffset, taken, mispred) 76209c6f1ddSLingrui98 } 76309c6f1ddSLingrui98 76409c6f1ddSLingrui98 // fix mispredict entry 76509c6f1ddSLingrui98 val lastIsMispredict = RegNext( 76609c6f1ddSLingrui98 stage2Redirect.valid && stage2Redirect.bits.level === RedirectLevel.flushAfter, init = false.B 76709c6f1ddSLingrui98 ) 76809c6f1ddSLingrui98 76909c6f1ddSLingrui98 def updateCfiInfo(redirect: Valid[Redirect], isBackend: Boolean = true) = { 77009c6f1ddSLingrui98 val (r_valid, r_idx, r_offset, r_taken, r_mispred) = extractRedirectInfo(redirect) 77109c6f1ddSLingrui98 val cfiIndex_bits_wen = r_valid && r_taken && r_offset < cfiIndex_vec(r_idx).bits 77209c6f1ddSLingrui98 val cfiIndex_valid_wen = r_valid && r_offset === cfiIndex_vec(r_idx).bits 77309c6f1ddSLingrui98 when (cfiIndex_bits_wen || cfiIndex_valid_wen) { 77409c6f1ddSLingrui98 cfiIndex_vec(r_idx).valid := cfiIndex_bits_wen || cfiIndex_valid_wen && r_taken 77509c6f1ddSLingrui98 } 77609c6f1ddSLingrui98 when (cfiIndex_bits_wen) { 77709c6f1ddSLingrui98 cfiIndex_vec(r_idx).bits := r_offset 77809c6f1ddSLingrui98 } 77909c6f1ddSLingrui98 update_target(r_idx) := redirect.bits.cfiUpdate.target 78009c6f1ddSLingrui98 if (isBackend) { 78109c6f1ddSLingrui98 mispredict_vec(r_idx)(r_offset) := r_mispred 78209c6f1ddSLingrui98 } 78309c6f1ddSLingrui98 } 78409c6f1ddSLingrui98 78509c6f1ddSLingrui98 when(stage3Redirect.valid && lastIsMispredict) { 78609c6f1ddSLingrui98 updateCfiInfo(stage3Redirect) 78709c6f1ddSLingrui98 }.elsewhen (ifuRedirectToBpu.valid) { 78809c6f1ddSLingrui98 updateCfiInfo(ifuRedirectToBpu, isBackend=false) 78909c6f1ddSLingrui98 } 79009c6f1ddSLingrui98 79109c6f1ddSLingrui98 // *********************************************************************************** 79209c6f1ddSLingrui98 // **************************** flush ptr and state queue **************************** 79309c6f1ddSLingrui98 // *********************************************************************************** 79409c6f1ddSLingrui98 7956f688dacSYinan Xu val redirectVec = VecInit(stage2Redirect, fromIfuRedirect) 79609c6f1ddSLingrui98 79709c6f1ddSLingrui98 // when redirect, we should reset ptrs and status queues 79809c6f1ddSLingrui98 when(redirectVec.map(r => r.valid).reduce(_||_)){ 7992f4a3aa4SLingrui98 val r = PriorityMux(redirectVec.map(r => (r.valid -> r.bits))) 80009c6f1ddSLingrui98 val notIfu = redirectVec.dropRight(1).map(r => r.valid).reduce(_||_) 8012f4a3aa4SLingrui98 val (idx, offset, flushItSelf) = (r.ftqIdx, r.ftqOffset, RedirectLevel.flushItself(r.level)) 80209c6f1ddSLingrui98 val next = idx + 1.U 80309c6f1ddSLingrui98 bpuPtr := next 80409c6f1ddSLingrui98 ifuPtr := next 80509c6f1ddSLingrui98 ifuWbPtr := next 80609c6f1ddSLingrui98 when (notIfu) { 80709c6f1ddSLingrui98 commitStateQueue(idx.value).zipWithIndex.foreach({ case (s, i) => 80809c6f1ddSLingrui98 when(i.U > offset || i.U === offset && flushItSelf){ 80909c6f1ddSLingrui98 s := c_invalid 81009c6f1ddSLingrui98 } 81109c6f1ddSLingrui98 }) 81209c6f1ddSLingrui98 } 81309c6f1ddSLingrui98 } 81409c6f1ddSLingrui98 81509c6f1ddSLingrui98 // only the valid bit is actually needed 8166f688dacSYinan Xu io.toIfu.redirect.bits := stage2Redirect.bits 81709c6f1ddSLingrui98 io.toIfu.redirect.valid := stage2Flush 81809c6f1ddSLingrui98 81909c6f1ddSLingrui98 // commit 8209aca92b9SYinan Xu for (c <- io.fromBackend.rob_commits) { 82109c6f1ddSLingrui98 when(c.valid) { 82209c6f1ddSLingrui98 commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset) := c_commited 82388825c5cSYinan Xu // TODO: remove this 82488825c5cSYinan Xu // For instruction fusions, we also update the next instruction 825c3abb8b6SYinan Xu when (c.bits.commitType === 4.U) { 82688825c5cSYinan Xu commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset + 1.U) := c_commited 827c3abb8b6SYinan Xu }.elsewhen(c.bits.commitType === 5.U) { 82888825c5cSYinan Xu commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset + 2.U) := c_commited 829c3abb8b6SYinan Xu }.elsewhen(c.bits.commitType === 6.U) { 83088825c5cSYinan Xu val index = (c.bits.ftqIdx + 1.U).value 83188825c5cSYinan Xu commitStateQueue(index)(0) := c_commited 832c3abb8b6SYinan Xu }.elsewhen(c.bits.commitType === 7.U) { 83388825c5cSYinan Xu val index = (c.bits.ftqIdx + 1.U).value 83488825c5cSYinan Xu commitStateQueue(index)(1) := c_commited 83588825c5cSYinan Xu } 83609c6f1ddSLingrui98 } 83709c6f1ddSLingrui98 } 83809c6f1ddSLingrui98 83909c6f1ddSLingrui98 // **************************************************************** 84009c6f1ddSLingrui98 // **************************** to bpu **************************** 84109c6f1ddSLingrui98 // **************************************************************** 84209c6f1ddSLingrui98 84309c6f1ddSLingrui98 io.toBpu.redirect <> Mux(fromBackendRedirect.valid, fromBackendRedirect, ifuRedirectToBpu) 84409c6f1ddSLingrui98 8455371700eSzoujr val may_have_stall_from_bpu = RegInit(false.B) 8465371700eSzoujr val canCommit = commPtr =/= ifuWbPtr && !may_have_stall_from_bpu && 84709c6f1ddSLingrui98 Cat(commitStateQueue(commPtr.value).map(s => { 84809c6f1ddSLingrui98 s === c_invalid || s === c_commited 84909c6f1ddSLingrui98 })).andR() 85009c6f1ddSLingrui98 85109c6f1ddSLingrui98 // commit reads 85209c6f1ddSLingrui98 ftq_pc_mem.io.raddr.last := commPtr.value 85309c6f1ddSLingrui98 val commit_pc_bundle = ftq_pc_mem.io.rdata.last 85409c6f1ddSLingrui98 ftq_pd_mem.io.raddr.last := commPtr.value 85509c6f1ddSLingrui98 val commit_pd = ftq_pd_mem.io.rdata.last 85609c6f1ddSLingrui98 ftq_redirect_sram.io.ren.last := canCommit 85709c6f1ddSLingrui98 ftq_redirect_sram.io.raddr.last := commPtr.value 85809c6f1ddSLingrui98 val commit_spec_meta = ftq_redirect_sram.io.rdata.last 85909c6f1ddSLingrui98 ftq_meta_1r_sram.io.ren(0) := canCommit 86009c6f1ddSLingrui98 ftq_meta_1r_sram.io.raddr(0) := commPtr.value 86109c6f1ddSLingrui98 val commit_meta = ftq_meta_1r_sram.io.rdata(0) 86209c6f1ddSLingrui98 ftb_entry_mem.io.raddr.last := commPtr.value 86309c6f1ddSLingrui98 val commit_ftb_entry = ftb_entry_mem.io.rdata.last 86409c6f1ddSLingrui98 86509c6f1ddSLingrui98 // need one cycle to read mem and srams 86609c6f1ddSLingrui98 val do_commit_ptr = RegNext(commPtr) 8675371700eSzoujr val do_commit = RegNext(canCommit, init=false.B) 86809c6f1ddSLingrui98 when (canCommit) { commPtr := commPtr + 1.U } 86909c6f1ddSLingrui98 val commit_state = RegNext(commitStateQueue(commPtr.value)) 8705371700eSzoujr val can_commit_cfi = WireInit(cfiIndex_vec(commPtr.value)) 8715371700eSzoujr when (commitStateQueue(commPtr.value)(can_commit_cfi.bits) =/= c_commited) { 8725371700eSzoujr can_commit_cfi.valid := false.B 87309c6f1ddSLingrui98 } 8745371700eSzoujr val commit_cfi = RegNext(can_commit_cfi) 87509c6f1ddSLingrui98 87609c6f1ddSLingrui98 val commit_mispredict = VecInit((RegNext(mispredict_vec(commPtr.value)) zip commit_state).map { 87709c6f1ddSLingrui98 case (mis, state) => mis && state === c_commited 87809c6f1ddSLingrui98 }) 8795371700eSzoujr val can_commit_hit = entry_hit_status(commPtr.value) 8805371700eSzoujr val commit_hit = RegNext(can_commit_hit) 88109c6f1ddSLingrui98 val commit_target = RegNext(update_target(commPtr.value)) 88209c6f1ddSLingrui98 val commit_valid = commit_hit === h_hit || commit_cfi.valid // hit or taken 88309c6f1ddSLingrui98 8845371700eSzoujr val to_bpu_hit = can_commit_hit === h_hit || can_commit_hit === h_false_hit 8851c8d9e26Szoujr may_have_stall_from_bpu := can_commit_cfi.valid && !to_bpu_hit && !may_have_stall_from_bpu 88609c6f1ddSLingrui98 88709c6f1ddSLingrui98 io.toBpu.update := DontCare 88809c6f1ddSLingrui98 io.toBpu.update.valid := commit_valid && do_commit 88909c6f1ddSLingrui98 val update = io.toBpu.update.bits 89009c6f1ddSLingrui98 update.false_hit := commit_hit === h_false_hit 89109c6f1ddSLingrui98 update.pc := commit_pc_bundle.startAddr 89209c6f1ddSLingrui98 update.meta := commit_meta.meta 8938ffcd86aSLingrui98 update.full_target := commit_target 89409c6f1ddSLingrui98 update.fromFtqRedirectSram(commit_spec_meta) 89509c6f1ddSLingrui98 89609c6f1ddSLingrui98 val commit_real_hit = commit_hit === h_hit 89709c6f1ddSLingrui98 val update_ftb_entry = update.ftb_entry 89809c6f1ddSLingrui98 89909c6f1ddSLingrui98 val ftbEntryGen = Module(new FTBEntryGen).io 90009c6f1ddSLingrui98 ftbEntryGen.start_addr := commit_pc_bundle.startAddr 90109c6f1ddSLingrui98 ftbEntryGen.old_entry := commit_ftb_entry 90209c6f1ddSLingrui98 ftbEntryGen.pd := commit_pd 90309c6f1ddSLingrui98 ftbEntryGen.cfiIndex := commit_cfi 90409c6f1ddSLingrui98 ftbEntryGen.target := commit_target 90509c6f1ddSLingrui98 ftbEntryGen.hit := commit_real_hit 90609c6f1ddSLingrui98 ftbEntryGen.mispredict_vec := commit_mispredict 90709c6f1ddSLingrui98 90809c6f1ddSLingrui98 update_ftb_entry := ftbEntryGen.new_entry 90909c6f1ddSLingrui98 update.new_br_insert_pos := ftbEntryGen.new_br_insert_pos 91009c6f1ddSLingrui98 update.mispred_mask := ftbEntryGen.mispred_mask 91109c6f1ddSLingrui98 update.old_entry := ftbEntryGen.is_old_entry 912*b37e4b45SLingrui98 913*b37e4b45SLingrui98 update.is_minimal := false.B 914*b37e4b45SLingrui98 update.full_pred.fromFtbEntry(ftbEntryGen.new_entry, update.pc) 915*b37e4b45SLingrui98 update.full_pred.br_taken_mask := ftbEntryGen.taken_mask 916*b37e4b45SLingrui98 update.full_pred.jalr_target := commit_target 917*b37e4b45SLingrui98 update.full_pred.hit := true.B 918*b37e4b45SLingrui98 when (update.full_pred.is_jalr) { 919*b37e4b45SLingrui98 update.full_pred.targets.last := commit_target 920*b37e4b45SLingrui98 } 92109c6f1ddSLingrui98 92209c6f1ddSLingrui98 // ****************************************************************************** 92309c6f1ddSLingrui98 // **************************** commit perf counters **************************** 92409c6f1ddSLingrui98 // ****************************************************************************** 92509c6f1ddSLingrui98 92609c6f1ddSLingrui98 val commit_inst_mask = VecInit(commit_state.map(c => c === c_commited && do_commit)).asUInt 92709c6f1ddSLingrui98 val commit_mispred_mask = commit_mispredict.asUInt 92809c6f1ddSLingrui98 val commit_not_mispred_mask = ~commit_mispred_mask 92909c6f1ddSLingrui98 93009c6f1ddSLingrui98 val commit_br_mask = commit_pd.brMask.asUInt 93109c6f1ddSLingrui98 val commit_jmp_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.jmpInfo.valid.asTypeOf(UInt(1.W))) 93209c6f1ddSLingrui98 val commit_cfi_mask = (commit_br_mask | commit_jmp_mask) 93309c6f1ddSLingrui98 93409c6f1ddSLingrui98 val mbpInstrs = commit_inst_mask & commit_cfi_mask 93509c6f1ddSLingrui98 93609c6f1ddSLingrui98 val mbpRights = mbpInstrs & commit_not_mispred_mask 93709c6f1ddSLingrui98 val mbpWrongs = mbpInstrs & commit_mispred_mask 93809c6f1ddSLingrui98 93909c6f1ddSLingrui98 io.bpuInfo.bpRight := PopCount(mbpRights) 94009c6f1ddSLingrui98 io.bpuInfo.bpWrong := PopCount(mbpWrongs) 94109c6f1ddSLingrui98 94209c6f1ddSLingrui98 // Cfi Info 94309c6f1ddSLingrui98 for (i <- 0 until PredictWidth) { 94409c6f1ddSLingrui98 val pc = commit_pc_bundle.startAddr + (i * instBytes).U 94509c6f1ddSLingrui98 val v = commit_state(i) === c_commited 94609c6f1ddSLingrui98 val isBr = commit_pd.brMask(i) 94709c6f1ddSLingrui98 val isJmp = commit_pd.jmpInfo.valid && commit_pd.jmpOffset === i.U 94809c6f1ddSLingrui98 val isCfi = isBr || isJmp 94909c6f1ddSLingrui98 val isTaken = commit_cfi.valid && commit_cfi.bits === i.U 95009c6f1ddSLingrui98 val misPred = commit_mispredict(i) 951c2ad24ebSLingrui98 // val ghist = commit_spec_meta.ghist.predHist 952c2ad24ebSLingrui98 val histPtr = commit_spec_meta.histPtr 95309c6f1ddSLingrui98 val predCycle = commit_meta.meta(63, 0) 95409c6f1ddSLingrui98 val target = commit_target 95509c6f1ddSLingrui98 95609c6f1ddSLingrui98 val brIdx = OHToUInt(Reverse(Cat(update_ftb_entry.brValids.zip(update_ftb_entry.brOffset).map{case(v, offset) => v && offset === i.U}))) 95709c6f1ddSLingrui98 val inFtbEntry = update_ftb_entry.brValids.zip(update_ftb_entry.brOffset).map{case(v, offset) => v && offset === i.U}.reduce(_||_) 95809c6f1ddSLingrui98 val addIntoHist = ((commit_hit === h_hit) && inFtbEntry) || ((!(commit_hit === h_hit) && i.U === commit_cfi.bits && isBr && commit_cfi.valid)) 95909c6f1ddSLingrui98 XSDebug(v && do_commit && isCfi, p"cfi_update: isBr(${isBr}) pc(${Hexadecimal(pc)}) " + 960c2ad24ebSLingrui98 p"taken(${isTaken}) mispred(${misPred}) cycle($predCycle) hist(${histPtr.value}) " + 96109c6f1ddSLingrui98 p"startAddr(${Hexadecimal(commit_pc_bundle.startAddr)}) AddIntoHist(${addIntoHist}) " + 96209c6f1ddSLingrui98 p"brInEntry(${inFtbEntry}) brIdx(${brIdx}) target(${Hexadecimal(target)})\n") 96309c6f1ddSLingrui98 } 96409c6f1ddSLingrui98 96509c6f1ddSLingrui98 val enq = io.fromBpu.resp 96609c6f1ddSLingrui98 val perf_redirect = io.fromBackend.stage2Redirect 96709c6f1ddSLingrui98 96809c6f1ddSLingrui98 XSPerfAccumulate("entry", validEntries) 96909c6f1ddSLingrui98 XSPerfAccumulate("bpu_to_ftq_stall", enq.valid && !enq.ready) 97009c6f1ddSLingrui98 XSPerfAccumulate("mispredictRedirect", perf_redirect.valid && RedirectLevel.flushAfter === perf_redirect.bits.level) 97109c6f1ddSLingrui98 XSPerfAccumulate("replayRedirect", perf_redirect.valid && RedirectLevel.flushItself(perf_redirect.bits.level)) 97209c6f1ddSLingrui98 XSPerfAccumulate("predecodeRedirect", fromIfuRedirect.valid) 97309c6f1ddSLingrui98 97409c6f1ddSLingrui98 XSPerfAccumulate("to_ifu_bubble", io.toIfu.req.ready && !io.toIfu.req.valid) 97509c6f1ddSLingrui98 97609c6f1ddSLingrui98 XSPerfAccumulate("to_ifu_stall", io.toIfu.req.valid && !io.toIfu.req.ready) 97709c6f1ddSLingrui98 XSPerfAccumulate("from_bpu_real_bubble", !enq.valid && enq.ready && allowBpuIn) 9785371700eSzoujr XSPerfAccumulate("bpu_to_ftq_bubble", bpuPtr === ifuPtr) 97909c6f1ddSLingrui98 98009c6f1ddSLingrui98 val from_bpu = io.fromBpu.resp.bits 98109c6f1ddSLingrui98 def in_entry_len_map_gen(resp: BranchPredictionBundle)(stage: String) = { 982*b37e4b45SLingrui98 assert(!resp.is_minimal) 98309c6f1ddSLingrui98 val entry_len = (resp.ftb_entry.getFallThrough(resp.pc) - resp.pc) >> instOffsetBits 98409c6f1ddSLingrui98 val entry_len_recording_vec = (1 to PredictWidth+1).map(i => entry_len === i.U) 98509c6f1ddSLingrui98 val entry_len_map = (1 to PredictWidth+1).map(i => 98609c6f1ddSLingrui98 f"${stage}_ftb_entry_len_$i" -> (entry_len_recording_vec(i-1) && resp.valid) 98709c6f1ddSLingrui98 ).foldLeft(Map[String, UInt]())(_+_) 98809c6f1ddSLingrui98 entry_len_map 98909c6f1ddSLingrui98 } 99009c6f1ddSLingrui98 val s2_entry_len_map = in_entry_len_map_gen(from_bpu.s2)("s2") 99109c6f1ddSLingrui98 99209c6f1ddSLingrui98 val to_ifu = io.toIfu.req.bits 99309c6f1ddSLingrui98 99409c6f1ddSLingrui98 99509c6f1ddSLingrui98 99609c6f1ddSLingrui98 val commit_num_inst_recording_vec = (1 to PredictWidth).map(i => PopCount(commit_inst_mask) === i.U) 99709c6f1ddSLingrui98 val commit_num_inst_map = (1 to PredictWidth).map(i => 99809c6f1ddSLingrui98 f"commit_num_inst_$i" -> (commit_num_inst_recording_vec(i-1) && do_commit) 99909c6f1ddSLingrui98 ).foldLeft(Map[String, UInt]())(_+_) 100009c6f1ddSLingrui98 100109c6f1ddSLingrui98 100209c6f1ddSLingrui98 100309c6f1ddSLingrui98 val commit_jal_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasJal.asTypeOf(UInt(1.W))) 100409c6f1ddSLingrui98 val commit_jalr_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasJalr.asTypeOf(UInt(1.W))) 100509c6f1ddSLingrui98 val commit_call_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasCall.asTypeOf(UInt(1.W))) 100609c6f1ddSLingrui98 val commit_ret_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasRet.asTypeOf(UInt(1.W))) 100709c6f1ddSLingrui98 100809c6f1ddSLingrui98 100909c6f1ddSLingrui98 val mbpBRights = mbpRights & commit_br_mask 101009c6f1ddSLingrui98 val mbpJRights = mbpRights & commit_jal_mask 101109c6f1ddSLingrui98 val mbpIRights = mbpRights & commit_jalr_mask 101209c6f1ddSLingrui98 val mbpCRights = mbpRights & commit_call_mask 101309c6f1ddSLingrui98 val mbpRRights = mbpRights & commit_ret_mask 101409c6f1ddSLingrui98 101509c6f1ddSLingrui98 val mbpBWrongs = mbpWrongs & commit_br_mask 101609c6f1ddSLingrui98 val mbpJWrongs = mbpWrongs & commit_jal_mask 101709c6f1ddSLingrui98 val mbpIWrongs = mbpWrongs & commit_jalr_mask 101809c6f1ddSLingrui98 val mbpCWrongs = mbpWrongs & commit_call_mask 101909c6f1ddSLingrui98 val mbpRWrongs = mbpWrongs & commit_ret_mask 102009c6f1ddSLingrui98 10211d7e5011SLingrui98 val commit_pred_stage = RegNext(pred_stage(commPtr.value)) 10221d7e5011SLingrui98 10231d7e5011SLingrui98 def pred_stage_map(src: UInt, name: String) = { 10241d7e5011SLingrui98 (0 until numBpStages).map(i => 10251d7e5011SLingrui98 f"${name}_stage_${i+1}" -> PopCount(src.asBools.map(_ && commit_pred_stage === BP_STAGES(i))) 10261d7e5011SLingrui98 ).foldLeft(Map[String, UInt]())(_+_) 10271d7e5011SLingrui98 } 10281d7e5011SLingrui98 10291d7e5011SLingrui98 val mispred_stage_map = pred_stage_map(mbpWrongs, "mispredict") 10301d7e5011SLingrui98 val br_mispred_stage_map = pred_stage_map(mbpBWrongs, "br_mispredict") 10311d7e5011SLingrui98 val jalr_mispred_stage_map = pred_stage_map(mbpIWrongs, "jalr_mispredict") 10321d7e5011SLingrui98 val correct_stage_map = pred_stage_map(mbpRights, "correct") 10331d7e5011SLingrui98 val br_correct_stage_map = pred_stage_map(mbpBRights, "br_correct") 10341d7e5011SLingrui98 val jalr_correct_stage_map = pred_stage_map(mbpIRights, "jalr_correct") 10351d7e5011SLingrui98 103609c6f1ddSLingrui98 val update_valid = io.toBpu.update.valid 103709c6f1ddSLingrui98 def u(cond: Bool) = update_valid && cond 103809c6f1ddSLingrui98 val ftb_false_hit = u(update.false_hit) 103965fddcf0Szoujr // assert(!ftb_false_hit) 104009c6f1ddSLingrui98 val ftb_hit = u(commit_hit === h_hit) 104109c6f1ddSLingrui98 104209c6f1ddSLingrui98 val ftb_new_entry = u(ftbEntryGen.is_init_entry) 1043*b37e4b45SLingrui98 val ftb_new_entry_only_br = ftb_new_entry && !update_ftb_entry.jmpValid 1044*b37e4b45SLingrui98 val ftb_new_entry_only_jmp = ftb_new_entry && !update_ftb_entry.brValids(0) 1045*b37e4b45SLingrui98 val ftb_new_entry_has_br_and_jmp = ftb_new_entry && update_ftb_entry.brValids(0) && update_ftb_entry.jmpValid 104609c6f1ddSLingrui98 104709c6f1ddSLingrui98 val ftb_old_entry = u(ftbEntryGen.is_old_entry) 104809c6f1ddSLingrui98 104909c6f1ddSLingrui98 val ftb_modified_entry = u(ftbEntryGen.is_new_br || ftbEntryGen.is_jalr_target_modified || ftbEntryGen.is_always_taken_modified) 105009c6f1ddSLingrui98 val ftb_modified_entry_new_br = u(ftbEntryGen.is_new_br) 105109c6f1ddSLingrui98 val ftb_modified_entry_jalr_target_modified = u(ftbEntryGen.is_jalr_target_modified) 105209c6f1ddSLingrui98 val ftb_modified_entry_br_full = ftb_modified_entry && ftbEntryGen.is_br_full 105309c6f1ddSLingrui98 val ftb_modified_entry_always_taken = ftb_modified_entry && ftbEntryGen.is_always_taken_modified 105409c6f1ddSLingrui98 105509c6f1ddSLingrui98 val ftb_entry_len = (ftbEntryGen.new_entry.getFallThrough(update.pc) - update.pc) >> instOffsetBits 105609c6f1ddSLingrui98 val ftb_entry_len_recording_vec = (1 to PredictWidth+1).map(i => ftb_entry_len === i.U) 105709c6f1ddSLingrui98 val ftb_init_entry_len_map = (1 to PredictWidth+1).map(i => 105809c6f1ddSLingrui98 f"ftb_init_entry_len_$i" -> (ftb_entry_len_recording_vec(i-1) && ftb_new_entry) 105909c6f1ddSLingrui98 ).foldLeft(Map[String, UInt]())(_+_) 106009c6f1ddSLingrui98 val ftb_modified_entry_len_map = (1 to PredictWidth+1).map(i => 106109c6f1ddSLingrui98 f"ftb_modified_entry_len_$i" -> (ftb_entry_len_recording_vec(i-1) && ftb_modified_entry) 106209c6f1ddSLingrui98 ).foldLeft(Map[String, UInt]())(_+_) 106309c6f1ddSLingrui98 106409c6f1ddSLingrui98 val ftq_occupancy_map = (0 to FtqSize).map(i => 106509c6f1ddSLingrui98 f"ftq_has_entry_$i" ->( validEntries === i.U) 106609c6f1ddSLingrui98 ).foldLeft(Map[String, UInt]())(_+_) 106709c6f1ddSLingrui98 106809c6f1ddSLingrui98 val perfCountsMap = Map( 106909c6f1ddSLingrui98 "BpInstr" -> PopCount(mbpInstrs), 107009c6f1ddSLingrui98 "BpBInstr" -> PopCount(mbpBRights | mbpBWrongs), 107109c6f1ddSLingrui98 "BpRight" -> PopCount(mbpRights), 107209c6f1ddSLingrui98 "BpWrong" -> PopCount(mbpWrongs), 107309c6f1ddSLingrui98 "BpBRight" -> PopCount(mbpBRights), 107409c6f1ddSLingrui98 "BpBWrong" -> PopCount(mbpBWrongs), 107509c6f1ddSLingrui98 "BpJRight" -> PopCount(mbpJRights), 107609c6f1ddSLingrui98 "BpJWrong" -> PopCount(mbpJWrongs), 107709c6f1ddSLingrui98 "BpIRight" -> PopCount(mbpIRights), 107809c6f1ddSLingrui98 "BpIWrong" -> PopCount(mbpIWrongs), 107909c6f1ddSLingrui98 "BpCRight" -> PopCount(mbpCRights), 108009c6f1ddSLingrui98 "BpCWrong" -> PopCount(mbpCWrongs), 108109c6f1ddSLingrui98 "BpRRight" -> PopCount(mbpRRights), 108209c6f1ddSLingrui98 "BpRWrong" -> PopCount(mbpRWrongs), 108309c6f1ddSLingrui98 108409c6f1ddSLingrui98 "ftb_false_hit" -> PopCount(ftb_false_hit), 108509c6f1ddSLingrui98 "ftb_hit" -> PopCount(ftb_hit), 108609c6f1ddSLingrui98 "ftb_new_entry" -> PopCount(ftb_new_entry), 108709c6f1ddSLingrui98 "ftb_new_entry_only_br" -> PopCount(ftb_new_entry_only_br), 108809c6f1ddSLingrui98 "ftb_new_entry_only_jmp" -> PopCount(ftb_new_entry_only_jmp), 108909c6f1ddSLingrui98 "ftb_new_entry_has_br_and_jmp" -> PopCount(ftb_new_entry_has_br_and_jmp), 109009c6f1ddSLingrui98 "ftb_old_entry" -> PopCount(ftb_old_entry), 109109c6f1ddSLingrui98 "ftb_modified_entry" -> PopCount(ftb_modified_entry), 109209c6f1ddSLingrui98 "ftb_modified_entry_new_br" -> PopCount(ftb_modified_entry_new_br), 109309c6f1ddSLingrui98 "ftb_jalr_target_modified" -> PopCount(ftb_modified_entry_jalr_target_modified), 109409c6f1ddSLingrui98 "ftb_modified_entry_br_full" -> PopCount(ftb_modified_entry_br_full), 109509c6f1ddSLingrui98 "ftb_modified_entry_always_taken" -> PopCount(ftb_modified_entry_always_taken) 1096*b37e4b45SLingrui98 ) ++ ftb_init_entry_len_map ++ ftb_modified_entry_len_map ++ 1097*b37e4b45SLingrui98 s2_entry_len_map ++ commit_num_inst_map ++ ftq_occupancy_map ++ 10981d7e5011SLingrui98 mispred_stage_map ++ br_mispred_stage_map ++ jalr_mispred_stage_map ++ 10991d7e5011SLingrui98 correct_stage_map ++ br_correct_stage_map ++ jalr_correct_stage_map 110009c6f1ddSLingrui98 110109c6f1ddSLingrui98 for((key, value) <- perfCountsMap) { 110209c6f1ddSLingrui98 XSPerfAccumulate(key, value) 110309c6f1ddSLingrui98 } 110409c6f1ddSLingrui98 110509c6f1ddSLingrui98 // --------------------------- Debug -------------------------------- 110609c6f1ddSLingrui98 // XSDebug(enq_fire, p"enq! " + io.fromBpu.resp.bits.toPrintable) 110709c6f1ddSLingrui98 XSDebug(io.toIfu.req.fire, p"fire to ifu " + io.toIfu.req.bits.toPrintable) 110809c6f1ddSLingrui98 XSDebug(do_commit, p"deq! [ptr] $do_commit_ptr\n") 110909c6f1ddSLingrui98 XSDebug(true.B, p"[bpuPtr] $bpuPtr, [ifuPtr] $ifuPtr, [ifuWbPtr] $ifuWbPtr [commPtr] $commPtr\n") 111009c6f1ddSLingrui98 XSDebug(true.B, p"[in] v:${io.fromBpu.resp.valid} r:${io.fromBpu.resp.ready} " + 111109c6f1ddSLingrui98 p"[out] v:${io.toIfu.req.valid} r:${io.toIfu.req.ready}\n") 111209c6f1ddSLingrui98 XSDebug(do_commit, p"[deq info] cfiIndex: $commit_cfi, $commit_pc_bundle, target: ${Hexadecimal(commit_target)}\n") 111309c6f1ddSLingrui98 111409c6f1ddSLingrui98 // def ubtbCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 111509c6f1ddSLingrui98 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 111609c6f1ddSLingrui98 // case (((valid, pd), ans), taken) => 111709c6f1ddSLingrui98 // Mux(valid && pd.isBr, 111809c6f1ddSLingrui98 // isWrong ^ Mux(ans.hit.asBool, 111909c6f1ddSLingrui98 // Mux(ans.taken.asBool, taken && ans.target === commitEntry.target, 112009c6f1ddSLingrui98 // !taken), 112109c6f1ddSLingrui98 // !taken), 112209c6f1ddSLingrui98 // false.B) 112309c6f1ddSLingrui98 // } 112409c6f1ddSLingrui98 // } 112509c6f1ddSLingrui98 112609c6f1ddSLingrui98 // def btbCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 112709c6f1ddSLingrui98 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 112809c6f1ddSLingrui98 // case (((valid, pd), ans), taken) => 112909c6f1ddSLingrui98 // Mux(valid && pd.isBr, 113009c6f1ddSLingrui98 // isWrong ^ Mux(ans.hit.asBool, 113109c6f1ddSLingrui98 // Mux(ans.taken.asBool, taken && ans.target === commitEntry.target, 113209c6f1ddSLingrui98 // !taken), 113309c6f1ddSLingrui98 // !taken), 113409c6f1ddSLingrui98 // false.B) 113509c6f1ddSLingrui98 // } 113609c6f1ddSLingrui98 // } 113709c6f1ddSLingrui98 113809c6f1ddSLingrui98 // def tageCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 113909c6f1ddSLingrui98 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 114009c6f1ddSLingrui98 // case (((valid, pd), ans), taken) => 114109c6f1ddSLingrui98 // Mux(valid && pd.isBr, 114209c6f1ddSLingrui98 // isWrong ^ (ans.taken.asBool === taken), 114309c6f1ddSLingrui98 // false.B) 114409c6f1ddSLingrui98 // } 114509c6f1ddSLingrui98 // } 114609c6f1ddSLingrui98 114709c6f1ddSLingrui98 // def loopCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 114809c6f1ddSLingrui98 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 114909c6f1ddSLingrui98 // case (((valid, pd), ans), taken) => 115009c6f1ddSLingrui98 // Mux(valid && (pd.isBr) && ans.hit.asBool, 115109c6f1ddSLingrui98 // isWrong ^ (!taken), 115209c6f1ddSLingrui98 // false.B) 115309c6f1ddSLingrui98 // } 115409c6f1ddSLingrui98 // } 115509c6f1ddSLingrui98 115609c6f1ddSLingrui98 // def rasCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 115709c6f1ddSLingrui98 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 115809c6f1ddSLingrui98 // case (((valid, pd), ans), taken) => 115909c6f1ddSLingrui98 // Mux(valid && pd.isRet.asBool /*&& taken*/ && ans.hit.asBool, 116009c6f1ddSLingrui98 // isWrong ^ (ans.target === commitEntry.target), 116109c6f1ddSLingrui98 // false.B) 116209c6f1ddSLingrui98 // } 116309c6f1ddSLingrui98 // } 116409c6f1ddSLingrui98 116509c6f1ddSLingrui98 // val ubtbRights = ubtbCheck(commitEntry, commitEntry.metas.map(_.ubtbAns), false.B) 116609c6f1ddSLingrui98 // val ubtbWrongs = ubtbCheck(commitEntry, commitEntry.metas.map(_.ubtbAns), true.B) 116709c6f1ddSLingrui98 // // btb and ubtb pred jal and jalr as well 116809c6f1ddSLingrui98 // val btbRights = btbCheck(commitEntry, commitEntry.metas.map(_.btbAns), false.B) 116909c6f1ddSLingrui98 // val btbWrongs = btbCheck(commitEntry, commitEntry.metas.map(_.btbAns), true.B) 117009c6f1ddSLingrui98 // val tageRights = tageCheck(commitEntry, commitEntry.metas.map(_.tageAns), false.B) 117109c6f1ddSLingrui98 // val tageWrongs = tageCheck(commitEntry, commitEntry.metas.map(_.tageAns), true.B) 117209c6f1ddSLingrui98 117309c6f1ddSLingrui98 // val loopRights = loopCheck(commitEntry, commitEntry.metas.map(_.loopAns), false.B) 117409c6f1ddSLingrui98 // val loopWrongs = loopCheck(commitEntry, commitEntry.metas.map(_.loopAns), true.B) 117509c6f1ddSLingrui98 117609c6f1ddSLingrui98 // val rasRights = rasCheck(commitEntry, commitEntry.metas.map(_.rasAns), false.B) 117709c6f1ddSLingrui98 // val rasWrongs = rasCheck(commitEntry, commitEntry.metas.map(_.rasAns), true.B) 11781ca0e4f3SYinan Xu 1179cd365d4cSrvcoresjw val perfEvents = Seq( 1180cd365d4cSrvcoresjw ("bpu_s2_redirect ", bpu_s2_redirect ), 11813e52bed1SLingrui98 // ("bpu_s3_redirect ", bpu_s3_redirect ), 1182cd365d4cSrvcoresjw ("bpu_to_ftq_stall ", enq.valid && ~enq.ready ), 1183cd365d4cSrvcoresjw ("mispredictRedirect ", perf_redirect.valid && RedirectLevel.flushAfter === perf_redirect.bits.level), 1184cd365d4cSrvcoresjw ("replayRedirect ", perf_redirect.valid && RedirectLevel.flushItself(perf_redirect.bits.level) ), 1185cd365d4cSrvcoresjw ("predecodeRedirect ", fromIfuRedirect.valid ), 1186cd365d4cSrvcoresjw ("to_ifu_bubble ", io.toIfu.req.ready && !io.toIfu.req.valid ), 1187cd365d4cSrvcoresjw ("from_bpu_real_bubble ", !enq.valid && enq.ready && allowBpuIn ), 1188cd365d4cSrvcoresjw ("BpInstr ", PopCount(mbpInstrs) ), 1189cd365d4cSrvcoresjw ("BpBInstr ", PopCount(mbpBRights | mbpBWrongs) ), 1190cd365d4cSrvcoresjw ("BpRight ", PopCount(mbpRights) ), 1191cd365d4cSrvcoresjw ("BpWrong ", PopCount(mbpWrongs) ), 1192cd365d4cSrvcoresjw ("BpBRight ", PopCount(mbpBRights) ), 1193cd365d4cSrvcoresjw ("BpBWrong ", PopCount(mbpBWrongs) ), 1194cd365d4cSrvcoresjw ("BpJRight ", PopCount(mbpJRights) ), 1195cd365d4cSrvcoresjw ("BpJWrong ", PopCount(mbpJWrongs) ), 1196cd365d4cSrvcoresjw ("BpIRight ", PopCount(mbpIRights) ), 1197cd365d4cSrvcoresjw ("BpIWrong ", PopCount(mbpIWrongs) ), 1198cd365d4cSrvcoresjw ("BpCRight ", PopCount(mbpCRights) ), 1199cd365d4cSrvcoresjw ("BpCWrong ", PopCount(mbpCWrongs) ), 1200cd365d4cSrvcoresjw ("BpRRight ", PopCount(mbpRRights) ), 1201cd365d4cSrvcoresjw ("BpRWrong ", PopCount(mbpRWrongs) ), 1202cd365d4cSrvcoresjw ("ftb_false_hit ", PopCount(ftb_false_hit) ), 1203cd365d4cSrvcoresjw ("ftb_hit ", PopCount(ftb_hit) ), 1204cd365d4cSrvcoresjw ) 12051ca0e4f3SYinan Xu generatePerfEvent() 120609c6f1ddSLingrui98} 1207