xref: /XiangShan/src/main/scala/xiangshan/frontend/NewFtq.scala (revision 89cc69c119d86d0be7a9e6acf061e9ead2843ebb)
109c6f1ddSLingrui98/***************************************************************************************
209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory
409c6f1ddSLingrui98*
509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2.
609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2.
709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at:
809c6f1ddSLingrui98*          http://license.coscl.org.cn/MulanPSL2
909c6f1ddSLingrui98*
1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1309c6f1ddSLingrui98*
1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details.
1509c6f1ddSLingrui98***************************************************************************************/
1609c6f1ddSLingrui98
1709c6f1ddSLingrui98package xiangshan.frontend
1809c6f1ddSLingrui98
1909c6f1ddSLingrui98import chipsalliance.rocketchip.config.Parameters
2009c6f1ddSLingrui98import chisel3._
2109c6f1ddSLingrui98import chisel3.util._
221ca0e4f3SYinan Xuimport utils._
233c02ee8fSwakafaimport utility._
2409c6f1ddSLingrui98import xiangshan._
25e30430c2SJayimport xiangshan.frontend.icache._
262e1be6e1SSteve Gouimport xiangshan.backend.decode.ImmUnion
273c02ee8fSwakafaimport utility.ChiselDB
2824519898SXuan Huimport xiangshan.backend.CtrlToFtqIO
2951532d8bSGuokai Chen
3051532d8bSGuokai Chenclass FtqDebugBundle extends Bundle {
3151532d8bSGuokai Chen  val pc = UInt(39.W)
3251532d8bSGuokai Chen  val target = UInt(39.W)
3351532d8bSGuokai Chen  val isBr = Bool()
3451532d8bSGuokai Chen  val isJmp = Bool()
3551532d8bSGuokai Chen  val isCall = Bool()
3651532d8bSGuokai Chen  val isRet = Bool()
3751532d8bSGuokai Chen  val misPred = Bool()
3851532d8bSGuokai Chen  val isTaken = Bool()
3951532d8bSGuokai Chen  val predStage = UInt(2.W)
4051532d8bSGuokai Chen}
4109c6f1ddSLingrui98
423b739f49SXuan Huclass FtqPtr(entries: Int) extends CircularQueuePtr[FtqPtr](
433b739f49SXuan Hu  entries
4409c6f1ddSLingrui98){
453b739f49SXuan Hu  def this()(implicit p: Parameters) = this(p(XSCoreParamsKey).FtqSize)
4609c6f1ddSLingrui98}
4709c6f1ddSLingrui98
4809c6f1ddSLingrui98object FtqPtr {
4909c6f1ddSLingrui98  def apply(f: Bool, v: UInt)(implicit p: Parameters): FtqPtr = {
5009c6f1ddSLingrui98    val ptr = Wire(new FtqPtr)
5109c6f1ddSLingrui98    ptr.flag := f
5209c6f1ddSLingrui98    ptr.value := v
5309c6f1ddSLingrui98    ptr
5409c6f1ddSLingrui98  }
5509c6f1ddSLingrui98  def inverse(ptr: FtqPtr)(implicit p: Parameters): FtqPtr = {
5609c6f1ddSLingrui98    apply(!ptr.flag, ptr.value)
5709c6f1ddSLingrui98  }
5809c6f1ddSLingrui98}
5909c6f1ddSLingrui98
6009c6f1ddSLingrui98class FtqNRSRAM[T <: Data](gen: T, numRead: Int)(implicit p: Parameters) extends XSModule {
6109c6f1ddSLingrui98
6209c6f1ddSLingrui98  val io = IO(new Bundle() {
6309c6f1ddSLingrui98    val raddr = Input(Vec(numRead, UInt(log2Up(FtqSize).W)))
6409c6f1ddSLingrui98    val ren = Input(Vec(numRead, Bool()))
6509c6f1ddSLingrui98    val rdata = Output(Vec(numRead, gen))
6609c6f1ddSLingrui98    val waddr = Input(UInt(log2Up(FtqSize).W))
6709c6f1ddSLingrui98    val wen = Input(Bool())
6809c6f1ddSLingrui98    val wdata = Input(gen)
6909c6f1ddSLingrui98  })
7009c6f1ddSLingrui98
7109c6f1ddSLingrui98  for(i <- 0 until numRead){
7209c6f1ddSLingrui98    val sram = Module(new SRAMTemplate(gen, FtqSize))
7309c6f1ddSLingrui98    sram.io.r.req.valid := io.ren(i)
7409c6f1ddSLingrui98    sram.io.r.req.bits.setIdx := io.raddr(i)
7509c6f1ddSLingrui98    io.rdata(i) := sram.io.r.resp.data(0)
7609c6f1ddSLingrui98    sram.io.w.req.valid := io.wen
7709c6f1ddSLingrui98    sram.io.w.req.bits.setIdx := io.waddr
7809c6f1ddSLingrui98    sram.io.w.req.bits.data := VecInit(io.wdata)
7909c6f1ddSLingrui98  }
8009c6f1ddSLingrui98
8109c6f1ddSLingrui98}
8209c6f1ddSLingrui98
8309c6f1ddSLingrui98class Ftq_RF_Components(implicit p: Parameters) extends XSBundle with BPUUtils {
8409c6f1ddSLingrui98  val startAddr = UInt(VAddrBits.W)
85b37e4b45SLingrui98  val nextLineAddr = UInt(VAddrBits.W)
8609c6f1ddSLingrui98  val isNextMask = Vec(PredictWidth, Bool())
87b37e4b45SLingrui98  val fallThruError = Bool()
88b37e4b45SLingrui98  // val carry = Bool()
8909c6f1ddSLingrui98  def getPc(offset: UInt) = {
9085215037SLingrui98    def getHigher(pc: UInt) = pc(VAddrBits-1, log2Ceil(PredictWidth)+instOffsetBits+1)
9185215037SLingrui98    def getOffset(pc: UInt) = pc(log2Ceil(PredictWidth)+instOffsetBits, instOffsetBits)
92b37e4b45SLingrui98    Cat(getHigher(Mux(isNextMask(offset) && startAddr(log2Ceil(PredictWidth)+instOffsetBits), nextLineAddr, startAddr)),
9309c6f1ddSLingrui98        getOffset(startAddr)+offset, 0.U(instOffsetBits.W))
9409c6f1ddSLingrui98  }
9509c6f1ddSLingrui98  def fromBranchPrediction(resp: BranchPredictionBundle) = {
96a229ab6cSLingrui98    def carryPos(addr: UInt) = addr(instOffsetBits+log2Ceil(PredictWidth)+1)
9709c6f1ddSLingrui98    this.startAddr := resp.pc
98a60a2901SLingrui98    this.nextLineAddr := resp.pc + (FetchWidth * 4 * 2).U // may be broken on other configs
9909c6f1ddSLingrui98    this.isNextMask := VecInit((0 until PredictWidth).map(i =>
10009c6f1ddSLingrui98      (resp.pc(log2Ceil(PredictWidth), 1) +& i.U)(log2Ceil(PredictWidth)).asBool()
10109c6f1ddSLingrui98    ))
102b37e4b45SLingrui98    this.fallThruError := resp.fallThruError
10309c6f1ddSLingrui98    this
10409c6f1ddSLingrui98  }
10509c6f1ddSLingrui98  override def toPrintable: Printable = {
106b37e4b45SLingrui98    p"startAddr:${Hexadecimal(startAddr)}"
10709c6f1ddSLingrui98  }
10809c6f1ddSLingrui98}
10909c6f1ddSLingrui98
11009c6f1ddSLingrui98class Ftq_pd_Entry(implicit p: Parameters) extends XSBundle {
11109c6f1ddSLingrui98  val brMask = Vec(PredictWidth, Bool())
11209c6f1ddSLingrui98  val jmpInfo = ValidUndirectioned(Vec(3, Bool()))
11309c6f1ddSLingrui98  val jmpOffset = UInt(log2Ceil(PredictWidth).W)
11409c6f1ddSLingrui98  val jalTarget = UInt(VAddrBits.W)
11509c6f1ddSLingrui98  val rvcMask = Vec(PredictWidth, Bool())
11609c6f1ddSLingrui98  def hasJal  = jmpInfo.valid && !jmpInfo.bits(0)
11709c6f1ddSLingrui98  def hasJalr = jmpInfo.valid && jmpInfo.bits(0)
11809c6f1ddSLingrui98  def hasCall = jmpInfo.valid && jmpInfo.bits(1)
11909c6f1ddSLingrui98  def hasRet  = jmpInfo.valid && jmpInfo.bits(2)
12009c6f1ddSLingrui98
12109c6f1ddSLingrui98  def fromPdWb(pdWb: PredecodeWritebackBundle) = {
12209c6f1ddSLingrui98    val pds = pdWb.pd
12309c6f1ddSLingrui98    this.brMask := VecInit(pds.map(pd => pd.isBr && pd.valid))
12409c6f1ddSLingrui98    this.jmpInfo.valid := VecInit(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid)).asUInt.orR
12509c6f1ddSLingrui98    this.jmpInfo.bits := ParallelPriorityMux(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid),
12609c6f1ddSLingrui98                                             pds.map(pd => VecInit(pd.isJalr, pd.isCall, pd.isRet)))
12709c6f1ddSLingrui98    this.jmpOffset := ParallelPriorityEncoder(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid))
12809c6f1ddSLingrui98    this.rvcMask := VecInit(pds.map(pd => pd.isRVC))
12909c6f1ddSLingrui98    this.jalTarget := pdWb.jalTarget
13009c6f1ddSLingrui98  }
13109c6f1ddSLingrui98
13209c6f1ddSLingrui98  def toPd(offset: UInt) = {
13309c6f1ddSLingrui98    require(offset.getWidth == log2Ceil(PredictWidth))
13409c6f1ddSLingrui98    val pd = Wire(new PreDecodeInfo)
13509c6f1ddSLingrui98    pd.valid := true.B
13609c6f1ddSLingrui98    pd.isRVC := rvcMask(offset)
13709c6f1ddSLingrui98    val isBr = brMask(offset)
13809c6f1ddSLingrui98    val isJalr = offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(0)
13909c6f1ddSLingrui98    pd.brType := Cat(offset === jmpOffset && jmpInfo.valid, isJalr || isBr)
14009c6f1ddSLingrui98    pd.isCall := offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(1)
14109c6f1ddSLingrui98    pd.isRet  := offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(2)
14209c6f1ddSLingrui98    pd
14309c6f1ddSLingrui98  }
14409c6f1ddSLingrui98}
14509c6f1ddSLingrui98
14609c6f1ddSLingrui98
14709c6f1ddSLingrui98
148c2d1ec7dSLingrui98class Ftq_Redirect_SRAMEntry(implicit p: Parameters) extends SpeculativeInfo {}
14909c6f1ddSLingrui98
15009c6f1ddSLingrui98class Ftq_1R_SRAMEntry(implicit p: Parameters) extends XSBundle with HasBPUConst {
15109c6f1ddSLingrui98  val meta = UInt(MaxMetaLength.W)
15209c6f1ddSLingrui98}
15309c6f1ddSLingrui98
15409c6f1ddSLingrui98class Ftq_Pred_Info(implicit p: Parameters) extends XSBundle {
15509c6f1ddSLingrui98  val target = UInt(VAddrBits.W)
15609c6f1ddSLingrui98  val cfiIndex = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))
15709c6f1ddSLingrui98}
15809c6f1ddSLingrui98
15909c6f1ddSLingrui98
16009c6f1ddSLingrui98class FtqRead[T <: Data](private val gen: T)(implicit p: Parameters) extends XSBundle {
16109c6f1ddSLingrui98  val ptr = Output(new FtqPtr)
16209c6f1ddSLingrui98  val offset = Output(UInt(log2Ceil(PredictWidth).W))
16309c6f1ddSLingrui98  val data = Input(gen)
16409c6f1ddSLingrui98  def apply(ptr: FtqPtr, offset: UInt) = {
16509c6f1ddSLingrui98    this.ptr := ptr
16609c6f1ddSLingrui98    this.offset := offset
16709c6f1ddSLingrui98    this.data
16809c6f1ddSLingrui98  }
16909c6f1ddSLingrui98}
17009c6f1ddSLingrui98
17109c6f1ddSLingrui98
17209c6f1ddSLingrui98class FtqToBpuIO(implicit p: Parameters) extends XSBundle {
17309c6f1ddSLingrui98  val redirect = Valid(new BranchPredictionRedirect)
17409c6f1ddSLingrui98  val update = Valid(new BranchPredictionUpdate)
17509c6f1ddSLingrui98  val enq_ptr = Output(new FtqPtr)
17609c6f1ddSLingrui98}
17709c6f1ddSLingrui98
17809c6f1ddSLingrui98class FtqToIfuIO(implicit p: Parameters) extends XSBundle with HasCircularQueuePtrHelper {
17909c6f1ddSLingrui98  val req = Decoupled(new FetchRequestBundle)
180d2b20d1aSTang Haojin  val redirect = Valid(new BranchPredictionRedirect)
181d2b20d1aSTang Haojin  val topdown_redirect = Valid(new BranchPredictionRedirect)
18209c6f1ddSLingrui98  val flushFromBpu = new Bundle {
18309c6f1ddSLingrui98    // when ifu pipeline is not stalled,
18409c6f1ddSLingrui98    // a packet from bpu s3 can reach f1 at most
18509c6f1ddSLingrui98    val s2 = Valid(new FtqPtr)
186cb4f77ceSLingrui98    val s3 = Valid(new FtqPtr)
18709c6f1ddSLingrui98    def shouldFlushBy(src: Valid[FtqPtr], idx_to_flush: FtqPtr) = {
18809c6f1ddSLingrui98      src.valid && !isAfter(src.bits, idx_to_flush)
18909c6f1ddSLingrui98    }
19009c6f1ddSLingrui98    def shouldFlushByStage2(idx: FtqPtr) = shouldFlushBy(s2, idx)
191cb4f77ceSLingrui98    def shouldFlushByStage3(idx: FtqPtr) = shouldFlushBy(s3, idx)
19209c6f1ddSLingrui98  }
19309c6f1ddSLingrui98}
19409c6f1ddSLingrui98
195c5c5edaeSJeniusclass FtqToICacheIO(implicit p: Parameters) extends XSBundle with HasCircularQueuePtrHelper {
196c5c5edaeSJenius  //NOTE: req.bits must be prepare in T cycle
197c5c5edaeSJenius  // while req.valid is set true in T + 1 cycle
198c5c5edaeSJenius  val req = Decoupled(new FtqToICacheRequestBundle)
199c5c5edaeSJenius}
200c5c5edaeSJenius
20109c6f1ddSLingrui98trait HasBackendRedirectInfo extends HasXSParameter {
20209c6f1ddSLingrui98  def isLoadReplay(r: Valid[Redirect]) = r.bits.flushItself()
20309c6f1ddSLingrui98}
20409c6f1ddSLingrui98
20509c6f1ddSLingrui98class FtqToCtrlIO(implicit p: Parameters) extends XSBundle with HasBackendRedirectInfo {
206b56f947eSYinan Xu  // write to backend pc mem
207b56f947eSYinan Xu  val pc_mem_wen = Output(Bool())
208b56f947eSYinan Xu  val pc_mem_waddr = Output(UInt(log2Ceil(FtqSize).W))
209b56f947eSYinan Xu  val pc_mem_wdata = Output(new Ftq_RF_Components)
210873dc383SLingrui98  // newest target
211873dc383SLingrui98  val newest_entry_target = Output(UInt(VAddrBits.W))
212873dc383SLingrui98  val newest_entry_ptr = Output(new FtqPtr)
21309c6f1ddSLingrui98}
21409c6f1ddSLingrui98
21509c6f1ddSLingrui98
21609c6f1ddSLingrui98class FTBEntryGen(implicit p: Parameters) extends XSModule with HasBackendRedirectInfo with HasBPUParameter {
21709c6f1ddSLingrui98  val io = IO(new Bundle {
21809c6f1ddSLingrui98    val start_addr = Input(UInt(VAddrBits.W))
21909c6f1ddSLingrui98    val old_entry = Input(new FTBEntry)
22009c6f1ddSLingrui98    val pd = Input(new Ftq_pd_Entry)
22109c6f1ddSLingrui98    val cfiIndex = Flipped(Valid(UInt(log2Ceil(PredictWidth).W)))
22209c6f1ddSLingrui98    val target = Input(UInt(VAddrBits.W))
22309c6f1ddSLingrui98    val hit = Input(Bool())
22409c6f1ddSLingrui98    val mispredict_vec = Input(Vec(PredictWidth, Bool()))
22509c6f1ddSLingrui98
22609c6f1ddSLingrui98    val new_entry = Output(new FTBEntry)
22709c6f1ddSLingrui98    val new_br_insert_pos = Output(Vec(numBr, Bool()))
22809c6f1ddSLingrui98    val taken_mask = Output(Vec(numBr, Bool()))
229803124a6SLingrui98    val jmp_taken = Output(Bool())
23009c6f1ddSLingrui98    val mispred_mask = Output(Vec(numBr+1, Bool()))
23109c6f1ddSLingrui98
23209c6f1ddSLingrui98    // for perf counters
23309c6f1ddSLingrui98    val is_init_entry = Output(Bool())
23409c6f1ddSLingrui98    val is_old_entry = Output(Bool())
23509c6f1ddSLingrui98    val is_new_br = Output(Bool())
23609c6f1ddSLingrui98    val is_jalr_target_modified = Output(Bool())
23709c6f1ddSLingrui98    val is_always_taken_modified = Output(Bool())
23809c6f1ddSLingrui98    val is_br_full = Output(Bool())
23909c6f1ddSLingrui98  })
24009c6f1ddSLingrui98
24109c6f1ddSLingrui98  // no mispredictions detected at predecode
24209c6f1ddSLingrui98  val hit = io.hit
24309c6f1ddSLingrui98  val pd = io.pd
24409c6f1ddSLingrui98
24509c6f1ddSLingrui98  val init_entry = WireInit(0.U.asTypeOf(new FTBEntry))
24609c6f1ddSLingrui98
24709c6f1ddSLingrui98
24809c6f1ddSLingrui98  val cfi_is_br = pd.brMask(io.cfiIndex.bits) && io.cfiIndex.valid
24909c6f1ddSLingrui98  val entry_has_jmp = pd.jmpInfo.valid
25009c6f1ddSLingrui98  val new_jmp_is_jal  = entry_has_jmp && !pd.jmpInfo.bits(0) && io.cfiIndex.valid
25109c6f1ddSLingrui98  val new_jmp_is_jalr = entry_has_jmp &&  pd.jmpInfo.bits(0) && io.cfiIndex.valid
25209c6f1ddSLingrui98  val new_jmp_is_call = entry_has_jmp &&  pd.jmpInfo.bits(1) && io.cfiIndex.valid
25309c6f1ddSLingrui98  val new_jmp_is_ret  = entry_has_jmp &&  pd.jmpInfo.bits(2) && io.cfiIndex.valid
25409c6f1ddSLingrui98  val last_jmp_rvi = entry_has_jmp && pd.jmpOffset === (PredictWidth-1).U && !pd.rvcMask.last
255a60a2901SLingrui98  // val last_br_rvi = cfi_is_br && io.cfiIndex.bits === (PredictWidth-1).U && !pd.rvcMask.last
25609c6f1ddSLingrui98
25709c6f1ddSLingrui98  val cfi_is_jal = io.cfiIndex.bits === pd.jmpOffset && new_jmp_is_jal
25809c6f1ddSLingrui98  val cfi_is_jalr = io.cfiIndex.bits === pd.jmpOffset && new_jmp_is_jalr
25909c6f1ddSLingrui98
260a60a2901SLingrui98  def carryPos = log2Ceil(PredictWidth)+instOffsetBits
26109c6f1ddSLingrui98  def getLower(pc: UInt) = pc(carryPos-1, instOffsetBits)
26209c6f1ddSLingrui98  // if not hit, establish a new entry
26309c6f1ddSLingrui98  init_entry.valid := true.B
26409c6f1ddSLingrui98  // tag is left for ftb to assign
265eeb5ff92SLingrui98
266eeb5ff92SLingrui98  // case br
267eeb5ff92SLingrui98  val init_br_slot = init_entry.getSlotForBr(0)
268eeb5ff92SLingrui98  when (cfi_is_br) {
269eeb5ff92SLingrui98    init_br_slot.valid := true.B
270eeb5ff92SLingrui98    init_br_slot.offset := io.cfiIndex.bits
271b37e4b45SLingrui98    init_br_slot.setLowerStatByTarget(io.start_addr, io.target, numBr == 1)
272eeb5ff92SLingrui98    init_entry.always_taken(0) := true.B // set to always taken on init
273eeb5ff92SLingrui98  }
274eeb5ff92SLingrui98
275eeb5ff92SLingrui98  // case jmp
276eeb5ff92SLingrui98  when (entry_has_jmp) {
277eeb5ff92SLingrui98    init_entry.tailSlot.offset := pd.jmpOffset
278eeb5ff92SLingrui98    init_entry.tailSlot.valid := new_jmp_is_jal || new_jmp_is_jalr
279eeb5ff92SLingrui98    init_entry.tailSlot.setLowerStatByTarget(io.start_addr, Mux(cfi_is_jalr, io.target, pd.jalTarget), isShare=false)
280eeb5ff92SLingrui98  }
281eeb5ff92SLingrui98
28209c6f1ddSLingrui98  val jmpPft = getLower(io.start_addr) +& pd.jmpOffset +& Mux(pd.rvcMask(pd.jmpOffset), 1.U, 2.U)
283a60a2901SLingrui98  init_entry.pftAddr := Mux(entry_has_jmp && !last_jmp_rvi, jmpPft, getLower(io.start_addr))
284a60a2901SLingrui98  init_entry.carry   := Mux(entry_has_jmp && !last_jmp_rvi, jmpPft(carryPos-instOffsetBits), true.B)
28509c6f1ddSLingrui98  init_entry.isJalr := new_jmp_is_jalr
28609c6f1ddSLingrui98  init_entry.isCall := new_jmp_is_call
28709c6f1ddSLingrui98  init_entry.isRet  := new_jmp_is_ret
288f4ebc4b2SLingrui98  // that means fall thru points to the middle of an inst
289ae409b75SSteve Gou  init_entry.last_may_be_rvi_call := pd.jmpOffset === (PredictWidth-1).U && !pd.rvcMask(pd.jmpOffset)
29009c6f1ddSLingrui98
29109c6f1ddSLingrui98  // if hit, check whether a new cfi(only br is possible) is detected
29209c6f1ddSLingrui98  val oe = io.old_entry
293eeb5ff92SLingrui98  val br_recorded_vec = oe.getBrRecordedVec(io.cfiIndex.bits)
29409c6f1ddSLingrui98  val br_recorded = br_recorded_vec.asUInt.orR
29509c6f1ddSLingrui98  val is_new_br = cfi_is_br && !br_recorded
29609c6f1ddSLingrui98  val new_br_offset = io.cfiIndex.bits
29709c6f1ddSLingrui98  // vec(i) means new br will be inserted BEFORE old br(i)
298eeb5ff92SLingrui98  val allBrSlotsVec = oe.allSlotsForBr
29909c6f1ddSLingrui98  val new_br_insert_onehot = VecInit((0 until numBr).map{
30009c6f1ddSLingrui98    i => i match {
301eeb5ff92SLingrui98      case 0 =>
302eeb5ff92SLingrui98        !allBrSlotsVec(0).valid || new_br_offset < allBrSlotsVec(0).offset
303eeb5ff92SLingrui98      case idx =>
304eeb5ff92SLingrui98        allBrSlotsVec(idx-1).valid && new_br_offset > allBrSlotsVec(idx-1).offset &&
305eeb5ff92SLingrui98        (!allBrSlotsVec(idx).valid || new_br_offset < allBrSlotsVec(idx).offset)
30609c6f1ddSLingrui98    }
30709c6f1ddSLingrui98  })
30809c6f1ddSLingrui98
30909c6f1ddSLingrui98  val old_entry_modified = WireInit(io.old_entry)
31009c6f1ddSLingrui98  for (i <- 0 until numBr) {
311eeb5ff92SLingrui98    val slot = old_entry_modified.allSlotsForBr(i)
312eeb5ff92SLingrui98    when (new_br_insert_onehot(i)) {
313eeb5ff92SLingrui98      slot.valid := true.B
314eeb5ff92SLingrui98      slot.offset := new_br_offset
315b37e4b45SLingrui98      slot.setLowerStatByTarget(io.start_addr, io.target, i == numBr-1)
316eeb5ff92SLingrui98      old_entry_modified.always_taken(i) := true.B
317eeb5ff92SLingrui98    }.elsewhen (new_br_offset > oe.allSlotsForBr(i).offset) {
318eeb5ff92SLingrui98      old_entry_modified.always_taken(i) := false.B
319eeb5ff92SLingrui98      // all other fields remain unchanged
320eeb5ff92SLingrui98    }.otherwise {
321eeb5ff92SLingrui98      // case i == 0, remain unchanged
322eeb5ff92SLingrui98      if (i != 0) {
323b37e4b45SLingrui98        val noNeedToMoveFromFormerSlot = (i == numBr-1).B && !oe.brSlots.last.valid
324eeb5ff92SLingrui98        when (!noNeedToMoveFromFormerSlot) {
325eeb5ff92SLingrui98          slot.fromAnotherSlot(oe.allSlotsForBr(i-1))
326eeb5ff92SLingrui98          old_entry_modified.always_taken(i) := oe.always_taken(i)
32709c6f1ddSLingrui98        }
328eeb5ff92SLingrui98      }
329eeb5ff92SLingrui98    }
330eeb5ff92SLingrui98  }
33109c6f1ddSLingrui98
332eeb5ff92SLingrui98  // two circumstances:
333eeb5ff92SLingrui98  // 1. oe: | br | j  |, new br should be in front of j, thus addr of j should be new pft
334eeb5ff92SLingrui98  // 2. oe: | br | br |, new br could be anywhere between, thus new pft is the addr of either
335eeb5ff92SLingrui98  //        the previous last br or the new br
336eeb5ff92SLingrui98  val may_have_to_replace = oe.noEmptySlotForNewBr
337eeb5ff92SLingrui98  val pft_need_to_change = is_new_br && may_have_to_replace
33809c6f1ddSLingrui98  // it should either be the given last br or the new br
33909c6f1ddSLingrui98  when (pft_need_to_change) {
340eeb5ff92SLingrui98    val new_pft_offset =
341710a8720SLingrui98      Mux(!new_br_insert_onehot.asUInt.orR,
342710a8720SLingrui98        new_br_offset, oe.allSlotsForBr.last.offset)
343eeb5ff92SLingrui98
344710a8720SLingrui98    // set jmp to invalid
34509c6f1ddSLingrui98    old_entry_modified.pftAddr := getLower(io.start_addr) + new_pft_offset
34609c6f1ddSLingrui98    old_entry_modified.carry := (getLower(io.start_addr) +& new_pft_offset).head(1).asBool
347f4ebc4b2SLingrui98    old_entry_modified.last_may_be_rvi_call := false.B
34809c6f1ddSLingrui98    old_entry_modified.isCall := false.B
34909c6f1ddSLingrui98    old_entry_modified.isRet := false.B
350eeb5ff92SLingrui98    old_entry_modified.isJalr := false.B
35109c6f1ddSLingrui98  }
35209c6f1ddSLingrui98
35309c6f1ddSLingrui98  val old_entry_jmp_target_modified = WireInit(oe)
354710a8720SLingrui98  val old_target = oe.tailSlot.getTarget(io.start_addr) // may be wrong because we store only 20 lowest bits
355b37e4b45SLingrui98  val old_tail_is_jmp = !oe.tailSlot.sharing
356eeb5ff92SLingrui98  val jalr_target_modified = cfi_is_jalr && (old_target =/= io.target) && old_tail_is_jmp // TODO: pass full jalr target
3573bcae573SLingrui98  when (jalr_target_modified) {
35809c6f1ddSLingrui98    old_entry_jmp_target_modified.setByJmpTarget(io.start_addr, io.target)
35909c6f1ddSLingrui98    old_entry_jmp_target_modified.always_taken := 0.U.asTypeOf(Vec(numBr, Bool()))
36009c6f1ddSLingrui98  }
36109c6f1ddSLingrui98
36209c6f1ddSLingrui98  val old_entry_always_taken = WireInit(oe)
36309c6f1ddSLingrui98  val always_taken_modified_vec = Wire(Vec(numBr, Bool())) // whether modified or not
36409c6f1ddSLingrui98  for (i <- 0 until numBr) {
36509c6f1ddSLingrui98    old_entry_always_taken.always_taken(i) :=
36609c6f1ddSLingrui98      oe.always_taken(i) && io.cfiIndex.valid && oe.brValids(i) && io.cfiIndex.bits === oe.brOffset(i)
367710a8720SLingrui98    always_taken_modified_vec(i) := oe.always_taken(i) && !old_entry_always_taken.always_taken(i)
36809c6f1ddSLingrui98  }
36909c6f1ddSLingrui98  val always_taken_modified = always_taken_modified_vec.reduce(_||_)
37009c6f1ddSLingrui98
37109c6f1ddSLingrui98
37209c6f1ddSLingrui98
37309c6f1ddSLingrui98  val derived_from_old_entry =
37409c6f1ddSLingrui98    Mux(is_new_br, old_entry_modified,
3753bcae573SLingrui98      Mux(jalr_target_modified, old_entry_jmp_target_modified, old_entry_always_taken))
37609c6f1ddSLingrui98
37709c6f1ddSLingrui98
37809c6f1ddSLingrui98  io.new_entry := Mux(!hit, init_entry, derived_from_old_entry)
37909c6f1ddSLingrui98
38009c6f1ddSLingrui98  io.new_br_insert_pos := new_br_insert_onehot
38109c6f1ddSLingrui98  io.taken_mask := VecInit((io.new_entry.brOffset zip io.new_entry.brValids).map{
38209c6f1ddSLingrui98    case (off, v) => io.cfiIndex.bits === off && io.cfiIndex.valid && v
38309c6f1ddSLingrui98  })
384803124a6SLingrui98  io.jmp_taken := io.new_entry.jmpValid && io.new_entry.tailSlot.offset === io.cfiIndex.bits
38509c6f1ddSLingrui98  for (i <- 0 until numBr) {
38609c6f1ddSLingrui98    io.mispred_mask(i) := io.new_entry.brValids(i) && io.mispredict_vec(io.new_entry.brOffset(i))
38709c6f1ddSLingrui98  }
38809c6f1ddSLingrui98  io.mispred_mask.last := io.new_entry.jmpValid && io.mispredict_vec(pd.jmpOffset)
38909c6f1ddSLingrui98
39009c6f1ddSLingrui98  // for perf counters
39109c6f1ddSLingrui98  io.is_init_entry := !hit
3923bcae573SLingrui98  io.is_old_entry := hit && !is_new_br && !jalr_target_modified && !always_taken_modified
39309c6f1ddSLingrui98  io.is_new_br := hit && is_new_br
3943bcae573SLingrui98  io.is_jalr_target_modified := hit && jalr_target_modified
39509c6f1ddSLingrui98  io.is_always_taken_modified := hit && always_taken_modified
396eeb5ff92SLingrui98  io.is_br_full := hit && is_new_br && may_have_to_replace
39709c6f1ddSLingrui98}
39809c6f1ddSLingrui98
399c5c5edaeSJeniusclass FtqPcMemWrapper(numOtherReads: Int)(implicit p: Parameters) extends XSModule with HasBackendRedirectInfo {
400c5c5edaeSJenius  val io = IO(new Bundle {
401c5c5edaeSJenius    val ifuPtr_w       = Input(new FtqPtr)
402c5c5edaeSJenius    val ifuPtrPlus1_w  = Input(new FtqPtr)
4036bf9b30dSLingrui98    val ifuPtrPlus2_w  = Input(new FtqPtr)
404c5c5edaeSJenius    val commPtr_w      = Input(new FtqPtr)
4056bf9b30dSLingrui98    val commPtrPlus1_w = Input(new FtqPtr)
406c5c5edaeSJenius    val ifuPtr_rdata       = Output(new Ftq_RF_Components)
407c5c5edaeSJenius    val ifuPtrPlus1_rdata  = Output(new Ftq_RF_Components)
4086bf9b30dSLingrui98    val ifuPtrPlus2_rdata  = Output(new Ftq_RF_Components)
409c5c5edaeSJenius    val commPtr_rdata      = Output(new Ftq_RF_Components)
4106bf9b30dSLingrui98    val commPtrPlus1_rdata = Output(new Ftq_RF_Components)
411c5c5edaeSJenius
412c5c5edaeSJenius    val other_raddrs = Input(Vec(numOtherReads, UInt(log2Ceil(FtqSize).W)))
413c5c5edaeSJenius    val other_rdatas = Output(Vec(numOtherReads, new Ftq_RF_Components))
414c5c5edaeSJenius
415c5c5edaeSJenius    val wen = Input(Bool())
416c5c5edaeSJenius    val waddr = Input(UInt(log2Ceil(FtqSize).W))
417c5c5edaeSJenius    val wdata = Input(new Ftq_RF_Components)
418c5c5edaeSJenius  })
419c5c5edaeSJenius
4206bf9b30dSLingrui98  val num_pc_read = numOtherReads + 5
421c5c5edaeSJenius  val mem = Module(new SyncDataModuleTemplate(new Ftq_RF_Components, FtqSize,
42228f2cf58SLingrui98    num_pc_read, 1, "FtqPC"))
423c5c5edaeSJenius  mem.io.wen(0)   := io.wen
424c5c5edaeSJenius  mem.io.waddr(0) := io.waddr
425c5c5edaeSJenius  mem.io.wdata(0) := io.wdata
426c5c5edaeSJenius
4276bf9b30dSLingrui98  // read one cycle ahead for ftq local reads
428c5c5edaeSJenius  val raddr_vec = VecInit(io.other_raddrs ++
42988bc4f90SLingrui98    Seq(io.ifuPtr_w.value, io.ifuPtrPlus1_w.value, io.ifuPtrPlus2_w.value, io.commPtrPlus1_w.value, io.commPtr_w.value))
430c5c5edaeSJenius
431c5c5edaeSJenius  mem.io.raddr := raddr_vec
432c5c5edaeSJenius
4336bf9b30dSLingrui98  io.other_rdatas       := mem.io.rdata.dropRight(5)
4346bf9b30dSLingrui98  io.ifuPtr_rdata       := mem.io.rdata.dropRight(4).last
4356bf9b30dSLingrui98  io.ifuPtrPlus1_rdata  := mem.io.rdata.dropRight(3).last
4366bf9b30dSLingrui98  io.ifuPtrPlus2_rdata  := mem.io.rdata.dropRight(2).last
4376bf9b30dSLingrui98  io.commPtrPlus1_rdata := mem.io.rdata.dropRight(1).last
438c5c5edaeSJenius  io.commPtr_rdata      := mem.io.rdata.last
439c5c5edaeSJenius}
440c5c5edaeSJenius
44109c6f1ddSLingrui98class Ftq(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper
442e30430c2SJay  with HasBackendRedirectInfo with BPUUtils with HasBPUConst with HasPerfEvents
443e30430c2SJay  with HasICacheParameters{
44409c6f1ddSLingrui98  val io = IO(new Bundle {
44509c6f1ddSLingrui98    val fromBpu = Flipped(new BpuToFtqIO)
44609c6f1ddSLingrui98    val fromIfu = Flipped(new IfuToFtqIO)
44709c6f1ddSLingrui98    val fromBackend = Flipped(new CtrlToFtqIO)
44809c6f1ddSLingrui98
44909c6f1ddSLingrui98    val toBpu = new FtqToBpuIO
45009c6f1ddSLingrui98    val toIfu = new FtqToIfuIO
451c5c5edaeSJenius    val toICache = new FtqToICacheIO
45209c6f1ddSLingrui98    val toBackend = new FtqToCtrlIO
45309c6f1ddSLingrui98
4547052722fSJay    val toPrefetch = new FtqPrefechBundle
4557052722fSJay
45609c6f1ddSLingrui98    val bpuInfo = new Bundle {
45709c6f1ddSLingrui98      val bpRight = Output(UInt(XLEN.W))
45809c6f1ddSLingrui98      val bpWrong = Output(UInt(XLEN.W))
45909c6f1ddSLingrui98    }
4601d1e6d4dSJenius
4611d1e6d4dSJenius    val mmioCommitRead = Flipped(new mmioCommitRead)
462d2b20d1aSTang Haojin
463d2b20d1aSTang Haojin    // for perf
464d2b20d1aSTang Haojin    val ControlBTBMissBubble = Output(Bool())
465d2b20d1aSTang Haojin    val TAGEMissBubble = Output(Bool())
466d2b20d1aSTang Haojin    val SCMissBubble = Output(Bool())
467d2b20d1aSTang Haojin    val ITTAGEMissBubble = Output(Bool())
468d2b20d1aSTang Haojin    val RASMissBubble = Output(Bool())
46909c6f1ddSLingrui98  })
47009c6f1ddSLingrui98  io.bpuInfo := DontCare
47109c6f1ddSLingrui98
472d2b20d1aSTang Haojin  val topdown_stage = RegInit(0.U.asTypeOf(new FrontendTopDownBundle))
473d2b20d1aSTang Haojin  dontTouch(topdown_stage)
474d2b20d1aSTang Haojin  // only driven by clock, not valid-ready
475d2b20d1aSTang Haojin  topdown_stage := io.fromBpu.resp.bits.topdown_info
476d2b20d1aSTang Haojin  io.toIfu.req.bits.topdown_info := topdown_stage
477d2b20d1aSTang Haojin
478d2b20d1aSTang Haojin  val ifuRedirected = RegInit(VecInit(Seq.fill(FtqSize)(false.B)))
479d2b20d1aSTang Haojin
480d2b20d1aSTang Haojin  val backendRedirect = Wire(Valid(new BranchPredictionRedirect))
4812e1be6e1SSteve Gou  val backendRedirectReg = RegNext(backendRedirect)
48209c6f1ddSLingrui98
483df5b4b8eSYinan Xu  val stage2Flush = backendRedirect.valid
48409c6f1ddSLingrui98  val backendFlush = stage2Flush || RegNext(stage2Flush)
48509c6f1ddSLingrui98  val ifuFlush = Wire(Bool())
48609c6f1ddSLingrui98
48709c6f1ddSLingrui98  val flush = stage2Flush || RegNext(stage2Flush)
48809c6f1ddSLingrui98
48909c6f1ddSLingrui98  val allowBpuIn, allowToIfu = WireInit(false.B)
49009c6f1ddSLingrui98  val flushToIfu = !allowToIfu
491df5b4b8eSYinan Xu  allowBpuIn := !ifuFlush && !backendRedirect.valid && !backendRedirectReg.valid
492df5b4b8eSYinan Xu  allowToIfu := !ifuFlush && !backendRedirect.valid && !backendRedirectReg.valid
49309c6f1ddSLingrui98
494f56177cbSJenius  def copyNum = 5
495*89cc69c1STang Haojin  val bpuPtr, ifuPtr, ifuWbPtr, commPtr, robCommPtr = RegInit(FtqPtr(false.B, 0.U))
496c9bc5480SLingrui98  val ifuPtrPlus1 = RegInit(FtqPtr(false.B, 1.U))
4976bf9b30dSLingrui98  val ifuPtrPlus2 = RegInit(FtqPtr(false.B, 2.U))
4986bf9b30dSLingrui98  val commPtrPlus1 = RegInit(FtqPtr(false.B, 1.U))
499f56177cbSJenius  val copied_ifu_ptr = Seq.fill(copyNum)(RegInit(FtqPtr(false.B, 0.U)))
500dc270d3bSJenius  val copied_bpu_ptr = Seq.fill(copyNum)(RegInit(FtqPtr(false.B, 0.U)))
5016bf9b30dSLingrui98  require(FtqSize >= 4)
502c5c5edaeSJenius  val ifuPtr_write       = WireInit(ifuPtr)
503c5c5edaeSJenius  val ifuPtrPlus1_write  = WireInit(ifuPtrPlus1)
5046bf9b30dSLingrui98  val ifuPtrPlus2_write  = WireInit(ifuPtrPlus2)
505c5c5edaeSJenius  val ifuWbPtr_write     = WireInit(ifuWbPtr)
506c5c5edaeSJenius  val commPtr_write      = WireInit(commPtr)
5076bf9b30dSLingrui98  val commPtrPlus1_write = WireInit(commPtrPlus1)
508*89cc69c1STang Haojin  val robCommPtr_write   = WireInit(robCommPtr)
509c5c5edaeSJenius  ifuPtr       := ifuPtr_write
510c5c5edaeSJenius  ifuPtrPlus1  := ifuPtrPlus1_write
5116bf9b30dSLingrui98  ifuPtrPlus2  := ifuPtrPlus2_write
512c5c5edaeSJenius  ifuWbPtr     := ifuWbPtr_write
513c5c5edaeSJenius  commPtr      := commPtr_write
514f83ef67eSLingrui98  commPtrPlus1 := commPtrPlus1_write
515f56177cbSJenius  copied_ifu_ptr.map{ptr =>
516f56177cbSJenius    ptr := ifuPtr_write
517f56177cbSJenius    dontTouch(ptr)
518f56177cbSJenius  }
519*89cc69c1STang Haojin  robCommPtr   := robCommPtr_write
52009c6f1ddSLingrui98  val validEntries = distanceBetween(bpuPtr, commPtr)
52143aca6c2SGuokai Chen  val canCommit = Wire(Bool())
52209c6f1ddSLingrui98
52309c6f1ddSLingrui98  // **********************************************************************
52409c6f1ddSLingrui98  // **************************** enq from bpu ****************************
52509c6f1ddSLingrui98  // **********************************************************************
52643aca6c2SGuokai Chen  val new_entry_ready = validEntries < FtqSize.U || canCommit
52709c6f1ddSLingrui98  io.fromBpu.resp.ready := new_entry_ready
52809c6f1ddSLingrui98
52909c6f1ddSLingrui98  val bpu_s2_resp = io.fromBpu.resp.bits.s2
530cb4f77ceSLingrui98  val bpu_s3_resp = io.fromBpu.resp.bits.s3
53109c6f1ddSLingrui98  val bpu_s2_redirect = bpu_s2_resp.valid && bpu_s2_resp.hasRedirect
532cb4f77ceSLingrui98  val bpu_s3_redirect = bpu_s3_resp.valid && bpu_s3_resp.hasRedirect
53309c6f1ddSLingrui98
53409c6f1ddSLingrui98  io.toBpu.enq_ptr := bpuPtr
53509c6f1ddSLingrui98  val enq_fire = io.fromBpu.resp.fire() && allowBpuIn // from bpu s1
536cb4f77ceSLingrui98  val bpu_in_fire = (io.fromBpu.resp.fire() || bpu_s2_redirect || bpu_s3_redirect) && allowBpuIn
53709c6f1ddSLingrui98
538b37e4b45SLingrui98  val bpu_in_resp = io.fromBpu.resp.bits.selectedResp
539b37e4b45SLingrui98  val bpu_in_stage = io.fromBpu.resp.bits.selectedRespIdx
54009c6f1ddSLingrui98  val bpu_in_resp_ptr = Mux(bpu_in_stage === BP_S1, bpuPtr, bpu_in_resp.ftq_idx)
54109c6f1ddSLingrui98  val bpu_in_resp_idx = bpu_in_resp_ptr.value
54209c6f1ddSLingrui98
543378f00d9SJenius  // read ports:      prefetchReq ++  ifuReq1 + ifuReq2 + ifuReq3 + commitUpdate2 + commitUpdate
544378f00d9SJenius  val ftq_pc_mem = Module(new FtqPcMemWrapper(1))
5456bf9b30dSLingrui98  // resp from uBTB
546c5c5edaeSJenius  ftq_pc_mem.io.wen := bpu_in_fire
547c5c5edaeSJenius  ftq_pc_mem.io.waddr := bpu_in_resp_idx
548c5c5edaeSJenius  ftq_pc_mem.io.wdata.fromBranchPrediction(bpu_in_resp)
54909c6f1ddSLingrui98
55009c6f1ddSLingrui98  //                                                            ifuRedirect + backendRedirect + commit
55109c6f1ddSLingrui98  val ftq_redirect_sram = Module(new FtqNRSRAM(new Ftq_Redirect_SRAMEntry, 1+1+1))
55209c6f1ddSLingrui98  // these info is intended to enq at the last stage of bpu
55309c6f1ddSLingrui98  ftq_redirect_sram.io.wen := io.fromBpu.resp.bits.lastStage.valid
55409c6f1ddSLingrui98  ftq_redirect_sram.io.waddr := io.fromBpu.resp.bits.lastStage.ftq_idx.value
555c2d1ec7dSLingrui98  ftq_redirect_sram.io.wdata := io.fromBpu.resp.bits.last_stage_spec_info
55649cbc998SLingrui98  println(f"ftq redirect SRAM: entry ${ftq_redirect_sram.io.wdata.getWidth} * ${FtqSize} * 3")
55749cbc998SLingrui98  println(f"ftq redirect SRAM: ahead fh ${ftq_redirect_sram.io.wdata.afhob.getWidth} * ${FtqSize} * 3")
55809c6f1ddSLingrui98
55909c6f1ddSLingrui98  val ftq_meta_1r_sram = Module(new FtqNRSRAM(new Ftq_1R_SRAMEntry, 1))
56009c6f1ddSLingrui98  // these info is intended to enq at the last stage of bpu
56109c6f1ddSLingrui98  ftq_meta_1r_sram.io.wen := io.fromBpu.resp.bits.lastStage.valid
56209c6f1ddSLingrui98  ftq_meta_1r_sram.io.waddr := io.fromBpu.resp.bits.lastStage.ftq_idx.value
563c2d1ec7dSLingrui98  ftq_meta_1r_sram.io.wdata.meta := io.fromBpu.resp.bits.last_stage_meta
56409c6f1ddSLingrui98  //                                                            ifuRedirect + backendRedirect + commit
56509c6f1ddSLingrui98  val ftb_entry_mem = Module(new SyncDataModuleTemplate(new FTBEntry, FtqSize, 1+1+1, 1))
56609c6f1ddSLingrui98  ftb_entry_mem.io.wen(0) := io.fromBpu.resp.bits.lastStage.valid
56709c6f1ddSLingrui98  ftb_entry_mem.io.waddr(0) := io.fromBpu.resp.bits.lastStage.ftq_idx.value
568c2d1ec7dSLingrui98  ftb_entry_mem.io.wdata(0) := io.fromBpu.resp.bits.last_stage_ftb_entry
56909c6f1ddSLingrui98
57009c6f1ddSLingrui98
57109c6f1ddSLingrui98  // multi-write
572b0ed7239SLingrui98  val update_target = Reg(Vec(FtqSize, UInt(VAddrBits.W))) // could be taken target or fallThrough //TODO: remove this
5736bf9b30dSLingrui98  val newest_entry_target = Reg(UInt(VAddrBits.W))
5746bf9b30dSLingrui98  val newest_entry_ptr = Reg(new FtqPtr)
57509c6f1ddSLingrui98  val cfiIndex_vec = Reg(Vec(FtqSize, ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))))
57609c6f1ddSLingrui98  val mispredict_vec = Reg(Vec(FtqSize, Vec(PredictWidth, Bool())))
57709c6f1ddSLingrui98  val pred_stage = Reg(Vec(FtqSize, UInt(2.W)))
57809c6f1ddSLingrui98
57909c6f1ddSLingrui98  val c_invalid :: c_valid :: c_commited :: Nil = Enum(3)
58009c6f1ddSLingrui98  val commitStateQueue = RegInit(VecInit(Seq.fill(FtqSize) {
58109c6f1ddSLingrui98    VecInit(Seq.fill(PredictWidth)(c_invalid))
58209c6f1ddSLingrui98  }))
58309c6f1ddSLingrui98
58409c6f1ddSLingrui98  val f_to_send :: f_sent :: Nil = Enum(2)
58509c6f1ddSLingrui98  val entry_fetch_status = RegInit(VecInit(Seq.fill(FtqSize)(f_sent)))
58609c6f1ddSLingrui98
58709c6f1ddSLingrui98  val h_not_hit :: h_false_hit :: h_hit :: Nil = Enum(3)
58809c6f1ddSLingrui98  val entry_hit_status = RegInit(VecInit(Seq.fill(FtqSize)(h_not_hit)))
58909c6f1ddSLingrui98
590f63797a4SLingrui98  // modify registers one cycle later to cut critical path
591f63797a4SLingrui98  val last_cycle_bpu_in = RegNext(bpu_in_fire)
5926bf9b30dSLingrui98  val last_cycle_bpu_in_ptr = RegNext(bpu_in_resp_ptr)
5936bf9b30dSLingrui98  val last_cycle_bpu_in_idx = last_cycle_bpu_in_ptr.value
5946bf9b30dSLingrui98  val last_cycle_bpu_target = RegNext(bpu_in_resp.getTarget)
595f63797a4SLingrui98  val last_cycle_cfiIndex = RegNext(bpu_in_resp.cfiIndex)
596f63797a4SLingrui98  val last_cycle_bpu_in_stage = RegNext(bpu_in_stage)
597f56177cbSJenius
5987be982afSLingrui98  def extra_copyNum_for_commitStateQueue = 2
5997be982afSLingrui98  val copied_last_cycle_bpu_in = VecInit(Seq.fill(copyNum+extra_copyNum_for_commitStateQueue)(RegNext(bpu_in_fire)))
6007be982afSLingrui98  val copied_last_cycle_bpu_in_ptr_for_ftq = VecInit(Seq.fill(extra_copyNum_for_commitStateQueue)(RegNext(bpu_in_resp_ptr)))
601f56177cbSJenius
602f63797a4SLingrui98  when (last_cycle_bpu_in) {
603f63797a4SLingrui98    entry_fetch_status(last_cycle_bpu_in_idx) := f_to_send
604f63797a4SLingrui98    cfiIndex_vec(last_cycle_bpu_in_idx) := last_cycle_cfiIndex
605f63797a4SLingrui98    pred_stage(last_cycle_bpu_in_idx) := last_cycle_bpu_in_stage
6066bf9b30dSLingrui98
607b0ed7239SLingrui98    update_target(last_cycle_bpu_in_idx) := last_cycle_bpu_target // TODO: remove this
6086bf9b30dSLingrui98    newest_entry_target := last_cycle_bpu_target
6096bf9b30dSLingrui98    newest_entry_ptr := last_cycle_bpu_in_ptr
61009c6f1ddSLingrui98  }
61109c6f1ddSLingrui98
6127be982afSLingrui98  // reduce fanout by delay write for a cycle
6137be982afSLingrui98  when (RegNext(last_cycle_bpu_in)) {
6147be982afSLingrui98    mispredict_vec(RegNext(last_cycle_bpu_in_idx)) := WireInit(VecInit(Seq.fill(PredictWidth)(false.B)))
6157be982afSLingrui98  }
6167be982afSLingrui98
6177be982afSLingrui98  // reduce fanout using copied last_cycle_bpu_in and copied last_cycle_bpu_in_ptr
6187be982afSLingrui98  val copied_last_cycle_bpu_in_for_ftq = copied_last_cycle_bpu_in.takeRight(extra_copyNum_for_commitStateQueue)
6197be982afSLingrui98  copied_last_cycle_bpu_in_for_ftq.zip(copied_last_cycle_bpu_in_ptr_for_ftq).zipWithIndex.map {
6207be982afSLingrui98    case ((in, ptr), i) =>
6217be982afSLingrui98      when (in) {
6227be982afSLingrui98        val perSetEntries = FtqSize / extra_copyNum_for_commitStateQueue // 32
6237be982afSLingrui98        require(FtqSize % extra_copyNum_for_commitStateQueue == 0)
6247be982afSLingrui98        for (j <- 0 until perSetEntries) {
6259361b0c5SLingrui98          when (ptr.value === (i*perSetEntries+j).U) {
6267be982afSLingrui98            commitStateQueue(i*perSetEntries+j) := VecInit(Seq.fill(PredictWidth)(c_invalid))
6277be982afSLingrui98          }
6287be982afSLingrui98        }
6297be982afSLingrui98      }
6309361b0c5SLingrui98  }
6317be982afSLingrui98
632873dc383SLingrui98  // num cycle is fixed
633873dc383SLingrui98  io.toBackend.newest_entry_ptr := RegNext(newest_entry_ptr)
634873dc383SLingrui98  io.toBackend.newest_entry_target := RegNext(newest_entry_target)
635873dc383SLingrui98
636f63797a4SLingrui98
63709c6f1ddSLingrui98  bpuPtr := bpuPtr + enq_fire
638dc270d3bSJenius  copied_bpu_ptr.map(_ := bpuPtr + enq_fire)
639c9bc5480SLingrui98  when (io.toIfu.req.fire && allowToIfu) {
640c5c5edaeSJenius    ifuPtr_write := ifuPtrPlus1
6416bf9b30dSLingrui98    ifuPtrPlus1_write := ifuPtrPlus2
6426bf9b30dSLingrui98    ifuPtrPlus2_write := ifuPtrPlus2 + 1.U
643c9bc5480SLingrui98  }
64409c6f1ddSLingrui98
64509c6f1ddSLingrui98  // only use ftb result to assign hit status
64609c6f1ddSLingrui98  when (bpu_s2_resp.valid) {
647b37e4b45SLingrui98    entry_hit_status(bpu_s2_resp.ftq_idx.value) := Mux(bpu_s2_resp.full_pred.hit, h_hit, h_not_hit)
64809c6f1ddSLingrui98  }
64909c6f1ddSLingrui98
65009c6f1ddSLingrui98
6512f4a3aa4SLingrui98  io.toIfu.flushFromBpu.s2.valid := bpu_s2_redirect
65209c6f1ddSLingrui98  io.toIfu.flushFromBpu.s2.bits := bpu_s2_resp.ftq_idx
65309c6f1ddSLingrui98  when (bpu_s2_resp.valid && bpu_s2_resp.hasRedirect) {
65409c6f1ddSLingrui98    bpuPtr := bpu_s2_resp.ftq_idx + 1.U
655dc270d3bSJenius    copied_bpu_ptr.map(_ := bpu_s2_resp.ftq_idx + 1.U)
65609c6f1ddSLingrui98    // only when ifuPtr runs ahead of bpu s2 resp should we recover it
65709c6f1ddSLingrui98    when (!isBefore(ifuPtr, bpu_s2_resp.ftq_idx)) {
658c5c5edaeSJenius      ifuPtr_write := bpu_s2_resp.ftq_idx
659c5c5edaeSJenius      ifuPtrPlus1_write := bpu_s2_resp.ftq_idx + 1.U
6606bf9b30dSLingrui98      ifuPtrPlus2_write := bpu_s2_resp.ftq_idx + 2.U
66109c6f1ddSLingrui98    }
66209c6f1ddSLingrui98  }
66309c6f1ddSLingrui98
664cb4f77ceSLingrui98  io.toIfu.flushFromBpu.s3.valid := bpu_s3_redirect
665cb4f77ceSLingrui98  io.toIfu.flushFromBpu.s3.bits := bpu_s3_resp.ftq_idx
666cb4f77ceSLingrui98  when (bpu_s3_resp.valid && bpu_s3_resp.hasRedirect) {
667cb4f77ceSLingrui98    bpuPtr := bpu_s3_resp.ftq_idx + 1.U
668dc270d3bSJenius    copied_bpu_ptr.map(_ := bpu_s3_resp.ftq_idx + 1.U)
669cb4f77ceSLingrui98    // only when ifuPtr runs ahead of bpu s2 resp should we recover it
670cb4f77ceSLingrui98    when (!isBefore(ifuPtr, bpu_s3_resp.ftq_idx)) {
671c5c5edaeSJenius      ifuPtr_write := bpu_s3_resp.ftq_idx
672c5c5edaeSJenius      ifuPtrPlus1_write := bpu_s3_resp.ftq_idx + 1.U
6736bf9b30dSLingrui98      ifuPtrPlus2_write := bpu_s3_resp.ftq_idx + 2.U
674cb4f77ceSLingrui98    }
675cb4f77ceSLingrui98  }
676cb4f77ceSLingrui98
67709c6f1ddSLingrui98  XSError(isBefore(bpuPtr, ifuPtr) && !isFull(bpuPtr, ifuPtr), "\nifuPtr is before bpuPtr!\n")
6782448f137SGuokai Chen  XSError(isBefore(ifuWbPtr, commPtr) && !isFull(ifuWbPtr, commPtr), "\ncommPtr is before ifuWbPtr!\n")
67909c6f1ddSLingrui98
680dc270d3bSJenius  (0 until copyNum).map{i =>
681dc270d3bSJenius    XSError(copied_bpu_ptr(i) =/= bpuPtr, "\ncopiedBpuPtr is different from bpuPtr!\n")
682dc270d3bSJenius  }
683dc270d3bSJenius
68409c6f1ddSLingrui98  // ****************************************************************
68509c6f1ddSLingrui98  // **************************** to ifu ****************************
68609c6f1ddSLingrui98  // ****************************************************************
687f22cf846SJenius  // 0  for ifu, and 1-4 for ICache
688f56177cbSJenius  val bpu_in_bypass_buf = RegEnable(ftq_pc_mem.io.wdata, enable=bpu_in_fire)
689f56177cbSJenius  val copied_bpu_in_bypass_buf = VecInit(Seq.fill(copyNum)(RegEnable(ftq_pc_mem.io.wdata, enable=bpu_in_fire)))
690f56177cbSJenius  val bpu_in_bypass_buf_for_ifu = bpu_in_bypass_buf
69109c6f1ddSLingrui98  val bpu_in_bypass_ptr = RegNext(bpu_in_resp_ptr)
69209c6f1ddSLingrui98  val last_cycle_to_ifu_fire = RegNext(io.toIfu.req.fire)
69309c6f1ddSLingrui98
694f56177cbSJenius  val copied_bpu_in_bypass_ptr = VecInit(Seq.fill(copyNum)(RegNext(bpu_in_resp_ptr)))
695f56177cbSJenius  val copied_last_cycle_to_ifu_fire = VecInit(Seq.fill(copyNum)(RegNext(io.toIfu.req.fire)))
69688bc4f90SLingrui98
69709c6f1ddSLingrui98  // read pc and target
6986bf9b30dSLingrui98  ftq_pc_mem.io.ifuPtr_w       := ifuPtr_write
6996bf9b30dSLingrui98  ftq_pc_mem.io.ifuPtrPlus1_w  := ifuPtrPlus1_write
7006bf9b30dSLingrui98  ftq_pc_mem.io.ifuPtrPlus2_w  := ifuPtrPlus2_write
7016bf9b30dSLingrui98  ftq_pc_mem.io.commPtr_w      := commPtr_write
7026bf9b30dSLingrui98  ftq_pc_mem.io.commPtrPlus1_w := commPtrPlus1_write
703c5c5edaeSJenius
70409c6f1ddSLingrui98
7055ff19bd8SLingrui98  io.toIfu.req.bits.ftqIdx := ifuPtr
706f63797a4SLingrui98
707f56177cbSJenius  val toICachePcBundle = Wire(Vec(copyNum,new Ftq_RF_Components))
708dc270d3bSJenius  val toICacheEntryToSend = Wire(Vec(copyNum,Bool()))
709b37e4b45SLingrui98  val toIfuPcBundle = Wire(new Ftq_RF_Components)
710f63797a4SLingrui98  val entry_is_to_send = WireInit(entry_fetch_status(ifuPtr.value) === f_to_send)
711f63797a4SLingrui98  val entry_ftq_offset = WireInit(cfiIndex_vec(ifuPtr.value))
7126bf9b30dSLingrui98  val entry_next_addr  = Wire(UInt(VAddrBits.W))
713b004fa13SJenius
714f56177cbSJenius  val pc_mem_ifu_ptr_rdata   = VecInit(Seq.fill(copyNum)(RegNext(ftq_pc_mem.io.ifuPtr_rdata)))
715f56177cbSJenius  val pc_mem_ifu_plus1_rdata = VecInit(Seq.fill(copyNum)(RegNext(ftq_pc_mem.io.ifuPtrPlus1_rdata)))
716b0ed7239SLingrui98  val diff_entry_next_addr = WireInit(update_target(ifuPtr.value)) //TODO: remove this
717f63797a4SLingrui98
718dc270d3bSJenius  val copied_ifu_plus1_to_send = VecInit(Seq.fill(copyNum)(RegNext(entry_fetch_status(ifuPtrPlus1.value) === f_to_send) || RegNext(last_cycle_bpu_in && bpu_in_bypass_ptr === (ifuPtrPlus1))))
719dc270d3bSJenius  val copied_ifu_ptr_to_send   = VecInit(Seq.fill(copyNum)(RegNext(entry_fetch_status(ifuPtr.value) === f_to_send) || RegNext(last_cycle_bpu_in && bpu_in_bypass_ptr === ifuPtr)))
720dc270d3bSJenius
721f56177cbSJenius  for(i <- 0 until copyNum){
722f56177cbSJenius    when(copied_last_cycle_bpu_in(i) && copied_bpu_in_bypass_ptr(i) === copied_ifu_ptr(i)){
723f56177cbSJenius      toICachePcBundle(i) := copied_bpu_in_bypass_buf(i)
724dc270d3bSJenius      toICacheEntryToSend(i)   := true.B
725f56177cbSJenius    }.elsewhen(copied_last_cycle_to_ifu_fire(i)){
726f56177cbSJenius      toICachePcBundle(i) := pc_mem_ifu_plus1_rdata(i)
727dc270d3bSJenius      toICacheEntryToSend(i)   := copied_ifu_plus1_to_send(i)
728f56177cbSJenius    }.otherwise{
729f56177cbSJenius      toICachePcBundle(i) := pc_mem_ifu_ptr_rdata(i)
730dc270d3bSJenius      toICacheEntryToSend(i)   := copied_ifu_ptr_to_send(i)
731f56177cbSJenius    }
732f56177cbSJenius  }
733f56177cbSJenius
734873dc383SLingrui98  // TODO: reconsider target address bypass logic
73509c6f1ddSLingrui98  when (last_cycle_bpu_in && bpu_in_bypass_ptr === ifuPtr) {
73688bc4f90SLingrui98    toIfuPcBundle := bpu_in_bypass_buf_for_ifu
737f678dd91SSteve Gou    entry_is_to_send := true.B
7386bf9b30dSLingrui98    entry_next_addr := last_cycle_bpu_target
739f63797a4SLingrui98    entry_ftq_offset := last_cycle_cfiIndex
740b0ed7239SLingrui98    diff_entry_next_addr := last_cycle_bpu_target // TODO: remove this
74109c6f1ddSLingrui98  }.elsewhen (last_cycle_to_ifu_fire) {
742c5c5edaeSJenius    toIfuPcBundle := RegNext(ftq_pc_mem.io.ifuPtrPlus1_rdata)
743c5c5edaeSJenius    entry_is_to_send := RegNext(entry_fetch_status(ifuPtrPlus1.value) === f_to_send) ||
744c5c5edaeSJenius                        RegNext(last_cycle_bpu_in && bpu_in_bypass_ptr === (ifuPtrPlus1)) // reduce potential bubbles
745ed434d67SLingrui98    entry_next_addr := Mux(last_cycle_bpu_in && bpu_in_bypass_ptr === (ifuPtrPlus1),
74688bc4f90SLingrui98                          bpu_in_bypass_buf_for_ifu.startAddr,
747fef810c0SLingrui98                          Mux(ifuPtr === newest_entry_ptr,
7486bf9b30dSLingrui98                            newest_entry_target,
749f83ef67eSLingrui98                            RegNext(ftq_pc_mem.io.ifuPtrPlus2_rdata.startAddr))) // ifuPtr+2
750c5c5edaeSJenius  }.otherwise {
751c5c5edaeSJenius    toIfuPcBundle := RegNext(ftq_pc_mem.io.ifuPtr_rdata)
75228f2cf58SLingrui98    entry_is_to_send := RegNext(entry_fetch_status(ifuPtr.value) === f_to_send) ||
75328f2cf58SLingrui98                        RegNext(last_cycle_bpu_in && bpu_in_bypass_ptr === ifuPtr) // reduce potential bubbles
7546bf9b30dSLingrui98    entry_next_addr := Mux(last_cycle_bpu_in && bpu_in_bypass_ptr === (ifuPtrPlus1),
75588bc4f90SLingrui98                          bpu_in_bypass_buf_for_ifu.startAddr,
756fef810c0SLingrui98                          Mux(ifuPtr === newest_entry_ptr,
7576bf9b30dSLingrui98                            newest_entry_target,
758f83ef67eSLingrui98                            RegNext(ftq_pc_mem.io.ifuPtrPlus1_rdata.startAddr))) // ifuPtr+1
75909c6f1ddSLingrui98  }
76009c6f1ddSLingrui98
761f678dd91SSteve Gou  io.toIfu.req.valid := entry_is_to_send && ifuPtr =/= bpuPtr
762f63797a4SLingrui98  io.toIfu.req.bits.nextStartAddr := entry_next_addr
763f63797a4SLingrui98  io.toIfu.req.bits.ftqOffset := entry_ftq_offset
764b37e4b45SLingrui98  io.toIfu.req.bits.fromFtqPcBundle(toIfuPcBundle)
765c5c5edaeSJenius
766c5c5edaeSJenius  io.toICache.req.valid := entry_is_to_send && ifuPtr =/= bpuPtr
767dc270d3bSJenius  io.toICache.req.bits.readValid.zipWithIndex.map{case(copy, i) => copy := toICacheEntryToSend(i) && copied_ifu_ptr(i) =/= copied_bpu_ptr(i)}
768b004fa13SJenius  io.toICache.req.bits.pcMemRead.zipWithIndex.map{case(copy,i) => copy.fromFtqPcBundle(toICachePcBundle(i))}
769b004fa13SJenius  // io.toICache.req.bits.bypassSelect := last_cycle_bpu_in && bpu_in_bypass_ptr === ifuPtr
770b004fa13SJenius  // io.toICache.req.bits.bpuBypassWrite.zipWithIndex.map{case(bypassWrtie, i) =>
771b004fa13SJenius  //   bypassWrtie.startAddr := bpu_in_bypass_buf.tail(i).startAddr
772b004fa13SJenius  //   bypassWrtie.nextlineStart := bpu_in_bypass_buf.tail(i).nextLineAddr
773b004fa13SJenius  // }
774f22cf846SJenius
775b0ed7239SLingrui98  // TODO: remove this
776b0ed7239SLingrui98  XSError(io.toIfu.req.valid && diff_entry_next_addr =/= entry_next_addr,
7775a674179SLingrui98          p"\nifu_req_target wrong! ifuPtr: ${ifuPtr}, entry_next_addr: ${Hexadecimal(entry_next_addr)} diff_entry_next_addr: ${Hexadecimal(diff_entry_next_addr)}\n")
778b0ed7239SLingrui98
77909c6f1ddSLingrui98  // when fall through is smaller in value than start address, there must be a false hit
780b37e4b45SLingrui98  when (toIfuPcBundle.fallThruError && entry_hit_status(ifuPtr.value) === h_hit) {
78109c6f1ddSLingrui98    when (io.toIfu.req.fire &&
782cb4f77ceSLingrui98      !(bpu_s2_redirect && bpu_s2_resp.ftq_idx === ifuPtr) &&
783cb4f77ceSLingrui98      !(bpu_s3_redirect && bpu_s3_resp.ftq_idx === ifuPtr)
78409c6f1ddSLingrui98    ) {
78509c6f1ddSLingrui98      entry_hit_status(ifuPtr.value) := h_false_hit
786352db50aSLingrui98      // XSError(true.B, "FTB false hit by fallThroughError, startAddr: %x, fallTHru: %x\n", io.toIfu.req.bits.startAddr, io.toIfu.req.bits.nextStartAddr)
78709c6f1ddSLingrui98    }
788b37e4b45SLingrui98    XSDebug(true.B, "fallThruError! start:%x, fallThru:%x\n", io.toIfu.req.bits.startAddr, io.toIfu.req.bits.nextStartAddr)
78909c6f1ddSLingrui98  }
79009c6f1ddSLingrui98
791a60a2901SLingrui98  XSPerfAccumulate(f"fall_through_error_to_ifu", toIfuPcBundle.fallThruError && entry_hit_status(ifuPtr.value) === h_hit &&
792a60a2901SLingrui98    io.toIfu.req.fire && !(bpu_s2_redirect && bpu_s2_resp.ftq_idx === ifuPtr) && !(bpu_s3_redirect && bpu_s3_resp.ftq_idx === ifuPtr))
793a60a2901SLingrui98
79409c6f1ddSLingrui98  val ifu_req_should_be_flushed =
795cb4f77ceSLingrui98    io.toIfu.flushFromBpu.shouldFlushByStage2(io.toIfu.req.bits.ftqIdx) ||
796cb4f77ceSLingrui98    io.toIfu.flushFromBpu.shouldFlushByStage3(io.toIfu.req.bits.ftqIdx)
79709c6f1ddSLingrui98
79809c6f1ddSLingrui98    when (io.toIfu.req.fire && !ifu_req_should_be_flushed) {
79909c6f1ddSLingrui98      entry_fetch_status(ifuPtr.value) := f_sent
80009c6f1ddSLingrui98    }
80109c6f1ddSLingrui98
80209c6f1ddSLingrui98  // *********************************************************************
80309c6f1ddSLingrui98  // **************************** wb from ifu ****************************
80409c6f1ddSLingrui98  // *********************************************************************
80509c6f1ddSLingrui98  val pdWb = io.fromIfu.pdWb
80609c6f1ddSLingrui98  val pds = pdWb.bits.pd
80709c6f1ddSLingrui98  val ifu_wb_valid = pdWb.valid
80809c6f1ddSLingrui98  val ifu_wb_idx = pdWb.bits.ftqIdx.value
80909c6f1ddSLingrui98  // read ports:                                                         commit update
81009c6f1ddSLingrui98  val ftq_pd_mem = Module(new SyncDataModuleTemplate(new Ftq_pd_Entry, FtqSize, 1, 1))
81109c6f1ddSLingrui98  ftq_pd_mem.io.wen(0) := ifu_wb_valid
81209c6f1ddSLingrui98  ftq_pd_mem.io.waddr(0) := pdWb.bits.ftqIdx.value
81309c6f1ddSLingrui98  ftq_pd_mem.io.wdata(0).fromPdWb(pdWb.bits)
81409c6f1ddSLingrui98
81509c6f1ddSLingrui98  val hit_pd_valid = entry_hit_status(ifu_wb_idx) === h_hit && ifu_wb_valid
81609c6f1ddSLingrui98  val hit_pd_mispred = hit_pd_valid && pdWb.bits.misOffset.valid
81709c6f1ddSLingrui98  val hit_pd_mispred_reg = RegNext(hit_pd_mispred, init=false.B)
818005e809bSJiuyang Liu  val pd_reg       = RegEnable(pds,             pdWb.valid)
819005e809bSJiuyang Liu  val start_pc_reg = RegEnable(pdWb.bits.pc(0), pdWb.valid)
820005e809bSJiuyang Liu  val wb_idx_reg   = RegEnable(ifu_wb_idx,      pdWb.valid)
82109c6f1ddSLingrui98
82209c6f1ddSLingrui98  when (ifu_wb_valid) {
82309c6f1ddSLingrui98    val comm_stq_wen = VecInit(pds.map(_.valid).zip(pdWb.bits.instrRange).map{
82409c6f1ddSLingrui98      case (v, inRange) => v && inRange
82509c6f1ddSLingrui98    })
82609c6f1ddSLingrui98    (commitStateQueue(ifu_wb_idx) zip comm_stq_wen).map{
82709c6f1ddSLingrui98      case (qe, v) => when (v) { qe := c_valid }
82809c6f1ddSLingrui98    }
82909c6f1ddSLingrui98  }
83009c6f1ddSLingrui98
831c5c5edaeSJenius  when (ifu_wb_valid) {
832c5c5edaeSJenius    ifuWbPtr_write := ifuWbPtr + 1.U
833c5c5edaeSJenius  }
83409c6f1ddSLingrui98
835f21bbcb2SGuokai Chen  XSError(ifu_wb_valid && isAfter(pdWb.bits.ftqIdx, ifuPtr), "IFU returned a predecode before its req, check IFU")
836f21bbcb2SGuokai Chen
83709c6f1ddSLingrui98  ftb_entry_mem.io.raddr.head := ifu_wb_idx
83809c6f1ddSLingrui98  val has_false_hit = WireInit(false.B)
83909c6f1ddSLingrui98  when (RegNext(hit_pd_valid)) {
84009c6f1ddSLingrui98    // check for false hit
84109c6f1ddSLingrui98    val pred_ftb_entry = ftb_entry_mem.io.rdata.head
842eeb5ff92SLingrui98    val brSlots = pred_ftb_entry.brSlots
843eeb5ff92SLingrui98    val tailSlot = pred_ftb_entry.tailSlot
84409c6f1ddSLingrui98    // we check cfis that bpu predicted
84509c6f1ddSLingrui98
846eeb5ff92SLingrui98    // bpu predicted branches but denied by predecode
847eeb5ff92SLingrui98    val br_false_hit =
848eeb5ff92SLingrui98      brSlots.map{
849eeb5ff92SLingrui98        s => s.valid && !(pd_reg(s.offset).valid && pd_reg(s.offset).isBr)
850eeb5ff92SLingrui98      }.reduce(_||_) ||
851b37e4b45SLingrui98      (tailSlot.valid && pred_ftb_entry.tailSlot.sharing &&
852eeb5ff92SLingrui98        !(pd_reg(tailSlot.offset).valid && pd_reg(tailSlot.offset).isBr))
853eeb5ff92SLingrui98
854eeb5ff92SLingrui98    val jmpOffset = tailSlot.offset
85509c6f1ddSLingrui98    val jmp_pd = pd_reg(jmpOffset)
85609c6f1ddSLingrui98    val jal_false_hit = pred_ftb_entry.jmpValid &&
85709c6f1ddSLingrui98      ((pred_ftb_entry.isJal  && !(jmp_pd.valid && jmp_pd.isJal)) ||
85809c6f1ddSLingrui98       (pred_ftb_entry.isJalr && !(jmp_pd.valid && jmp_pd.isJalr)) ||
85909c6f1ddSLingrui98       (pred_ftb_entry.isCall && !(jmp_pd.valid && jmp_pd.isCall)) ||
86009c6f1ddSLingrui98       (pred_ftb_entry.isRet  && !(jmp_pd.valid && jmp_pd.isRet))
86109c6f1ddSLingrui98      )
86209c6f1ddSLingrui98
86309c6f1ddSLingrui98    has_false_hit := br_false_hit || jal_false_hit || hit_pd_mispred_reg
86465fddcf0Szoujr    XSDebug(has_false_hit, "FTB false hit by br or jal or hit_pd, startAddr: %x\n", pdWb.bits.pc(0))
86565fddcf0Szoujr
866352db50aSLingrui98    // assert(!has_false_hit)
86709c6f1ddSLingrui98  }
86809c6f1ddSLingrui98
86909c6f1ddSLingrui98  when (has_false_hit) {
87009c6f1ddSLingrui98    entry_hit_status(wb_idx_reg) := h_false_hit
87109c6f1ddSLingrui98  }
87209c6f1ddSLingrui98
87309c6f1ddSLingrui98
87409c6f1ddSLingrui98  // **********************************************************************
875b56f947eSYinan Xu  // ***************************** to backend *****************************
87609c6f1ddSLingrui98  // **********************************************************************
877b56f947eSYinan Xu  // to backend pc mem / target
878b56f947eSYinan Xu  io.toBackend.pc_mem_wen   := RegNext(last_cycle_bpu_in)
879b56f947eSYinan Xu  io.toBackend.pc_mem_waddr := RegNext(last_cycle_bpu_in_idx)
88088bc4f90SLingrui98  io.toBackend.pc_mem_wdata := RegNext(bpu_in_bypass_buf_for_ifu)
88109c6f1ddSLingrui98
88209c6f1ddSLingrui98  // *******************************************************************************
88309c6f1ddSLingrui98  // **************************** redirect from backend ****************************
88409c6f1ddSLingrui98  // *******************************************************************************
88509c6f1ddSLingrui98
88609c6f1ddSLingrui98  // redirect read cfiInfo, couples to redirectGen s2
8872e1be6e1SSteve Gou  ftq_redirect_sram.io.ren.init.last := backendRedirect.valid
8882e1be6e1SSteve Gou  ftq_redirect_sram.io.raddr.init.last := backendRedirect.bits.ftqIdx.value
88909c6f1ddSLingrui98
8902e1be6e1SSteve Gou  ftb_entry_mem.io.raddr.init.last := backendRedirect.bits.ftqIdx.value
89109c6f1ddSLingrui98
89209c6f1ddSLingrui98  val stage3CfiInfo = ftq_redirect_sram.io.rdata.init.last
893df5b4b8eSYinan Xu  val fromBackendRedirect = WireInit(backendRedirectReg)
89409c6f1ddSLingrui98  val backendRedirectCfi = fromBackendRedirect.bits.cfiUpdate
89509c6f1ddSLingrui98  backendRedirectCfi.fromFtqRedirectSram(stage3CfiInfo)
89609c6f1ddSLingrui98
897d2b20d1aSTang Haojin
89809c6f1ddSLingrui98  val r_ftb_entry = ftb_entry_mem.io.rdata.init.last
89909c6f1ddSLingrui98  val r_ftqOffset = fromBackendRedirect.bits.ftqOffset
90009c6f1ddSLingrui98
901d2b20d1aSTang Haojin  backendRedirectCfi.br_hit := r_ftb_entry.brIsSaved(r_ftqOffset)
902d2b20d1aSTang Haojin  backendRedirectCfi.jr_hit := r_ftb_entry.isJalr && r_ftb_entry.tailSlot.offset === r_ftqOffset
903d2b20d1aSTang Haojin  backendRedirectCfi.sc_hit := backendRedirectCfi.br_hit && Mux(r_ftb_entry.brSlots(0).offset === r_ftqOffset,
904d2b20d1aSTang Haojin      r_ftb_entry.brSlots(0).sc, r_ftb_entry.tailSlot.sc)
905d2b20d1aSTang Haojin
90609c6f1ddSLingrui98  when (entry_hit_status(fromBackendRedirect.bits.ftqIdx.value) === h_hit) {
90709c6f1ddSLingrui98    backendRedirectCfi.shift := PopCount(r_ftb_entry.getBrMaskByOffset(r_ftqOffset)) +&
90809c6f1ddSLingrui98      (backendRedirectCfi.pd.isBr && !r_ftb_entry.brIsSaved(r_ftqOffset) &&
909eeb5ff92SLingrui98      !r_ftb_entry.newBrCanNotInsert(r_ftqOffset))
91009c6f1ddSLingrui98
91109c6f1ddSLingrui98    backendRedirectCfi.addIntoHist := backendRedirectCfi.pd.isBr && (r_ftb_entry.brIsSaved(r_ftqOffset) ||
912eeb5ff92SLingrui98        !r_ftb_entry.newBrCanNotInsert(r_ftqOffset))
91309c6f1ddSLingrui98  }.otherwise {
91409c6f1ddSLingrui98    backendRedirectCfi.shift := (backendRedirectCfi.pd.isBr && backendRedirectCfi.taken).asUInt
91509c6f1ddSLingrui98    backendRedirectCfi.addIntoHist := backendRedirectCfi.pd.isBr.asUInt
91609c6f1ddSLingrui98  }
91709c6f1ddSLingrui98
91809c6f1ddSLingrui98
91909c6f1ddSLingrui98  // ***************************************************************************
92009c6f1ddSLingrui98  // **************************** redirect from ifu ****************************
92109c6f1ddSLingrui98  // ***************************************************************************
922d2b20d1aSTang Haojin  val fromIfuRedirect = WireInit(0.U.asTypeOf(Valid(new BranchPredictionRedirect)))
92309c6f1ddSLingrui98  fromIfuRedirect.valid := pdWb.valid && pdWb.bits.misOffset.valid && !backendFlush
92409c6f1ddSLingrui98  fromIfuRedirect.bits.ftqIdx := pdWb.bits.ftqIdx
92509c6f1ddSLingrui98  fromIfuRedirect.bits.ftqOffset := pdWb.bits.misOffset.bits
92609c6f1ddSLingrui98  fromIfuRedirect.bits.level := RedirectLevel.flushAfter
927d2b20d1aSTang Haojin  fromIfuRedirect.bits.BTBMissBubble := true.B
928d2b20d1aSTang Haojin  fromIfuRedirect.bits.debugIsMemVio := false.B
929d2b20d1aSTang Haojin  fromIfuRedirect.bits.debugIsCtrl := false.B
93009c6f1ddSLingrui98
93109c6f1ddSLingrui98  val ifuRedirectCfiUpdate = fromIfuRedirect.bits.cfiUpdate
93209c6f1ddSLingrui98  ifuRedirectCfiUpdate.pc := pdWb.bits.pc(pdWb.bits.misOffset.bits)
93309c6f1ddSLingrui98  ifuRedirectCfiUpdate.pd := pdWb.bits.pd(pdWb.bits.misOffset.bits)
93409c6f1ddSLingrui98  ifuRedirectCfiUpdate.predTaken := cfiIndex_vec(pdWb.bits.ftqIdx.value).valid
93509c6f1ddSLingrui98  ifuRedirectCfiUpdate.target := pdWb.bits.target
93609c6f1ddSLingrui98  ifuRedirectCfiUpdate.taken := pdWb.bits.cfiOffset.valid
93709c6f1ddSLingrui98  ifuRedirectCfiUpdate.isMisPred := pdWb.bits.misOffset.valid
93809c6f1ddSLingrui98
939d2b20d1aSTang Haojin  val ifuRedirectReg = RegNext(fromIfuRedirect, init=0.U.asTypeOf(Valid(new BranchPredictionRedirect)))
94009c6f1ddSLingrui98  val ifuRedirectToBpu = WireInit(ifuRedirectReg)
94109c6f1ddSLingrui98  ifuFlush := fromIfuRedirect.valid || ifuRedirectToBpu.valid
94209c6f1ddSLingrui98
94309c6f1ddSLingrui98  ftq_redirect_sram.io.ren.head := fromIfuRedirect.valid
94409c6f1ddSLingrui98  ftq_redirect_sram.io.raddr.head := fromIfuRedirect.bits.ftqIdx.value
94509c6f1ddSLingrui98
94609c6f1ddSLingrui98  ftb_entry_mem.io.raddr.head := fromIfuRedirect.bits.ftqIdx.value
94709c6f1ddSLingrui98
94809c6f1ddSLingrui98  val toBpuCfi = ifuRedirectToBpu.bits.cfiUpdate
94909c6f1ddSLingrui98  toBpuCfi.fromFtqRedirectSram(ftq_redirect_sram.io.rdata.head)
95009c6f1ddSLingrui98  when (ifuRedirectReg.bits.cfiUpdate.pd.isRet) {
95109c6f1ddSLingrui98    toBpuCfi.target := toBpuCfi.rasEntry.retAddr
95209c6f1ddSLingrui98  }
95309c6f1ddSLingrui98
954d2b20d1aSTang Haojin  when (ifuRedirectReg.valid) {
955d2b20d1aSTang Haojin    ifuRedirected(ifuRedirectReg.bits.ftqIdx.value) := true.B
956d2b20d1aSTang Haojin  } .elsewhen(RegNext(pdWb.valid)) {
957d2b20d1aSTang Haojin    // if pdWb and no redirect, set to false
958d2b20d1aSTang Haojin    ifuRedirected(last_cycle_bpu_in_ptr.value) := false.B
959d2b20d1aSTang Haojin  }
960d2b20d1aSTang Haojin
96109c6f1ddSLingrui98  // *********************************************************************
96209c6f1ddSLingrui98  // **************************** wb from exu ****************************
96309c6f1ddSLingrui98  // *********************************************************************
96409c6f1ddSLingrui98
965d2b20d1aSTang Haojin  backendRedirect.valid := io.fromBackend.redirect.valid
966d2b20d1aSTang Haojin  backendRedirect.bits.connectRedirect(io.fromBackend.redirect.bits)
967d2b20d1aSTang Haojin  backendRedirect.bits.BTBMissBubble := false.B
968d2b20d1aSTang Haojin
9692e1be6e1SSteve Gou
97009c6f1ddSLingrui98  def extractRedirectInfo(wb: Valid[Redirect]) = {
9716bf9b30dSLingrui98    val ftqPtr = wb.bits.ftqIdx
97209c6f1ddSLingrui98    val ftqOffset = wb.bits.ftqOffset
97309c6f1ddSLingrui98    val taken = wb.bits.cfiUpdate.taken
97409c6f1ddSLingrui98    val mispred = wb.bits.cfiUpdate.isMisPred
9756bf9b30dSLingrui98    (wb.valid, ftqPtr, ftqOffset, taken, mispred)
97609c6f1ddSLingrui98  }
97709c6f1ddSLingrui98
97809c6f1ddSLingrui98  // fix mispredict entry
97909c6f1ddSLingrui98  val lastIsMispredict = RegNext(
980df5b4b8eSYinan Xu    backendRedirect.valid && backendRedirect.bits.level === RedirectLevel.flushAfter, init = false.B
98109c6f1ddSLingrui98  )
98209c6f1ddSLingrui98
98309c6f1ddSLingrui98  def updateCfiInfo(redirect: Valid[Redirect], isBackend: Boolean = true) = {
9846bf9b30dSLingrui98    val (r_valid, r_ptr, r_offset, r_taken, r_mispred) = extractRedirectInfo(redirect)
9856bf9b30dSLingrui98    val r_idx = r_ptr.value
98609c6f1ddSLingrui98    val cfiIndex_bits_wen = r_valid && r_taken && r_offset < cfiIndex_vec(r_idx).bits
98709c6f1ddSLingrui98    val cfiIndex_valid_wen = r_valid && r_offset === cfiIndex_vec(r_idx).bits
98809c6f1ddSLingrui98    when (cfiIndex_bits_wen || cfiIndex_valid_wen) {
98909c6f1ddSLingrui98      cfiIndex_vec(r_idx).valid := cfiIndex_bits_wen || cfiIndex_valid_wen && r_taken
9903f88c020SGuokai Chen    } .elsewhen (r_valid && !r_taken && r_offset =/= cfiIndex_vec(r_idx).bits) {
9913f88c020SGuokai Chen      cfiIndex_vec(r_idx).valid :=false.B
99209c6f1ddSLingrui98    }
99309c6f1ddSLingrui98    when (cfiIndex_bits_wen) {
99409c6f1ddSLingrui98      cfiIndex_vec(r_idx).bits := r_offset
99509c6f1ddSLingrui98    }
9966bf9b30dSLingrui98    newest_entry_target := redirect.bits.cfiUpdate.target
997873dc383SLingrui98    newest_entry_ptr := r_ptr
998b0ed7239SLingrui98    update_target(r_idx) := redirect.bits.cfiUpdate.target // TODO: remove this
99909c6f1ddSLingrui98    if (isBackend) {
100009c6f1ddSLingrui98      mispredict_vec(r_idx)(r_offset) := r_mispred
100109c6f1ddSLingrui98    }
100209c6f1ddSLingrui98  }
100309c6f1ddSLingrui98
100481e362d8SLingrui98  when(backendRedirectReg.valid) {
1005df5b4b8eSYinan Xu    updateCfiInfo(backendRedirectReg)
100609c6f1ddSLingrui98  }.elsewhen (ifuRedirectToBpu.valid) {
100709c6f1ddSLingrui98    updateCfiInfo(ifuRedirectToBpu, isBackend=false)
100809c6f1ddSLingrui98  }
100909c6f1ddSLingrui98
1010d2b20d1aSTang Haojin  when (backendRedirectReg.valid) {
1011d2b20d1aSTang Haojin    when (backendRedirectReg.bits.ControlRedirectBubble) {
1012d2b20d1aSTang Haojin      when (fromBackendRedirect.bits.ControlBTBMissBubble) {
1013d2b20d1aSTang Haojin        topdown_stage.reasons(TopDownCounters.BTBMissBubble.id) := true.B
1014d2b20d1aSTang Haojin        io.toIfu.req.bits.topdown_info.reasons(TopDownCounters.BTBMissBubble.id) := true.B
1015d2b20d1aSTang Haojin      } .elsewhen (fromBackendRedirect.bits.TAGEMissBubble) {
1016d2b20d1aSTang Haojin        topdown_stage.reasons(TopDownCounters.TAGEMissBubble.id) := true.B
1017d2b20d1aSTang Haojin        io.toIfu.req.bits.topdown_info.reasons(TopDownCounters.TAGEMissBubble.id) := true.B
1018d2b20d1aSTang Haojin      } .elsewhen (fromBackendRedirect.bits.SCMissBubble) {
1019d2b20d1aSTang Haojin        topdown_stage.reasons(TopDownCounters.SCMissBubble.id) := true.B
1020d2b20d1aSTang Haojin        io.toIfu.req.bits.topdown_info.reasons(TopDownCounters.SCMissBubble.id) := true.B
1021d2b20d1aSTang Haojin      } .elsewhen (fromBackendRedirect.bits.ITTAGEMissBubble) {
1022d2b20d1aSTang Haojin        topdown_stage.reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B
1023d2b20d1aSTang Haojin        io.toIfu.req.bits.topdown_info.reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B
1024d2b20d1aSTang Haojin      } .elsewhen (fromBackendRedirect.bits.RASMissBubble) {
1025d2b20d1aSTang Haojin        topdown_stage.reasons(TopDownCounters.RASMissBubble.id) := true.B
1026d2b20d1aSTang Haojin        io.toIfu.req.bits.topdown_info.reasons(TopDownCounters.RASMissBubble.id) := true.B
1027d2b20d1aSTang Haojin      }
1028d2b20d1aSTang Haojin
1029d2b20d1aSTang Haojin
1030d2b20d1aSTang Haojin    } .elsewhen (backendRedirectReg.bits.MemVioRedirectBubble) {
1031d2b20d1aSTang Haojin      topdown_stage.reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B
1032d2b20d1aSTang Haojin      io.toIfu.req.bits.topdown_info.reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B
1033d2b20d1aSTang Haojin    } .otherwise {
1034d2b20d1aSTang Haojin      topdown_stage.reasons(TopDownCounters.OtherRedirectBubble.id) := true.B
1035d2b20d1aSTang Haojin      io.toIfu.req.bits.topdown_info.reasons(TopDownCounters.OtherRedirectBubble.id) := true.B
1036d2b20d1aSTang Haojin    }
1037d2b20d1aSTang Haojin  } .elsewhen (ifuRedirectReg.valid) {
1038d2b20d1aSTang Haojin    topdown_stage.reasons(TopDownCounters.BTBMissBubble.id) := true.B
1039d2b20d1aSTang Haojin    io.toIfu.req.bits.topdown_info.reasons(TopDownCounters.BTBMissBubble.id) := true.B
1040d2b20d1aSTang Haojin  }
1041d2b20d1aSTang Haojin
1042d2b20d1aSTang Haojin  io.ControlBTBMissBubble := fromBackendRedirect.bits.ControlBTBMissBubble
1043d2b20d1aSTang Haojin  io.TAGEMissBubble := fromBackendRedirect.bits.TAGEMissBubble
1044d2b20d1aSTang Haojin  io.SCMissBubble := fromBackendRedirect.bits.SCMissBubble
1045d2b20d1aSTang Haojin  io.ITTAGEMissBubble := fromBackendRedirect.bits.ITTAGEMissBubble
1046d2b20d1aSTang Haojin  io.RASMissBubble := fromBackendRedirect.bits.RASMissBubble
1047d2b20d1aSTang Haojin
104809c6f1ddSLingrui98  // ***********************************************************************************
104909c6f1ddSLingrui98  // **************************** flush ptr and state queue ****************************
105009c6f1ddSLingrui98  // ***********************************************************************************
105109c6f1ddSLingrui98
1052df5b4b8eSYinan Xu  val redirectVec = VecInit(backendRedirect, fromIfuRedirect)
105309c6f1ddSLingrui98
105409c6f1ddSLingrui98  // when redirect, we should reset ptrs and status queues
105509c6f1ddSLingrui98  when(redirectVec.map(r => r.valid).reduce(_||_)){
10562f4a3aa4SLingrui98    val r = PriorityMux(redirectVec.map(r => (r.valid -> r.bits)))
105709c6f1ddSLingrui98    val notIfu = redirectVec.dropRight(1).map(r => r.valid).reduce(_||_)
10582f4a3aa4SLingrui98    val (idx, offset, flushItSelf) = (r.ftqIdx, r.ftqOffset, RedirectLevel.flushItself(r.level))
105909c6f1ddSLingrui98    val next = idx + 1.U
106009c6f1ddSLingrui98    bpuPtr := next
1061dc270d3bSJenius    copied_bpu_ptr.map(_ := next)
1062c5c5edaeSJenius    ifuPtr_write := next
1063c5c5edaeSJenius    ifuWbPtr_write := next
1064c5c5edaeSJenius    ifuPtrPlus1_write := idx + 2.U
10656bf9b30dSLingrui98    ifuPtrPlus2_write := idx + 3.U
10663f88c020SGuokai Chen
10673f88c020SGuokai Chen  }
10683f88c020SGuokai Chen  when(RegNext(redirectVec.map(r => r.valid).reduce(_||_))){
10693f88c020SGuokai Chen    val r = PriorityMux(redirectVec.map(r => (r.valid -> r.bits)))
10703f88c020SGuokai Chen    val notIfu = redirectVec.dropRight(1).map(r => r.valid).reduce(_||_)
10713f88c020SGuokai Chen    val (idx, offset, flushItSelf) = (r.ftqIdx, r.ftqOffset, RedirectLevel.flushItself(r.level))
10723f88c020SGuokai Chen    when (RegNext(notIfu)) {
10733f88c020SGuokai Chen      commitStateQueue(RegNext(idx.value)).zipWithIndex.foreach({ case (s, i) =>
10743f88c020SGuokai Chen        when(i.U > RegNext(offset) || i.U === RegNext(offset) && RegNext(flushItSelf)){
107509c6f1ddSLingrui98          s := c_invalid
107609c6f1ddSLingrui98        }
107709c6f1ddSLingrui98      })
107809c6f1ddSLingrui98    }
107909c6f1ddSLingrui98  }
108009c6f1ddSLingrui98
10813f88c020SGuokai Chen
108209c6f1ddSLingrui98  // only the valid bit is actually needed
1083df5b4b8eSYinan Xu  io.toIfu.redirect.bits    := backendRedirect.bits
108409c6f1ddSLingrui98  io.toIfu.redirect.valid   := stage2Flush
1085d2b20d1aSTang Haojin  io.toIfu.topdown_redirect := fromBackendRedirect
108609c6f1ddSLingrui98
108709c6f1ddSLingrui98  // commit
10889aca92b9SYinan Xu  for (c <- io.fromBackend.rob_commits) {
108909c6f1ddSLingrui98    when(c.valid) {
109009c6f1ddSLingrui98      commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset) := c_commited
109188825c5cSYinan Xu      // TODO: remove this
109288825c5cSYinan Xu      // For instruction fusions, we also update the next instruction
1093c3abb8b6SYinan Xu      when (c.bits.commitType === 4.U) {
109488825c5cSYinan Xu        commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset + 1.U) := c_commited
1095c3abb8b6SYinan Xu      }.elsewhen(c.bits.commitType === 5.U) {
109688825c5cSYinan Xu        commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset + 2.U) := c_commited
1097c3abb8b6SYinan Xu      }.elsewhen(c.bits.commitType === 6.U) {
109888825c5cSYinan Xu        val index = (c.bits.ftqIdx + 1.U).value
109988825c5cSYinan Xu        commitStateQueue(index)(0) := c_commited
1100c3abb8b6SYinan Xu      }.elsewhen(c.bits.commitType === 7.U) {
110188825c5cSYinan Xu        val index = (c.bits.ftqIdx + 1.U).value
110288825c5cSYinan Xu        commitStateQueue(index)(1) := c_commited
110388825c5cSYinan Xu      }
110409c6f1ddSLingrui98    }
110509c6f1ddSLingrui98  }
110609c6f1ddSLingrui98
1107*89cc69c1STang Haojin  robCommPtr_write := Mux(io.fromBackend.rob_commits.map(_.valid).reduce(_ | _), ParallelPriorityMux(io.fromBackend.rob_commits.map(_.valid).reverse, io.fromBackend.rob_commits.map(_.bits.ftqIdx).reverse), robCommPtr)
1108*89cc69c1STang Haojin
110909c6f1ddSLingrui98  // ****************************************************************
111009c6f1ddSLingrui98  // **************************** to bpu ****************************
111109c6f1ddSLingrui98  // ****************************************************************
111209c6f1ddSLingrui98
111351981c77SbugGenerator  io.toBpu.redirect := Mux(fromBackendRedirect.valid, fromBackendRedirect, ifuRedirectToBpu)
111409c6f1ddSLingrui98
1115f21bbcb2SGuokai Chen  XSError(io.toBpu.redirect.valid && isBefore(io.toBpu.redirect.bits.ftqIdx, commPtr), "Ftq received a redirect after its commit, check backend or replay")
111609c6f1ddSLingrui98
111702f21c16SLingrui98  val may_have_stall_from_bpu = Wire(Bool())
111802f21c16SLingrui98  val bpu_ftb_update_stall = RegInit(0.U(2.W)) // 2-cycle stall, so we need 3 states
111902f21c16SLingrui98  may_have_stall_from_bpu := bpu_ftb_update_stall =/= 0.U
1120*89cc69c1STang Haojin  val notInvalidSeq = commitStateQueue(commPtr.value).map(s => s =/= c_invalid).reverse
112143aca6c2SGuokai Chen  canCommit := commPtr =/= ifuWbPtr && !may_have_stall_from_bpu &&
1122*89cc69c1STang Haojin    (isAfter(robCommPtr, commPtr) || PriorityMuxDefault(notInvalidSeq.zip(commitStateQueue(commPtr.value).reverse), c_invalid) === c_commited)
112309c6f1ddSLingrui98
11241d1e6d4dSJenius  val mmioReadPtr = io.mmioCommitRead.mmioFtqPtr
11251d1e6d4dSJenius  val mmioLastCommit = isBefore(commPtr, mmioReadPtr) && (isAfter(ifuPtr,mmioReadPtr)  ||  mmioReadPtr ===   ifuPtr) &&
11261d1e6d4dSJenius                       Cat(commitStateQueue(mmioReadPtr.value).map(s => { s === c_invalid || s === c_commited})).andR()
11271d1e6d4dSJenius  io.mmioCommitRead.mmioLastCommit := RegNext(mmioLastCommit)
11281d1e6d4dSJenius
112909c6f1ddSLingrui98  // commit reads
1130c5c5edaeSJenius  val commit_pc_bundle = RegNext(ftq_pc_mem.io.commPtr_rdata)
113181101dc4SLingrui98  val commit_target =
113234cf890eSLingrui98    Mux(RegNext(commPtr === newest_entry_ptr),
113334cf890eSLingrui98      RegNext(newest_entry_target),
113481101dc4SLingrui98      RegNext(ftq_pc_mem.io.commPtrPlus1_rdata.startAddr))
113509c6f1ddSLingrui98  ftq_pd_mem.io.raddr.last := commPtr.value
113609c6f1ddSLingrui98  val commit_pd = ftq_pd_mem.io.rdata.last
113709c6f1ddSLingrui98  ftq_redirect_sram.io.ren.last := canCommit
113809c6f1ddSLingrui98  ftq_redirect_sram.io.raddr.last := commPtr.value
113909c6f1ddSLingrui98  val commit_spec_meta = ftq_redirect_sram.io.rdata.last
114009c6f1ddSLingrui98  ftq_meta_1r_sram.io.ren(0) := canCommit
114109c6f1ddSLingrui98  ftq_meta_1r_sram.io.raddr(0) := commPtr.value
114209c6f1ddSLingrui98  val commit_meta = ftq_meta_1r_sram.io.rdata(0)
114309c6f1ddSLingrui98  ftb_entry_mem.io.raddr.last := commPtr.value
114409c6f1ddSLingrui98  val commit_ftb_entry = ftb_entry_mem.io.rdata.last
114509c6f1ddSLingrui98
114609c6f1ddSLingrui98  // need one cycle to read mem and srams
114709c6f1ddSLingrui98  val do_commit_ptr = RegNext(commPtr)
11485371700eSzoujr  val do_commit = RegNext(canCommit, init=false.B)
11496bf9b30dSLingrui98  when (canCommit) {
11506bf9b30dSLingrui98    commPtr_write := commPtrPlus1
11516bf9b30dSLingrui98    commPtrPlus1_write := commPtrPlus1 + 1.U
11526bf9b30dSLingrui98  }
115309c6f1ddSLingrui98  val commit_state = RegNext(commitStateQueue(commPtr.value))
11545371700eSzoujr  val can_commit_cfi = WireInit(cfiIndex_vec(commPtr.value))
1155d4fcfc3eSGuokai Chen  val do_commit_cfi = WireInit(cfiIndex_vec(do_commit_ptr.value))
11563f88c020SGuokai Chen  //
11573f88c020SGuokai Chen  //when (commitStateQueue(commPtr.value)(can_commit_cfi.bits) =/= c_commited) {
11583f88c020SGuokai Chen  //  can_commit_cfi.valid := false.B
11593f88c020SGuokai Chen  //}
11605371700eSzoujr  val commit_cfi = RegNext(can_commit_cfi)
1161d4fcfc3eSGuokai Chen  val debug_cfi = commitStateQueue(do_commit_ptr.value)(do_commit_cfi.bits) =/= c_commited && do_commit_cfi.valid
116209c6f1ddSLingrui98
1163cc2d1573SEaston Man  val commit_mispredict  : Vec[Bool] = VecInit((RegNext(mispredict_vec(commPtr.value)) zip commit_state).map {
116409c6f1ddSLingrui98    case (mis, state) => mis && state === c_commited
116509c6f1ddSLingrui98  })
1166cc2d1573SEaston Man  val commit_instCommited: Vec[Bool] = VecInit(commit_state.map(_ === c_commited)) // [PredictWidth]
11675371700eSzoujr  val can_commit_hit                 = entry_hit_status(commPtr.value)
11685371700eSzoujr  val commit_hit                     = RegNext(can_commit_hit)
11695fa3df0dSLingrui98  val diff_commit_target             = RegNext(update_target(commPtr.value)) // TODO: remove this
1170edc18578SLingrui98  val commit_stage                   = RegNext(pred_stage(commPtr.value))
117109c6f1ddSLingrui98  val commit_valid                   = commit_hit === h_hit || commit_cfi.valid // hit or taken
117209c6f1ddSLingrui98
11735371700eSzoujr  val to_bpu_hit = can_commit_hit === h_hit || can_commit_hit === h_false_hit
117402f21c16SLingrui98  switch (bpu_ftb_update_stall) {
117502f21c16SLingrui98    is (0.U) {
117602f21c16SLingrui98      when (can_commit_cfi.valid && !to_bpu_hit && canCommit) {
117702f21c16SLingrui98        bpu_ftb_update_stall := 2.U // 2-cycle stall
117802f21c16SLingrui98      }
117902f21c16SLingrui98    }
118002f21c16SLingrui98    is (2.U) {
118102f21c16SLingrui98      bpu_ftb_update_stall := 1.U
118202f21c16SLingrui98    }
118302f21c16SLingrui98    is (1.U) {
118402f21c16SLingrui98      bpu_ftb_update_stall := 0.U
118502f21c16SLingrui98    }
118602f21c16SLingrui98    is (3.U) {
118702f21c16SLingrui98      XSError(true.B, "bpu_ftb_update_stall should be 0, 1 or 2")
118802f21c16SLingrui98    }
118902f21c16SLingrui98  }
119009c6f1ddSLingrui98
1191b0ed7239SLingrui98  // TODO: remove this
1192b0ed7239SLingrui98  XSError(do_commit && diff_commit_target =/= commit_target, "\ncommit target should be the same as update target\n")
1193b0ed7239SLingrui98
119409c6f1ddSLingrui98  io.toBpu.update := DontCare
119509c6f1ddSLingrui98  io.toBpu.update.valid := commit_valid && do_commit
119609c6f1ddSLingrui98  val update = io.toBpu.update.bits
119709c6f1ddSLingrui98  update.false_hit   := commit_hit === h_false_hit
119809c6f1ddSLingrui98  update.pc          := commit_pc_bundle.startAddr
119909c6f1ddSLingrui98  update.meta        := commit_meta.meta
1200803124a6SLingrui98  update.cfi_idx     := commit_cfi
12018ffcd86aSLingrui98  update.full_target := commit_target
1202edc18578SLingrui98  update.from_stage  := commit_stage
1203c2d1ec7dSLingrui98  update.spec_info   := commit_spec_meta
12043f88c020SGuokai Chen  XSError(commit_valid && do_commit && debug_cfi, "\ncommit cfi can be non c_commited\n")
120509c6f1ddSLingrui98
120609c6f1ddSLingrui98  val commit_real_hit = commit_hit === h_hit
120709c6f1ddSLingrui98  val update_ftb_entry = update.ftb_entry
120809c6f1ddSLingrui98
120909c6f1ddSLingrui98  val ftbEntryGen = Module(new FTBEntryGen).io
121009c6f1ddSLingrui98  ftbEntryGen.start_addr     := commit_pc_bundle.startAddr
121109c6f1ddSLingrui98  ftbEntryGen.old_entry      := commit_ftb_entry
121209c6f1ddSLingrui98  ftbEntryGen.pd             := commit_pd
121309c6f1ddSLingrui98  ftbEntryGen.cfiIndex       := commit_cfi
121409c6f1ddSLingrui98  ftbEntryGen.target         := commit_target
121509c6f1ddSLingrui98  ftbEntryGen.hit            := commit_real_hit
121609c6f1ddSLingrui98  ftbEntryGen.mispredict_vec := commit_mispredict
121709c6f1ddSLingrui98
121809c6f1ddSLingrui98  update_ftb_entry         := ftbEntryGen.new_entry
121909c6f1ddSLingrui98  update.new_br_insert_pos := ftbEntryGen.new_br_insert_pos
122009c6f1ddSLingrui98  update.mispred_mask      := ftbEntryGen.mispred_mask
122109c6f1ddSLingrui98  update.old_entry         := ftbEntryGen.is_old_entry
1222edc18578SLingrui98  update.pred_hit          := commit_hit === h_hit || commit_hit === h_false_hit
1223803124a6SLingrui98  update.br_taken_mask     := ftbEntryGen.taken_mask
1224cc2d1573SEaston Man  update.br_committed      := (ftbEntryGen.new_entry.brValids zip ftbEntryGen.new_entry.brOffset) map {
1225cc2d1573SEaston Man    case (valid, offset) => valid && commit_instCommited(offset)
1226cc2d1573SEaston Man  }
1227803124a6SLingrui98  update.jmp_taken         := ftbEntryGen.jmp_taken
1228b37e4b45SLingrui98
1229803124a6SLingrui98  // update.full_pred.fromFtbEntry(ftbEntryGen.new_entry, update.pc)
1230803124a6SLingrui98  // update.full_pred.jalr_target := commit_target
1231803124a6SLingrui98  // update.full_pred.hit := true.B
1232803124a6SLingrui98  // when (update.full_pred.is_jalr) {
1233803124a6SLingrui98  //   update.full_pred.targets.last := commit_target
1234803124a6SLingrui98  // }
123509c6f1ddSLingrui98
1236e30430c2SJay  // ****************************************************************
1237e30430c2SJay  // *********************** to prefetch ****************************
1238e30430c2SJay  // ****************************************************************
1239e30430c2SJay
12409c8f16f2SJenius  ftq_pc_mem.io.other_raddrs(0) := DontCare
1241e30430c2SJay  if(cacheParams.hasPrefetch){
1242e30430c2SJay    val prefetchPtr = RegInit(FtqPtr(false.B, 0.U))
1243378f00d9SJenius    val diff_prefetch_addr = WireInit(update_target(prefetchPtr.value)) //TODO: remove this
124434f9624dSguohongyu    // TODO : MUST WIDER
1245e30430c2SJay    prefetchPtr := prefetchPtr + io.toPrefetch.req.fire()
1246e30430c2SJay
1247a677d2cbSguohongyu    val prefetch_too_late = (isBefore(prefetchPtr, ifuPtr) && !isFull(ifuPtr, prefetchPtr)) || (prefetchPtr === ifuPtr)
1248a677d2cbSguohongyu    when(prefetch_too_late){
1249a677d2cbSguohongyu      when(prefetchPtr =/= bpuPtr){
125034f9624dSguohongyu        prefetchPtr := bpuPtr - 1.U
1251a677d2cbSguohongyu      }.otherwise{
1252a677d2cbSguohongyu        prefetchPtr := ifuPtr
1253a677d2cbSguohongyu      }
1254a677d2cbSguohongyu    }
1255a677d2cbSguohongyu
1256378f00d9SJenius    ftq_pc_mem.io.other_raddrs(0) := prefetchPtr.value
1257378f00d9SJenius
1258e30430c2SJay    when (bpu_s2_resp.valid && bpu_s2_resp.hasRedirect && !isBefore(prefetchPtr, bpu_s2_resp.ftq_idx)) {
1259e30430c2SJay      prefetchPtr := bpu_s2_resp.ftq_idx
1260e30430c2SJay    }
1261e30430c2SJay
1262cb4f77ceSLingrui98    when (bpu_s3_resp.valid && bpu_s3_resp.hasRedirect && !isBefore(prefetchPtr, bpu_s3_resp.ftq_idx)) {
1263cb4f77ceSLingrui98      prefetchPtr := bpu_s3_resp.ftq_idx
1264a3c55791SJinYue      // XSError(true.B, "\ns3_redirect mechanism not implemented!\n")
1265cb4f77ceSLingrui98    }
1266de7689fcSJay
1267f63797a4SLingrui98
1268f63797a4SLingrui98    val prefetch_is_to_send = WireInit(entry_fetch_status(prefetchPtr.value) === f_to_send)
1269f56177cbSJenius    val prefetch_addr = Wire(UInt(VAddrBits.W))
1270f63797a4SLingrui98
1271f63797a4SLingrui98    when (last_cycle_bpu_in && bpu_in_bypass_ptr === prefetchPtr) {
1272f63797a4SLingrui98      prefetch_is_to_send := true.B
12736bf9b30dSLingrui98      prefetch_addr := last_cycle_bpu_target
1274378f00d9SJenius      diff_prefetch_addr := last_cycle_bpu_target // TODO: remove this
1275f56177cbSJenius    }.otherwise{
1276f56177cbSJenius      prefetch_addr := RegNext( ftq_pc_mem.io.other_rdatas(0).startAddr)
1277f63797a4SLingrui98    }
1278f63797a4SLingrui98    io.toPrefetch.req.valid := prefetchPtr =/= bpuPtr && prefetch_is_to_send
1279f63797a4SLingrui98    io.toPrefetch.req.bits.target := prefetch_addr
1280de7689fcSJay
1281de7689fcSJay    when(redirectVec.map(r => r.valid).reduce(_||_)){
1282de7689fcSJay      val r = PriorityMux(redirectVec.map(r => (r.valid -> r.bits)))
1283de7689fcSJay      val next = r.ftqIdx + 1.U
1284de7689fcSJay      prefetchPtr := next
1285de7689fcSJay    }
1286de7689fcSJay
1287378f00d9SJenius    // TODO: remove this
128810f8eea3SLingrui98    // XSError(io.toPrefetch.req.valid && diff_prefetch_addr =/= prefetch_addr,
128910f8eea3SLingrui98    //         f"\nprefetch_req_target wrong! prefetchPtr: ${prefetchPtr}, prefetch_addr: ${Hexadecimal(prefetch_addr)} diff_prefetch_addr: ${Hexadecimal(diff_prefetch_addr)}\n")
1290378f00d9SJenius
1291378f00d9SJenius
1292de7689fcSJay    XSError(isBefore(bpuPtr, prefetchPtr) && !isFull(bpuPtr, prefetchPtr), "\nprefetchPtr is before bpuPtr!\n")
129326a0efd4Sguohongyu//    XSError(isBefore(prefetchPtr, ifuPtr) && !isFull(ifuPtr, prefetchPtr), "\nifuPtr is before prefetchPtr!\n")
1294de7689fcSJay  }
1295de7689fcSJay  else {
1296de7689fcSJay    io.toPrefetch.req <> DontCare
1297de7689fcSJay  }
1298de7689fcSJay
129909c6f1ddSLingrui98  // ******************************************************************************
130009c6f1ddSLingrui98  // **************************** commit perf counters ****************************
130109c6f1ddSLingrui98  // ******************************************************************************
130209c6f1ddSLingrui98
130309c6f1ddSLingrui98  val commit_inst_mask    = VecInit(commit_state.map(c => c === c_commited && do_commit)).asUInt
130409c6f1ddSLingrui98  val commit_mispred_mask = commit_mispredict.asUInt
130509c6f1ddSLingrui98  val commit_not_mispred_mask = ~commit_mispred_mask
130609c6f1ddSLingrui98
130709c6f1ddSLingrui98  val commit_br_mask = commit_pd.brMask.asUInt
130809c6f1ddSLingrui98  val commit_jmp_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.jmpInfo.valid.asTypeOf(UInt(1.W)))
130909c6f1ddSLingrui98  val commit_cfi_mask = (commit_br_mask | commit_jmp_mask)
131009c6f1ddSLingrui98
131109c6f1ddSLingrui98  val mbpInstrs = commit_inst_mask & commit_cfi_mask
131209c6f1ddSLingrui98
131309c6f1ddSLingrui98  val mbpRights = mbpInstrs & commit_not_mispred_mask
131409c6f1ddSLingrui98  val mbpWrongs = mbpInstrs & commit_mispred_mask
131509c6f1ddSLingrui98
131609c6f1ddSLingrui98  io.bpuInfo.bpRight := PopCount(mbpRights)
131709c6f1ddSLingrui98  io.bpuInfo.bpWrong := PopCount(mbpWrongs)
131809c6f1ddSLingrui98
1319da3bf434SMaxpicca-Li  val isWriteFTQTable = WireInit(Constantin.createRecord("isWriteFTQTable" + p(XSCoreParamsKey).HartId.toString))
132051532d8bSGuokai Chen  val ftqBranchTraceDB = ChiselDB.createTable("FTQTable" + p(XSCoreParamsKey).HartId.toString, new FtqDebugBundle)
132109c6f1ddSLingrui98  // Cfi Info
132209c6f1ddSLingrui98  for (i <- 0 until PredictWidth) {
132309c6f1ddSLingrui98    val pc = commit_pc_bundle.startAddr + (i * instBytes).U
132409c6f1ddSLingrui98    val v = commit_state(i) === c_commited
132509c6f1ddSLingrui98    val isBr = commit_pd.brMask(i)
132609c6f1ddSLingrui98    val isJmp = commit_pd.jmpInfo.valid && commit_pd.jmpOffset === i.U
132709c6f1ddSLingrui98    val isCfi = isBr || isJmp
132809c6f1ddSLingrui98    val isTaken = commit_cfi.valid && commit_cfi.bits === i.U
132909c6f1ddSLingrui98    val misPred = commit_mispredict(i)
1330c2ad24ebSLingrui98    // val ghist = commit_spec_meta.ghist.predHist
1331c2ad24ebSLingrui98    val histPtr = commit_spec_meta.histPtr
133209c6f1ddSLingrui98    val predCycle = commit_meta.meta(63, 0)
133309c6f1ddSLingrui98    val target = commit_target
133409c6f1ddSLingrui98
133509c6f1ddSLingrui98    val brIdx = OHToUInt(Reverse(Cat(update_ftb_entry.brValids.zip(update_ftb_entry.brOffset).map{case(v, offset) => v && offset === i.U})))
133609c6f1ddSLingrui98    val inFtbEntry = update_ftb_entry.brValids.zip(update_ftb_entry.brOffset).map{case(v, offset) => v && offset === i.U}.reduce(_||_)
133709c6f1ddSLingrui98    val addIntoHist = ((commit_hit === h_hit) && inFtbEntry) || ((!(commit_hit === h_hit) && i.U === commit_cfi.bits && isBr && commit_cfi.valid))
133809c6f1ddSLingrui98    XSDebug(v && do_commit && isCfi, p"cfi_update: isBr(${isBr}) pc(${Hexadecimal(pc)}) " +
1339c2ad24ebSLingrui98    p"taken(${isTaken}) mispred(${misPred}) cycle($predCycle) hist(${histPtr.value}) " +
134009c6f1ddSLingrui98    p"startAddr(${Hexadecimal(commit_pc_bundle.startAddr)}) AddIntoHist(${addIntoHist}) " +
134109c6f1ddSLingrui98    p"brInEntry(${inFtbEntry}) brIdx(${brIdx}) target(${Hexadecimal(target)})\n")
134251532d8bSGuokai Chen
134351532d8bSGuokai Chen    val logbundle = Wire(new FtqDebugBundle)
134451532d8bSGuokai Chen    logbundle.pc := pc
134551532d8bSGuokai Chen    logbundle.target := target
134651532d8bSGuokai Chen    logbundle.isBr := isBr
134751532d8bSGuokai Chen    logbundle.isJmp := isJmp
134851532d8bSGuokai Chen    logbundle.isCall := isJmp && commit_pd.hasCall
134951532d8bSGuokai Chen    logbundle.isRet := isJmp && commit_pd.hasRet
135051532d8bSGuokai Chen    logbundle.misPred := misPred
135151532d8bSGuokai Chen    logbundle.isTaken := isTaken
135251532d8bSGuokai Chen    logbundle.predStage := commit_stage
135351532d8bSGuokai Chen
135451532d8bSGuokai Chen    ftqBranchTraceDB.log(
135551532d8bSGuokai Chen      data = logbundle /* hardware of type T */,
1356da3bf434SMaxpicca-Li      en = isWriteFTQTable.orR && v && do_commit && isCfi,
135751532d8bSGuokai Chen      site = "FTQ" + p(XSCoreParamsKey).HartId.toString,
135851532d8bSGuokai Chen      clock = clock,
135951532d8bSGuokai Chen      reset = reset
136051532d8bSGuokai Chen    )
136109c6f1ddSLingrui98  }
136209c6f1ddSLingrui98
136309c6f1ddSLingrui98  val enq = io.fromBpu.resp
13642e1be6e1SSteve Gou  val perf_redirect = backendRedirect
136509c6f1ddSLingrui98
136609c6f1ddSLingrui98  XSPerfAccumulate("entry", validEntries)
136709c6f1ddSLingrui98  XSPerfAccumulate("bpu_to_ftq_stall", enq.valid && !enq.ready)
136809c6f1ddSLingrui98  XSPerfAccumulate("mispredictRedirect", perf_redirect.valid && RedirectLevel.flushAfter === perf_redirect.bits.level)
136909c6f1ddSLingrui98  XSPerfAccumulate("replayRedirect", perf_redirect.valid && RedirectLevel.flushItself(perf_redirect.bits.level))
137009c6f1ddSLingrui98  XSPerfAccumulate("predecodeRedirect", fromIfuRedirect.valid)
137109c6f1ddSLingrui98
137209c6f1ddSLingrui98  XSPerfAccumulate("to_ifu_bubble", io.toIfu.req.ready && !io.toIfu.req.valid)
137309c6f1ddSLingrui98
137409c6f1ddSLingrui98  XSPerfAccumulate("to_ifu_stall", io.toIfu.req.valid && !io.toIfu.req.ready)
137509c6f1ddSLingrui98  XSPerfAccumulate("from_bpu_real_bubble", !enq.valid && enq.ready && allowBpuIn)
137612cedb6fSLingrui98  XSPerfAccumulate("bpu_to_ifu_bubble", bpuPtr === ifuPtr)
137709c6f1ddSLingrui98
137809c6f1ddSLingrui98  val from_bpu = io.fromBpu.resp.bits
1379c2d1ec7dSLingrui98  def in_entry_len_map_gen(resp: BpuToFtqBundle)(stage: String) = {
1380c2d1ec7dSLingrui98    val entry_len = (resp.last_stage_ftb_entry.getFallThrough(resp.s3.pc) - resp.s3.pc) >> instOffsetBits
138109c6f1ddSLingrui98    val entry_len_recording_vec = (1 to PredictWidth+1).map(i => entry_len === i.U)
138209c6f1ddSLingrui98    val entry_len_map = (1 to PredictWidth+1).map(i =>
1383c2d1ec7dSLingrui98      f"${stage}_ftb_entry_len_$i" -> (entry_len_recording_vec(i-1) && resp.s3.valid)
138409c6f1ddSLingrui98    ).foldLeft(Map[String, UInt]())(_+_)
138509c6f1ddSLingrui98    entry_len_map
138609c6f1ddSLingrui98  }
1387c2d1ec7dSLingrui98  val s3_entry_len_map = in_entry_len_map_gen(from_bpu)("s3")
138809c6f1ddSLingrui98
138909c6f1ddSLingrui98  val to_ifu = io.toIfu.req.bits
139009c6f1ddSLingrui98
139109c6f1ddSLingrui98
139209c6f1ddSLingrui98
139309c6f1ddSLingrui98  val commit_num_inst_recording_vec = (1 to PredictWidth).map(i => PopCount(commit_inst_mask) === i.U)
139409c6f1ddSLingrui98  val commit_num_inst_map = (1 to PredictWidth).map(i =>
139509c6f1ddSLingrui98    f"commit_num_inst_$i" -> (commit_num_inst_recording_vec(i-1) && do_commit)
139609c6f1ddSLingrui98  ).foldLeft(Map[String, UInt]())(_+_)
139709c6f1ddSLingrui98
139809c6f1ddSLingrui98
139909c6f1ddSLingrui98
140009c6f1ddSLingrui98  val commit_jal_mask  = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasJal.asTypeOf(UInt(1.W)))
140109c6f1ddSLingrui98  val commit_jalr_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasJalr.asTypeOf(UInt(1.W)))
140209c6f1ddSLingrui98  val commit_call_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasCall.asTypeOf(UInt(1.W)))
140309c6f1ddSLingrui98  val commit_ret_mask  = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasRet.asTypeOf(UInt(1.W)))
140409c6f1ddSLingrui98
140509c6f1ddSLingrui98
140609c6f1ddSLingrui98  val mbpBRights = mbpRights & commit_br_mask
140709c6f1ddSLingrui98  val mbpJRights = mbpRights & commit_jal_mask
140809c6f1ddSLingrui98  val mbpIRights = mbpRights & commit_jalr_mask
140909c6f1ddSLingrui98  val mbpCRights = mbpRights & commit_call_mask
141009c6f1ddSLingrui98  val mbpRRights = mbpRights & commit_ret_mask
141109c6f1ddSLingrui98
141209c6f1ddSLingrui98  val mbpBWrongs = mbpWrongs & commit_br_mask
141309c6f1ddSLingrui98  val mbpJWrongs = mbpWrongs & commit_jal_mask
141409c6f1ddSLingrui98  val mbpIWrongs = mbpWrongs & commit_jalr_mask
141509c6f1ddSLingrui98  val mbpCWrongs = mbpWrongs & commit_call_mask
141609c6f1ddSLingrui98  val mbpRWrongs = mbpWrongs & commit_ret_mask
141709c6f1ddSLingrui98
14181d7e5011SLingrui98  val commit_pred_stage = RegNext(pred_stage(commPtr.value))
14191d7e5011SLingrui98
14201d7e5011SLingrui98  def pred_stage_map(src: UInt, name: String) = {
14211d7e5011SLingrui98    (0 until numBpStages).map(i =>
14221d7e5011SLingrui98      f"${name}_stage_${i+1}" -> PopCount(src.asBools.map(_ && commit_pred_stage === BP_STAGES(i)))
14231d7e5011SLingrui98    ).foldLeft(Map[String, UInt]())(_+_)
14241d7e5011SLingrui98  }
14251d7e5011SLingrui98
14261d7e5011SLingrui98  val mispred_stage_map      = pred_stage_map(mbpWrongs,  "mispredict")
14271d7e5011SLingrui98  val br_mispred_stage_map   = pred_stage_map(mbpBWrongs, "br_mispredict")
14281d7e5011SLingrui98  val jalr_mispred_stage_map = pred_stage_map(mbpIWrongs, "jalr_mispredict")
14291d7e5011SLingrui98  val correct_stage_map      = pred_stage_map(mbpRights,  "correct")
14301d7e5011SLingrui98  val br_correct_stage_map   = pred_stage_map(mbpBRights, "br_correct")
14311d7e5011SLingrui98  val jalr_correct_stage_map = pred_stage_map(mbpIRights, "jalr_correct")
14321d7e5011SLingrui98
143309c6f1ddSLingrui98  val update_valid = io.toBpu.update.valid
143409c6f1ddSLingrui98  def u(cond: Bool) = update_valid && cond
143509c6f1ddSLingrui98  val ftb_false_hit = u(update.false_hit)
143665fddcf0Szoujr  // assert(!ftb_false_hit)
143709c6f1ddSLingrui98  val ftb_hit = u(commit_hit === h_hit)
143809c6f1ddSLingrui98
143909c6f1ddSLingrui98  val ftb_new_entry = u(ftbEntryGen.is_init_entry)
1440b37e4b45SLingrui98  val ftb_new_entry_only_br = ftb_new_entry && !update_ftb_entry.jmpValid
1441b37e4b45SLingrui98  val ftb_new_entry_only_jmp = ftb_new_entry && !update_ftb_entry.brValids(0)
1442b37e4b45SLingrui98  val ftb_new_entry_has_br_and_jmp = ftb_new_entry && update_ftb_entry.brValids(0) && update_ftb_entry.jmpValid
144309c6f1ddSLingrui98
144409c6f1ddSLingrui98  val ftb_old_entry = u(ftbEntryGen.is_old_entry)
144509c6f1ddSLingrui98
144609c6f1ddSLingrui98  val ftb_modified_entry = u(ftbEntryGen.is_new_br || ftbEntryGen.is_jalr_target_modified || ftbEntryGen.is_always_taken_modified)
144709c6f1ddSLingrui98  val ftb_modified_entry_new_br = u(ftbEntryGen.is_new_br)
1448d2b20d1aSTang Haojin  val ftb_modified_entry_ifu_redirected = u(ifuRedirected(do_commit_ptr.value))
144909c6f1ddSLingrui98  val ftb_modified_entry_jalr_target_modified = u(ftbEntryGen.is_jalr_target_modified)
145009c6f1ddSLingrui98  val ftb_modified_entry_br_full = ftb_modified_entry && ftbEntryGen.is_br_full
145109c6f1ddSLingrui98  val ftb_modified_entry_always_taken = ftb_modified_entry && ftbEntryGen.is_always_taken_modified
145209c6f1ddSLingrui98
145309c6f1ddSLingrui98  val ftb_entry_len = (ftbEntryGen.new_entry.getFallThrough(update.pc) - update.pc) >> instOffsetBits
145409c6f1ddSLingrui98  val ftb_entry_len_recording_vec = (1 to PredictWidth+1).map(i => ftb_entry_len === i.U)
145509c6f1ddSLingrui98  val ftb_init_entry_len_map = (1 to PredictWidth+1).map(i =>
145609c6f1ddSLingrui98    f"ftb_init_entry_len_$i" -> (ftb_entry_len_recording_vec(i-1) && ftb_new_entry)
145709c6f1ddSLingrui98  ).foldLeft(Map[String, UInt]())(_+_)
145809c6f1ddSLingrui98  val ftb_modified_entry_len_map = (1 to PredictWidth+1).map(i =>
145909c6f1ddSLingrui98    f"ftb_modified_entry_len_$i" -> (ftb_entry_len_recording_vec(i-1) && ftb_modified_entry)
146009c6f1ddSLingrui98  ).foldLeft(Map[String, UInt]())(_+_)
146109c6f1ddSLingrui98
146209c6f1ddSLingrui98  val ftq_occupancy_map = (0 to FtqSize).map(i =>
146309c6f1ddSLingrui98    f"ftq_has_entry_$i" ->( validEntries === i.U)
146409c6f1ddSLingrui98  ).foldLeft(Map[String, UInt]())(_+_)
146509c6f1ddSLingrui98
146609c6f1ddSLingrui98  val perfCountsMap = Map(
146709c6f1ddSLingrui98    "BpInstr" -> PopCount(mbpInstrs),
146809c6f1ddSLingrui98    "BpBInstr" -> PopCount(mbpBRights | mbpBWrongs),
146909c6f1ddSLingrui98    "BpRight"  -> PopCount(mbpRights),
147009c6f1ddSLingrui98    "BpWrong"  -> PopCount(mbpWrongs),
147109c6f1ddSLingrui98    "BpBRight" -> PopCount(mbpBRights),
147209c6f1ddSLingrui98    "BpBWrong" -> PopCount(mbpBWrongs),
147309c6f1ddSLingrui98    "BpJRight" -> PopCount(mbpJRights),
147409c6f1ddSLingrui98    "BpJWrong" -> PopCount(mbpJWrongs),
147509c6f1ddSLingrui98    "BpIRight" -> PopCount(mbpIRights),
147609c6f1ddSLingrui98    "BpIWrong" -> PopCount(mbpIWrongs),
147709c6f1ddSLingrui98    "BpCRight" -> PopCount(mbpCRights),
147809c6f1ddSLingrui98    "BpCWrong" -> PopCount(mbpCWrongs),
147909c6f1ddSLingrui98    "BpRRight" -> PopCount(mbpRRights),
148009c6f1ddSLingrui98    "BpRWrong" -> PopCount(mbpRWrongs),
148109c6f1ddSLingrui98
148209c6f1ddSLingrui98    "ftb_false_hit"                -> PopCount(ftb_false_hit),
148309c6f1ddSLingrui98    "ftb_hit"                      -> PopCount(ftb_hit),
148409c6f1ddSLingrui98    "ftb_new_entry"                -> PopCount(ftb_new_entry),
148509c6f1ddSLingrui98    "ftb_new_entry_only_br"        -> PopCount(ftb_new_entry_only_br),
148609c6f1ddSLingrui98    "ftb_new_entry_only_jmp"       -> PopCount(ftb_new_entry_only_jmp),
148709c6f1ddSLingrui98    "ftb_new_entry_has_br_and_jmp" -> PopCount(ftb_new_entry_has_br_and_jmp),
148809c6f1ddSLingrui98    "ftb_old_entry"                -> PopCount(ftb_old_entry),
148909c6f1ddSLingrui98    "ftb_modified_entry"           -> PopCount(ftb_modified_entry),
149009c6f1ddSLingrui98    "ftb_modified_entry_new_br"    -> PopCount(ftb_modified_entry_new_br),
149109c6f1ddSLingrui98    "ftb_jalr_target_modified"     -> PopCount(ftb_modified_entry_jalr_target_modified),
149209c6f1ddSLingrui98    "ftb_modified_entry_br_full"   -> PopCount(ftb_modified_entry_br_full),
149309c6f1ddSLingrui98    "ftb_modified_entry_always_taken" -> PopCount(ftb_modified_entry_always_taken)
1494c2d1ec7dSLingrui98  ) ++ ftb_init_entry_len_map ++ ftb_modified_entry_len_map ++
1495cb4f77ceSLingrui98  s3_entry_len_map ++ commit_num_inst_map ++ ftq_occupancy_map ++
14961d7e5011SLingrui98  mispred_stage_map ++ br_mispred_stage_map ++ jalr_mispred_stage_map ++
14971d7e5011SLingrui98  correct_stage_map ++ br_correct_stage_map ++ jalr_correct_stage_map
149809c6f1ddSLingrui98
149909c6f1ddSLingrui98  for((key, value) <- perfCountsMap) {
150009c6f1ddSLingrui98    XSPerfAccumulate(key, value)
150109c6f1ddSLingrui98  }
150209c6f1ddSLingrui98
150309c6f1ddSLingrui98  // --------------------------- Debug --------------------------------
150409c6f1ddSLingrui98  // XSDebug(enq_fire, p"enq! " + io.fromBpu.resp.bits.toPrintable)
150509c6f1ddSLingrui98  XSDebug(io.toIfu.req.fire, p"fire to ifu " + io.toIfu.req.bits.toPrintable)
150609c6f1ddSLingrui98  XSDebug(do_commit, p"deq! [ptr] $do_commit_ptr\n")
150709c6f1ddSLingrui98  XSDebug(true.B, p"[bpuPtr] $bpuPtr, [ifuPtr] $ifuPtr, [ifuWbPtr] $ifuWbPtr [commPtr] $commPtr\n")
150809c6f1ddSLingrui98  XSDebug(true.B, p"[in] v:${io.fromBpu.resp.valid} r:${io.fromBpu.resp.ready} " +
150909c6f1ddSLingrui98    p"[out] v:${io.toIfu.req.valid} r:${io.toIfu.req.ready}\n")
151009c6f1ddSLingrui98  XSDebug(do_commit, p"[deq info] cfiIndex: $commit_cfi, $commit_pc_bundle, target: ${Hexadecimal(commit_target)}\n")
151109c6f1ddSLingrui98
151209c6f1ddSLingrui98  //   def ubtbCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = {
151309c6f1ddSLingrui98  //     commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map {
151409c6f1ddSLingrui98  //       case (((valid, pd), ans), taken) =>
151509c6f1ddSLingrui98  //       Mux(valid && pd.isBr,
151609c6f1ddSLingrui98  //         isWrong ^ Mux(ans.hit.asBool,
151709c6f1ddSLingrui98  //           Mux(ans.taken.asBool, taken && ans.target === commitEntry.target,
151809c6f1ddSLingrui98  //           !taken),
151909c6f1ddSLingrui98  //         !taken),
152009c6f1ddSLingrui98  //       false.B)
152109c6f1ddSLingrui98  //     }
152209c6f1ddSLingrui98  //   }
152309c6f1ddSLingrui98
152409c6f1ddSLingrui98  //   def btbCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = {
152509c6f1ddSLingrui98  //     commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map {
152609c6f1ddSLingrui98  //       case (((valid, pd), ans), taken) =>
152709c6f1ddSLingrui98  //       Mux(valid && pd.isBr,
152809c6f1ddSLingrui98  //         isWrong ^ Mux(ans.hit.asBool,
152909c6f1ddSLingrui98  //           Mux(ans.taken.asBool, taken && ans.target === commitEntry.target,
153009c6f1ddSLingrui98  //           !taken),
153109c6f1ddSLingrui98  //         !taken),
153209c6f1ddSLingrui98  //       false.B)
153309c6f1ddSLingrui98  //     }
153409c6f1ddSLingrui98  //   }
153509c6f1ddSLingrui98
153609c6f1ddSLingrui98  //   def tageCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = {
153709c6f1ddSLingrui98  //     commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map {
153809c6f1ddSLingrui98  //       case (((valid, pd), ans), taken) =>
153909c6f1ddSLingrui98  //       Mux(valid && pd.isBr,
154009c6f1ddSLingrui98  //         isWrong ^ (ans.taken.asBool === taken),
154109c6f1ddSLingrui98  //       false.B)
154209c6f1ddSLingrui98  //     }
154309c6f1ddSLingrui98  //   }
154409c6f1ddSLingrui98
154509c6f1ddSLingrui98  //   def loopCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = {
154609c6f1ddSLingrui98  //     commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map {
154709c6f1ddSLingrui98  //       case (((valid, pd), ans), taken) =>
154809c6f1ddSLingrui98  //       Mux(valid && (pd.isBr) && ans.hit.asBool,
154909c6f1ddSLingrui98  //         isWrong ^ (!taken),
155009c6f1ddSLingrui98  //           false.B)
155109c6f1ddSLingrui98  //     }
155209c6f1ddSLingrui98  //   }
155309c6f1ddSLingrui98
155409c6f1ddSLingrui98  //   def rasCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = {
155509c6f1ddSLingrui98  //     commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map {
155609c6f1ddSLingrui98  //       case (((valid, pd), ans), taken) =>
155709c6f1ddSLingrui98  //       Mux(valid && pd.isRet.asBool /*&& taken*/ && ans.hit.asBool,
155809c6f1ddSLingrui98  //         isWrong ^ (ans.target === commitEntry.target),
155909c6f1ddSLingrui98  //           false.B)
156009c6f1ddSLingrui98  //     }
156109c6f1ddSLingrui98  //   }
156209c6f1ddSLingrui98
156309c6f1ddSLingrui98  //   val ubtbRights = ubtbCheck(commitEntry, commitEntry.metas.map(_.ubtbAns), false.B)
156409c6f1ddSLingrui98  //   val ubtbWrongs = ubtbCheck(commitEntry, commitEntry.metas.map(_.ubtbAns), true.B)
156509c6f1ddSLingrui98  //   // btb and ubtb pred jal and jalr as well
156609c6f1ddSLingrui98  //   val btbRights = btbCheck(commitEntry, commitEntry.metas.map(_.btbAns), false.B)
156709c6f1ddSLingrui98  //   val btbWrongs = btbCheck(commitEntry, commitEntry.metas.map(_.btbAns), true.B)
156809c6f1ddSLingrui98  //   val tageRights = tageCheck(commitEntry, commitEntry.metas.map(_.tageAns), false.B)
156909c6f1ddSLingrui98  //   val tageWrongs = tageCheck(commitEntry, commitEntry.metas.map(_.tageAns), true.B)
157009c6f1ddSLingrui98
157109c6f1ddSLingrui98  //   val loopRights = loopCheck(commitEntry, commitEntry.metas.map(_.loopAns), false.B)
157209c6f1ddSLingrui98  //   val loopWrongs = loopCheck(commitEntry, commitEntry.metas.map(_.loopAns), true.B)
157309c6f1ddSLingrui98
157409c6f1ddSLingrui98  //   val rasRights = rasCheck(commitEntry, commitEntry.metas.map(_.rasAns), false.B)
157509c6f1ddSLingrui98  //   val rasWrongs = rasCheck(commitEntry, commitEntry.metas.map(_.rasAns), true.B)
15761ca0e4f3SYinan Xu
1577cd365d4cSrvcoresjw  val perfEvents = Seq(
1578cd365d4cSrvcoresjw    ("bpu_s2_redirect        ", bpu_s2_redirect                                                             ),
1579cb4f77ceSLingrui98    ("bpu_s3_redirect        ", bpu_s3_redirect                                                             ),
1580cd365d4cSrvcoresjw    ("bpu_to_ftq_stall       ", enq.valid && ~enq.ready                                                     ),
1581cd365d4cSrvcoresjw    ("mispredictRedirect     ", perf_redirect.valid && RedirectLevel.flushAfter === perf_redirect.bits.level),
1582cd365d4cSrvcoresjw    ("replayRedirect         ", perf_redirect.valid && RedirectLevel.flushItself(perf_redirect.bits.level)  ),
1583cd365d4cSrvcoresjw    ("predecodeRedirect      ", fromIfuRedirect.valid                                                       ),
1584cd365d4cSrvcoresjw    ("to_ifu_bubble          ", io.toIfu.req.ready && !io.toIfu.req.valid                                   ),
1585cd365d4cSrvcoresjw    ("from_bpu_real_bubble   ", !enq.valid && enq.ready && allowBpuIn                                       ),
1586cd365d4cSrvcoresjw    ("BpInstr                ", PopCount(mbpInstrs)                                                         ),
1587cd365d4cSrvcoresjw    ("BpBInstr               ", PopCount(mbpBRights | mbpBWrongs)                                           ),
1588cd365d4cSrvcoresjw    ("BpRight                ", PopCount(mbpRights)                                                         ),
1589cd365d4cSrvcoresjw    ("BpWrong                ", PopCount(mbpWrongs)                                                         ),
1590cd365d4cSrvcoresjw    ("BpBRight               ", PopCount(mbpBRights)                                                        ),
1591cd365d4cSrvcoresjw    ("BpBWrong               ", PopCount(mbpBWrongs)                                                        ),
1592cd365d4cSrvcoresjw    ("BpJRight               ", PopCount(mbpJRights)                                                        ),
1593cd365d4cSrvcoresjw    ("BpJWrong               ", PopCount(mbpJWrongs)                                                        ),
1594cd365d4cSrvcoresjw    ("BpIRight               ", PopCount(mbpIRights)                                                        ),
1595cd365d4cSrvcoresjw    ("BpIWrong               ", PopCount(mbpIWrongs)                                                        ),
1596cd365d4cSrvcoresjw    ("BpCRight               ", PopCount(mbpCRights)                                                        ),
1597cd365d4cSrvcoresjw    ("BpCWrong               ", PopCount(mbpCWrongs)                                                        ),
1598cd365d4cSrvcoresjw    ("BpRRight               ", PopCount(mbpRRights)                                                        ),
1599cd365d4cSrvcoresjw    ("BpRWrong               ", PopCount(mbpRWrongs)                                                        ),
1600cd365d4cSrvcoresjw    ("ftb_false_hit          ", PopCount(ftb_false_hit)                                                     ),
1601cd365d4cSrvcoresjw    ("ftb_hit                ", PopCount(ftb_hit)                                                           ),
1602cd365d4cSrvcoresjw  )
16031ca0e4f3SYinan Xu  generatePerfEvent()
160409c6f1ddSLingrui98}
1605