109c6f1ddSLingrui98/*************************************************************************************** 209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory 409c6f1ddSLingrui98* 509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2. 609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2. 709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at: 809c6f1ddSLingrui98* http://license.coscl.org.cn/MulanPSL2 909c6f1ddSLingrui98* 1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 1309c6f1ddSLingrui98* 1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details. 1509c6f1ddSLingrui98***************************************************************************************/ 1609c6f1ddSLingrui98 1709c6f1ddSLingrui98package xiangshan.frontend 1809c6f1ddSLingrui98 1909c6f1ddSLingrui98import chipsalliance.rocketchip.config.Parameters 2009c6f1ddSLingrui98import chisel3._ 2109c6f1ddSLingrui98import chisel3.util._ 221ca0e4f3SYinan Xuimport utils._ 2309c6f1ddSLingrui98import xiangshan._ 24e30430c2SJayimport xiangshan.frontend.icache._ 251ca0e4f3SYinan Xuimport xiangshan.backend.CtrlToFtqIO 262e1be6e1SSteve Gouimport xiangshan.backend.decode.ImmUnion 27*51532d8bSGuokai Chenimport huancun.utils.ChiselDB 28*51532d8bSGuokai Chen 29*51532d8bSGuokai Chenclass FtqDebugBundle extends Bundle { 30*51532d8bSGuokai Chen val pc = UInt(39.W) 31*51532d8bSGuokai Chen val target = UInt(39.W) 32*51532d8bSGuokai Chen val isBr = Bool() 33*51532d8bSGuokai Chen val isJmp = Bool() 34*51532d8bSGuokai Chen val isCall = Bool() 35*51532d8bSGuokai Chen val isRet = Bool() 36*51532d8bSGuokai Chen val misPred = Bool() 37*51532d8bSGuokai Chen val isTaken = Bool() 38*51532d8bSGuokai Chen val predStage = UInt(2.W) 39*51532d8bSGuokai Chen} 4009c6f1ddSLingrui98 4109c6f1ddSLingrui98class FtqPtr(implicit p: Parameters) extends CircularQueuePtr[FtqPtr]( 4209c6f1ddSLingrui98 p => p(XSCoreParamsKey).FtqSize 4309c6f1ddSLingrui98){ 4409c6f1ddSLingrui98} 4509c6f1ddSLingrui98 4609c6f1ddSLingrui98object FtqPtr { 4709c6f1ddSLingrui98 def apply(f: Bool, v: UInt)(implicit p: Parameters): FtqPtr = { 4809c6f1ddSLingrui98 val ptr = Wire(new FtqPtr) 4909c6f1ddSLingrui98 ptr.flag := f 5009c6f1ddSLingrui98 ptr.value := v 5109c6f1ddSLingrui98 ptr 5209c6f1ddSLingrui98 } 5309c6f1ddSLingrui98 def inverse(ptr: FtqPtr)(implicit p: Parameters): FtqPtr = { 5409c6f1ddSLingrui98 apply(!ptr.flag, ptr.value) 5509c6f1ddSLingrui98 } 5609c6f1ddSLingrui98} 5709c6f1ddSLingrui98 5809c6f1ddSLingrui98class FtqNRSRAM[T <: Data](gen: T, numRead: Int)(implicit p: Parameters) extends XSModule { 5909c6f1ddSLingrui98 6009c6f1ddSLingrui98 val io = IO(new Bundle() { 6109c6f1ddSLingrui98 val raddr = Input(Vec(numRead, UInt(log2Up(FtqSize).W))) 6209c6f1ddSLingrui98 val ren = Input(Vec(numRead, Bool())) 6309c6f1ddSLingrui98 val rdata = Output(Vec(numRead, gen)) 6409c6f1ddSLingrui98 val waddr = Input(UInt(log2Up(FtqSize).W)) 6509c6f1ddSLingrui98 val wen = Input(Bool()) 6609c6f1ddSLingrui98 val wdata = Input(gen) 6709c6f1ddSLingrui98 }) 6809c6f1ddSLingrui98 6909c6f1ddSLingrui98 for(i <- 0 until numRead){ 7009c6f1ddSLingrui98 val sram = Module(new SRAMTemplate(gen, FtqSize)) 7109c6f1ddSLingrui98 sram.io.r.req.valid := io.ren(i) 7209c6f1ddSLingrui98 sram.io.r.req.bits.setIdx := io.raddr(i) 7309c6f1ddSLingrui98 io.rdata(i) := sram.io.r.resp.data(0) 7409c6f1ddSLingrui98 sram.io.w.req.valid := io.wen 7509c6f1ddSLingrui98 sram.io.w.req.bits.setIdx := io.waddr 7609c6f1ddSLingrui98 sram.io.w.req.bits.data := VecInit(io.wdata) 7709c6f1ddSLingrui98 } 7809c6f1ddSLingrui98 7909c6f1ddSLingrui98} 8009c6f1ddSLingrui98 8109c6f1ddSLingrui98class Ftq_RF_Components(implicit p: Parameters) extends XSBundle with BPUUtils { 8209c6f1ddSLingrui98 val startAddr = UInt(VAddrBits.W) 83b37e4b45SLingrui98 val nextLineAddr = UInt(VAddrBits.W) 8409c6f1ddSLingrui98 val isNextMask = Vec(PredictWidth, Bool()) 85b37e4b45SLingrui98 val fallThruError = Bool() 86b37e4b45SLingrui98 // val carry = Bool() 8709c6f1ddSLingrui98 def getPc(offset: UInt) = { 8885215037SLingrui98 def getHigher(pc: UInt) = pc(VAddrBits-1, log2Ceil(PredictWidth)+instOffsetBits+1) 8985215037SLingrui98 def getOffset(pc: UInt) = pc(log2Ceil(PredictWidth)+instOffsetBits, instOffsetBits) 90b37e4b45SLingrui98 Cat(getHigher(Mux(isNextMask(offset) && startAddr(log2Ceil(PredictWidth)+instOffsetBits), nextLineAddr, startAddr)), 9109c6f1ddSLingrui98 getOffset(startAddr)+offset, 0.U(instOffsetBits.W)) 9209c6f1ddSLingrui98 } 9309c6f1ddSLingrui98 def fromBranchPrediction(resp: BranchPredictionBundle) = { 94a229ab6cSLingrui98 def carryPos(addr: UInt) = addr(instOffsetBits+log2Ceil(PredictWidth)+1) 9509c6f1ddSLingrui98 this.startAddr := resp.pc 96a60a2901SLingrui98 this.nextLineAddr := resp.pc + (FetchWidth * 4 * 2).U // may be broken on other configs 9709c6f1ddSLingrui98 this.isNextMask := VecInit((0 until PredictWidth).map(i => 9809c6f1ddSLingrui98 (resp.pc(log2Ceil(PredictWidth), 1) +& i.U)(log2Ceil(PredictWidth)).asBool() 9909c6f1ddSLingrui98 )) 100b37e4b45SLingrui98 this.fallThruError := resp.fallThruError 10109c6f1ddSLingrui98 this 10209c6f1ddSLingrui98 } 10309c6f1ddSLingrui98 override def toPrintable: Printable = { 104b37e4b45SLingrui98 p"startAddr:${Hexadecimal(startAddr)}" 10509c6f1ddSLingrui98 } 10609c6f1ddSLingrui98} 10709c6f1ddSLingrui98 10809c6f1ddSLingrui98class Ftq_pd_Entry(implicit p: Parameters) extends XSBundle { 10909c6f1ddSLingrui98 val brMask = Vec(PredictWidth, Bool()) 11009c6f1ddSLingrui98 val jmpInfo = ValidUndirectioned(Vec(3, Bool())) 11109c6f1ddSLingrui98 val jmpOffset = UInt(log2Ceil(PredictWidth).W) 11209c6f1ddSLingrui98 val jalTarget = UInt(VAddrBits.W) 11309c6f1ddSLingrui98 val rvcMask = Vec(PredictWidth, Bool()) 11409c6f1ddSLingrui98 def hasJal = jmpInfo.valid && !jmpInfo.bits(0) 11509c6f1ddSLingrui98 def hasJalr = jmpInfo.valid && jmpInfo.bits(0) 11609c6f1ddSLingrui98 def hasCall = jmpInfo.valid && jmpInfo.bits(1) 11709c6f1ddSLingrui98 def hasRet = jmpInfo.valid && jmpInfo.bits(2) 11809c6f1ddSLingrui98 11909c6f1ddSLingrui98 def fromPdWb(pdWb: PredecodeWritebackBundle) = { 12009c6f1ddSLingrui98 val pds = pdWb.pd 12109c6f1ddSLingrui98 this.brMask := VecInit(pds.map(pd => pd.isBr && pd.valid)) 12209c6f1ddSLingrui98 this.jmpInfo.valid := VecInit(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid)).asUInt.orR 12309c6f1ddSLingrui98 this.jmpInfo.bits := ParallelPriorityMux(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid), 12409c6f1ddSLingrui98 pds.map(pd => VecInit(pd.isJalr, pd.isCall, pd.isRet))) 12509c6f1ddSLingrui98 this.jmpOffset := ParallelPriorityEncoder(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid)) 12609c6f1ddSLingrui98 this.rvcMask := VecInit(pds.map(pd => pd.isRVC)) 12709c6f1ddSLingrui98 this.jalTarget := pdWb.jalTarget 12809c6f1ddSLingrui98 } 12909c6f1ddSLingrui98 13009c6f1ddSLingrui98 def toPd(offset: UInt) = { 13109c6f1ddSLingrui98 require(offset.getWidth == log2Ceil(PredictWidth)) 13209c6f1ddSLingrui98 val pd = Wire(new PreDecodeInfo) 13309c6f1ddSLingrui98 pd.valid := true.B 13409c6f1ddSLingrui98 pd.isRVC := rvcMask(offset) 13509c6f1ddSLingrui98 val isBr = brMask(offset) 13609c6f1ddSLingrui98 val isJalr = offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(0) 13709c6f1ddSLingrui98 pd.brType := Cat(offset === jmpOffset && jmpInfo.valid, isJalr || isBr) 13809c6f1ddSLingrui98 pd.isCall := offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(1) 13909c6f1ddSLingrui98 pd.isRet := offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(2) 14009c6f1ddSLingrui98 pd 14109c6f1ddSLingrui98 } 14209c6f1ddSLingrui98} 14309c6f1ddSLingrui98 14409c6f1ddSLingrui98 14509c6f1ddSLingrui98 14609c6f1ddSLingrui98class Ftq_Redirect_SRAMEntry(implicit p: Parameters) extends XSBundle with HasBPUConst { 14709c6f1ddSLingrui98 val rasSp = UInt(log2Ceil(RasSize).W) 14809c6f1ddSLingrui98 val rasEntry = new RASEntry 149b37e4b45SLingrui98 // val specCnt = Vec(numBr, UInt(10.W)) 150c2ad24ebSLingrui98 // val ghist = new ShiftingGlobalHistory 151dd6c0695SLingrui98 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 15267402d75SLingrui98 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 15367402d75SLingrui98 val lastBrNumOH = UInt((numBr+1).W) 15467402d75SLingrui98 155c2ad24ebSLingrui98 val histPtr = new CGHPtr 15609c6f1ddSLingrui98 15709c6f1ddSLingrui98 def fromBranchPrediction(resp: BranchPredictionBundle) = { 158b37e4b45SLingrui98 assert(!resp.is_minimal) 15909c6f1ddSLingrui98 this.rasSp := resp.rasSp 16009c6f1ddSLingrui98 this.rasEntry := resp.rasTop 161dd6c0695SLingrui98 this.folded_hist := resp.folded_hist 16267402d75SLingrui98 this.afhob := resp.afhob 16367402d75SLingrui98 this.lastBrNumOH := resp.lastBrNumOH 164c2ad24ebSLingrui98 this.histPtr := resp.histPtr 16509c6f1ddSLingrui98 this 16609c6f1ddSLingrui98 } 16709c6f1ddSLingrui98} 16809c6f1ddSLingrui98 16909c6f1ddSLingrui98class Ftq_1R_SRAMEntry(implicit p: Parameters) extends XSBundle with HasBPUConst { 17009c6f1ddSLingrui98 val meta = UInt(MaxMetaLength.W) 17109c6f1ddSLingrui98} 17209c6f1ddSLingrui98 17309c6f1ddSLingrui98class Ftq_Pred_Info(implicit p: Parameters) extends XSBundle { 17409c6f1ddSLingrui98 val target = UInt(VAddrBits.W) 17509c6f1ddSLingrui98 val cfiIndex = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)) 17609c6f1ddSLingrui98} 17709c6f1ddSLingrui98 17809c6f1ddSLingrui98 17909c6f1ddSLingrui98class FtqRead[T <: Data](private val gen: T)(implicit p: Parameters) extends XSBundle { 18009c6f1ddSLingrui98 val ptr = Output(new FtqPtr) 18109c6f1ddSLingrui98 val offset = Output(UInt(log2Ceil(PredictWidth).W)) 18209c6f1ddSLingrui98 val data = Input(gen) 18309c6f1ddSLingrui98 def apply(ptr: FtqPtr, offset: UInt) = { 18409c6f1ddSLingrui98 this.ptr := ptr 18509c6f1ddSLingrui98 this.offset := offset 18609c6f1ddSLingrui98 this.data 18709c6f1ddSLingrui98 } 18809c6f1ddSLingrui98} 18909c6f1ddSLingrui98 19009c6f1ddSLingrui98 19109c6f1ddSLingrui98class FtqToBpuIO(implicit p: Parameters) extends XSBundle { 19209c6f1ddSLingrui98 val redirect = Valid(new BranchPredictionRedirect) 19309c6f1ddSLingrui98 val update = Valid(new BranchPredictionUpdate) 19409c6f1ddSLingrui98 val enq_ptr = Output(new FtqPtr) 19509c6f1ddSLingrui98} 19609c6f1ddSLingrui98 19709c6f1ddSLingrui98class FtqToIfuIO(implicit p: Parameters) extends XSBundle with HasCircularQueuePtrHelper { 19809c6f1ddSLingrui98 val req = Decoupled(new FetchRequestBundle) 19909c6f1ddSLingrui98 val redirect = Valid(new Redirect) 20009c6f1ddSLingrui98 val flushFromBpu = new Bundle { 20109c6f1ddSLingrui98 // when ifu pipeline is not stalled, 20209c6f1ddSLingrui98 // a packet from bpu s3 can reach f1 at most 20309c6f1ddSLingrui98 val s2 = Valid(new FtqPtr) 204cb4f77ceSLingrui98 val s3 = Valid(new FtqPtr) 20509c6f1ddSLingrui98 def shouldFlushBy(src: Valid[FtqPtr], idx_to_flush: FtqPtr) = { 20609c6f1ddSLingrui98 src.valid && !isAfter(src.bits, idx_to_flush) 20709c6f1ddSLingrui98 } 20809c6f1ddSLingrui98 def shouldFlushByStage2(idx: FtqPtr) = shouldFlushBy(s2, idx) 209cb4f77ceSLingrui98 def shouldFlushByStage3(idx: FtqPtr) = shouldFlushBy(s3, idx) 21009c6f1ddSLingrui98 } 21109c6f1ddSLingrui98} 21209c6f1ddSLingrui98 21309c6f1ddSLingrui98trait HasBackendRedirectInfo extends HasXSParameter { 2142e1be6e1SSteve Gou def numRedirectPcRead = exuParameters.JmpCnt + exuParameters.AluCnt + 1 21509c6f1ddSLingrui98 def isLoadReplay(r: Valid[Redirect]) = r.bits.flushItself() 21609c6f1ddSLingrui98} 21709c6f1ddSLingrui98 21809c6f1ddSLingrui98class FtqToCtrlIO(implicit p: Parameters) extends XSBundle with HasBackendRedirectInfo { 219b56f947eSYinan Xu // write to backend pc mem 220b56f947eSYinan Xu val pc_mem_wen = Output(Bool()) 221b56f947eSYinan Xu val pc_mem_waddr = Output(UInt(log2Ceil(FtqSize).W)) 222b56f947eSYinan Xu val pc_mem_wdata = Output(new Ftq_RF_Components) 223b56f947eSYinan Xu val target = Output(UInt(VAddrBits.W)) 224b56f947eSYinan Xu // predecode correct target 225b56f947eSYinan Xu val pd_redirect_waddr = Valid(UInt(log2Ceil(FtqSize).W)) 226b56f947eSYinan Xu val pd_redirect_target = Output(UInt(VAddrBits.W)) 22709c6f1ddSLingrui98} 22809c6f1ddSLingrui98 22909c6f1ddSLingrui98 23009c6f1ddSLingrui98class FTBEntryGen(implicit p: Parameters) extends XSModule with HasBackendRedirectInfo with HasBPUParameter { 23109c6f1ddSLingrui98 val io = IO(new Bundle { 23209c6f1ddSLingrui98 val start_addr = Input(UInt(VAddrBits.W)) 23309c6f1ddSLingrui98 val old_entry = Input(new FTBEntry) 23409c6f1ddSLingrui98 val pd = Input(new Ftq_pd_Entry) 23509c6f1ddSLingrui98 val cfiIndex = Flipped(Valid(UInt(log2Ceil(PredictWidth).W))) 23609c6f1ddSLingrui98 val target = Input(UInt(VAddrBits.W)) 23709c6f1ddSLingrui98 val hit = Input(Bool()) 23809c6f1ddSLingrui98 val mispredict_vec = Input(Vec(PredictWidth, Bool())) 23909c6f1ddSLingrui98 24009c6f1ddSLingrui98 val new_entry = Output(new FTBEntry) 24109c6f1ddSLingrui98 val new_br_insert_pos = Output(Vec(numBr, Bool())) 24209c6f1ddSLingrui98 val taken_mask = Output(Vec(numBr, Bool())) 24309c6f1ddSLingrui98 val mispred_mask = Output(Vec(numBr+1, Bool())) 24409c6f1ddSLingrui98 24509c6f1ddSLingrui98 // for perf counters 24609c6f1ddSLingrui98 val is_init_entry = Output(Bool()) 24709c6f1ddSLingrui98 val is_old_entry = Output(Bool()) 24809c6f1ddSLingrui98 val is_new_br = Output(Bool()) 24909c6f1ddSLingrui98 val is_jalr_target_modified = Output(Bool()) 25009c6f1ddSLingrui98 val is_always_taken_modified = Output(Bool()) 25109c6f1ddSLingrui98 val is_br_full = Output(Bool()) 25209c6f1ddSLingrui98 }) 25309c6f1ddSLingrui98 25409c6f1ddSLingrui98 // no mispredictions detected at predecode 25509c6f1ddSLingrui98 val hit = io.hit 25609c6f1ddSLingrui98 val pd = io.pd 25709c6f1ddSLingrui98 25809c6f1ddSLingrui98 val init_entry = WireInit(0.U.asTypeOf(new FTBEntry)) 25909c6f1ddSLingrui98 26009c6f1ddSLingrui98 26109c6f1ddSLingrui98 val cfi_is_br = pd.brMask(io.cfiIndex.bits) && io.cfiIndex.valid 26209c6f1ddSLingrui98 val entry_has_jmp = pd.jmpInfo.valid 26309c6f1ddSLingrui98 val new_jmp_is_jal = entry_has_jmp && !pd.jmpInfo.bits(0) && io.cfiIndex.valid 26409c6f1ddSLingrui98 val new_jmp_is_jalr = entry_has_jmp && pd.jmpInfo.bits(0) && io.cfiIndex.valid 26509c6f1ddSLingrui98 val new_jmp_is_call = entry_has_jmp && pd.jmpInfo.bits(1) && io.cfiIndex.valid 26609c6f1ddSLingrui98 val new_jmp_is_ret = entry_has_jmp && pd.jmpInfo.bits(2) && io.cfiIndex.valid 26709c6f1ddSLingrui98 val last_jmp_rvi = entry_has_jmp && pd.jmpOffset === (PredictWidth-1).U && !pd.rvcMask.last 268a60a2901SLingrui98 // val last_br_rvi = cfi_is_br && io.cfiIndex.bits === (PredictWidth-1).U && !pd.rvcMask.last 26909c6f1ddSLingrui98 27009c6f1ddSLingrui98 val cfi_is_jal = io.cfiIndex.bits === pd.jmpOffset && new_jmp_is_jal 27109c6f1ddSLingrui98 val cfi_is_jalr = io.cfiIndex.bits === pd.jmpOffset && new_jmp_is_jalr 27209c6f1ddSLingrui98 273a60a2901SLingrui98 def carryPos = log2Ceil(PredictWidth)+instOffsetBits 27409c6f1ddSLingrui98 def getLower(pc: UInt) = pc(carryPos-1, instOffsetBits) 27509c6f1ddSLingrui98 // if not hit, establish a new entry 27609c6f1ddSLingrui98 init_entry.valid := true.B 27709c6f1ddSLingrui98 // tag is left for ftb to assign 278eeb5ff92SLingrui98 279eeb5ff92SLingrui98 // case br 280eeb5ff92SLingrui98 val init_br_slot = init_entry.getSlotForBr(0) 281eeb5ff92SLingrui98 when (cfi_is_br) { 282eeb5ff92SLingrui98 init_br_slot.valid := true.B 283eeb5ff92SLingrui98 init_br_slot.offset := io.cfiIndex.bits 284b37e4b45SLingrui98 init_br_slot.setLowerStatByTarget(io.start_addr, io.target, numBr == 1) 285eeb5ff92SLingrui98 init_entry.always_taken(0) := true.B // set to always taken on init 286eeb5ff92SLingrui98 } 287eeb5ff92SLingrui98 288eeb5ff92SLingrui98 // case jmp 289eeb5ff92SLingrui98 when (entry_has_jmp) { 290eeb5ff92SLingrui98 init_entry.tailSlot.offset := pd.jmpOffset 291eeb5ff92SLingrui98 init_entry.tailSlot.valid := new_jmp_is_jal || new_jmp_is_jalr 292eeb5ff92SLingrui98 init_entry.tailSlot.setLowerStatByTarget(io.start_addr, Mux(cfi_is_jalr, io.target, pd.jalTarget), isShare=false) 293eeb5ff92SLingrui98 } 294eeb5ff92SLingrui98 29509c6f1ddSLingrui98 val jmpPft = getLower(io.start_addr) +& pd.jmpOffset +& Mux(pd.rvcMask(pd.jmpOffset), 1.U, 2.U) 296a60a2901SLingrui98 init_entry.pftAddr := Mux(entry_has_jmp && !last_jmp_rvi, jmpPft, getLower(io.start_addr)) 297a60a2901SLingrui98 init_entry.carry := Mux(entry_has_jmp && !last_jmp_rvi, jmpPft(carryPos-instOffsetBits), true.B) 29809c6f1ddSLingrui98 init_entry.isJalr := new_jmp_is_jalr 29909c6f1ddSLingrui98 init_entry.isCall := new_jmp_is_call 30009c6f1ddSLingrui98 init_entry.isRet := new_jmp_is_ret 301f4ebc4b2SLingrui98 // that means fall thru points to the middle of an inst 302ae409b75SSteve Gou init_entry.last_may_be_rvi_call := pd.jmpOffset === (PredictWidth-1).U && !pd.rvcMask(pd.jmpOffset) 30309c6f1ddSLingrui98 30409c6f1ddSLingrui98 // if hit, check whether a new cfi(only br is possible) is detected 30509c6f1ddSLingrui98 val oe = io.old_entry 306eeb5ff92SLingrui98 val br_recorded_vec = oe.getBrRecordedVec(io.cfiIndex.bits) 30709c6f1ddSLingrui98 val br_recorded = br_recorded_vec.asUInt.orR 30809c6f1ddSLingrui98 val is_new_br = cfi_is_br && !br_recorded 30909c6f1ddSLingrui98 val new_br_offset = io.cfiIndex.bits 31009c6f1ddSLingrui98 // vec(i) means new br will be inserted BEFORE old br(i) 311eeb5ff92SLingrui98 val allBrSlotsVec = oe.allSlotsForBr 31209c6f1ddSLingrui98 val new_br_insert_onehot = VecInit((0 until numBr).map{ 31309c6f1ddSLingrui98 i => i match { 314eeb5ff92SLingrui98 case 0 => 315eeb5ff92SLingrui98 !allBrSlotsVec(0).valid || new_br_offset < allBrSlotsVec(0).offset 316eeb5ff92SLingrui98 case idx => 317eeb5ff92SLingrui98 allBrSlotsVec(idx-1).valid && new_br_offset > allBrSlotsVec(idx-1).offset && 318eeb5ff92SLingrui98 (!allBrSlotsVec(idx).valid || new_br_offset < allBrSlotsVec(idx).offset) 31909c6f1ddSLingrui98 } 32009c6f1ddSLingrui98 }) 32109c6f1ddSLingrui98 32209c6f1ddSLingrui98 val old_entry_modified = WireInit(io.old_entry) 32309c6f1ddSLingrui98 for (i <- 0 until numBr) { 324eeb5ff92SLingrui98 val slot = old_entry_modified.allSlotsForBr(i) 325eeb5ff92SLingrui98 when (new_br_insert_onehot(i)) { 326eeb5ff92SLingrui98 slot.valid := true.B 327eeb5ff92SLingrui98 slot.offset := new_br_offset 328b37e4b45SLingrui98 slot.setLowerStatByTarget(io.start_addr, io.target, i == numBr-1) 329eeb5ff92SLingrui98 old_entry_modified.always_taken(i) := true.B 330eeb5ff92SLingrui98 }.elsewhen (new_br_offset > oe.allSlotsForBr(i).offset) { 331eeb5ff92SLingrui98 old_entry_modified.always_taken(i) := false.B 332eeb5ff92SLingrui98 // all other fields remain unchanged 333eeb5ff92SLingrui98 }.otherwise { 334eeb5ff92SLingrui98 // case i == 0, remain unchanged 335eeb5ff92SLingrui98 if (i != 0) { 336b37e4b45SLingrui98 val noNeedToMoveFromFormerSlot = (i == numBr-1).B && !oe.brSlots.last.valid 337eeb5ff92SLingrui98 when (!noNeedToMoveFromFormerSlot) { 338eeb5ff92SLingrui98 slot.fromAnotherSlot(oe.allSlotsForBr(i-1)) 339eeb5ff92SLingrui98 old_entry_modified.always_taken(i) := oe.always_taken(i) 34009c6f1ddSLingrui98 } 341eeb5ff92SLingrui98 } 342eeb5ff92SLingrui98 } 343eeb5ff92SLingrui98 } 34409c6f1ddSLingrui98 345eeb5ff92SLingrui98 // two circumstances: 346eeb5ff92SLingrui98 // 1. oe: | br | j |, new br should be in front of j, thus addr of j should be new pft 347eeb5ff92SLingrui98 // 2. oe: | br | br |, new br could be anywhere between, thus new pft is the addr of either 348eeb5ff92SLingrui98 // the previous last br or the new br 349eeb5ff92SLingrui98 val may_have_to_replace = oe.noEmptySlotForNewBr 350eeb5ff92SLingrui98 val pft_need_to_change = is_new_br && may_have_to_replace 35109c6f1ddSLingrui98 // it should either be the given last br or the new br 35209c6f1ddSLingrui98 when (pft_need_to_change) { 353eeb5ff92SLingrui98 val new_pft_offset = 354710a8720SLingrui98 Mux(!new_br_insert_onehot.asUInt.orR, 355710a8720SLingrui98 new_br_offset, oe.allSlotsForBr.last.offset) 356eeb5ff92SLingrui98 357710a8720SLingrui98 // set jmp to invalid 35809c6f1ddSLingrui98 old_entry_modified.pftAddr := getLower(io.start_addr) + new_pft_offset 35909c6f1ddSLingrui98 old_entry_modified.carry := (getLower(io.start_addr) +& new_pft_offset).head(1).asBool 360f4ebc4b2SLingrui98 old_entry_modified.last_may_be_rvi_call := false.B 36109c6f1ddSLingrui98 old_entry_modified.isCall := false.B 36209c6f1ddSLingrui98 old_entry_modified.isRet := false.B 363eeb5ff92SLingrui98 old_entry_modified.isJalr := false.B 36409c6f1ddSLingrui98 } 36509c6f1ddSLingrui98 36609c6f1ddSLingrui98 val old_entry_jmp_target_modified = WireInit(oe) 367710a8720SLingrui98 val old_target = oe.tailSlot.getTarget(io.start_addr) // may be wrong because we store only 20 lowest bits 368b37e4b45SLingrui98 val old_tail_is_jmp = !oe.tailSlot.sharing 369eeb5ff92SLingrui98 val jalr_target_modified = cfi_is_jalr && (old_target =/= io.target) && old_tail_is_jmp // TODO: pass full jalr target 3703bcae573SLingrui98 when (jalr_target_modified) { 37109c6f1ddSLingrui98 old_entry_jmp_target_modified.setByJmpTarget(io.start_addr, io.target) 37209c6f1ddSLingrui98 old_entry_jmp_target_modified.always_taken := 0.U.asTypeOf(Vec(numBr, Bool())) 37309c6f1ddSLingrui98 } 37409c6f1ddSLingrui98 37509c6f1ddSLingrui98 val old_entry_always_taken = WireInit(oe) 37609c6f1ddSLingrui98 val always_taken_modified_vec = Wire(Vec(numBr, Bool())) // whether modified or not 37709c6f1ddSLingrui98 for (i <- 0 until numBr) { 37809c6f1ddSLingrui98 old_entry_always_taken.always_taken(i) := 37909c6f1ddSLingrui98 oe.always_taken(i) && io.cfiIndex.valid && oe.brValids(i) && io.cfiIndex.bits === oe.brOffset(i) 380710a8720SLingrui98 always_taken_modified_vec(i) := oe.always_taken(i) && !old_entry_always_taken.always_taken(i) 38109c6f1ddSLingrui98 } 38209c6f1ddSLingrui98 val always_taken_modified = always_taken_modified_vec.reduce(_||_) 38309c6f1ddSLingrui98 38409c6f1ddSLingrui98 38509c6f1ddSLingrui98 38609c6f1ddSLingrui98 val derived_from_old_entry = 38709c6f1ddSLingrui98 Mux(is_new_br, old_entry_modified, 3883bcae573SLingrui98 Mux(jalr_target_modified, old_entry_jmp_target_modified, old_entry_always_taken)) 38909c6f1ddSLingrui98 39009c6f1ddSLingrui98 39109c6f1ddSLingrui98 io.new_entry := Mux(!hit, init_entry, derived_from_old_entry) 39209c6f1ddSLingrui98 39309c6f1ddSLingrui98 io.new_br_insert_pos := new_br_insert_onehot 39409c6f1ddSLingrui98 io.taken_mask := VecInit((io.new_entry.brOffset zip io.new_entry.brValids).map{ 39509c6f1ddSLingrui98 case (off, v) => io.cfiIndex.bits === off && io.cfiIndex.valid && v 39609c6f1ddSLingrui98 }) 39709c6f1ddSLingrui98 for (i <- 0 until numBr) { 39809c6f1ddSLingrui98 io.mispred_mask(i) := io.new_entry.brValids(i) && io.mispredict_vec(io.new_entry.brOffset(i)) 39909c6f1ddSLingrui98 } 40009c6f1ddSLingrui98 io.mispred_mask.last := io.new_entry.jmpValid && io.mispredict_vec(pd.jmpOffset) 40109c6f1ddSLingrui98 40209c6f1ddSLingrui98 // for perf counters 40309c6f1ddSLingrui98 io.is_init_entry := !hit 4043bcae573SLingrui98 io.is_old_entry := hit && !is_new_br && !jalr_target_modified && !always_taken_modified 40509c6f1ddSLingrui98 io.is_new_br := hit && is_new_br 4063bcae573SLingrui98 io.is_jalr_target_modified := hit && jalr_target_modified 40709c6f1ddSLingrui98 io.is_always_taken_modified := hit && always_taken_modified 408eeb5ff92SLingrui98 io.is_br_full := hit && is_new_br && may_have_to_replace 40909c6f1ddSLingrui98} 41009c6f1ddSLingrui98 41109c6f1ddSLingrui98class Ftq(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper 412e30430c2SJay with HasBackendRedirectInfo with BPUUtils with HasBPUConst with HasPerfEvents 413e30430c2SJay with HasICacheParameters{ 41409c6f1ddSLingrui98 val io = IO(new Bundle { 41509c6f1ddSLingrui98 val fromBpu = Flipped(new BpuToFtqIO) 41609c6f1ddSLingrui98 val fromIfu = Flipped(new IfuToFtqIO) 41709c6f1ddSLingrui98 val fromBackend = Flipped(new CtrlToFtqIO) 41809c6f1ddSLingrui98 41909c6f1ddSLingrui98 val toBpu = new FtqToBpuIO 42009c6f1ddSLingrui98 val toIfu = new FtqToIfuIO 42109c6f1ddSLingrui98 val toBackend = new FtqToCtrlIO 42209c6f1ddSLingrui98 4237052722fSJay val toPrefetch = new FtqPrefechBundle 4247052722fSJay 42509c6f1ddSLingrui98 val bpuInfo = new Bundle { 42609c6f1ddSLingrui98 val bpRight = Output(UInt(XLEN.W)) 42709c6f1ddSLingrui98 val bpWrong = Output(UInt(XLEN.W)) 42809c6f1ddSLingrui98 } 42909c6f1ddSLingrui98 }) 43009c6f1ddSLingrui98 io.bpuInfo := DontCare 43109c6f1ddSLingrui98 4322e1be6e1SSteve Gou val backendRedirect = Wire(Valid(new Redirect)) 4332e1be6e1SSteve Gou val backendRedirectReg = RegNext(backendRedirect) 43409c6f1ddSLingrui98 435df5b4b8eSYinan Xu val stage2Flush = backendRedirect.valid 43609c6f1ddSLingrui98 val backendFlush = stage2Flush || RegNext(stage2Flush) 43709c6f1ddSLingrui98 val ifuFlush = Wire(Bool()) 43809c6f1ddSLingrui98 43909c6f1ddSLingrui98 val flush = stage2Flush || RegNext(stage2Flush) 44009c6f1ddSLingrui98 44109c6f1ddSLingrui98 val allowBpuIn, allowToIfu = WireInit(false.B) 44209c6f1ddSLingrui98 val flushToIfu = !allowToIfu 443df5b4b8eSYinan Xu allowBpuIn := !ifuFlush && !backendRedirect.valid && !backendRedirectReg.valid 444df5b4b8eSYinan Xu allowToIfu := !ifuFlush && !backendRedirect.valid && !backendRedirectReg.valid 44509c6f1ddSLingrui98 446e30430c2SJay val bpuPtr, ifuPtr, ifuWbPtr, commPtr = RegInit(FtqPtr(false.B, 0.U)) 447c9bc5480SLingrui98 val ifuPtrPlus1 = RegInit(FtqPtr(false.B, 1.U)) 44809c6f1ddSLingrui98 val validEntries = distanceBetween(bpuPtr, commPtr) 44909c6f1ddSLingrui98 45009c6f1ddSLingrui98 // ********************************************************************** 45109c6f1ddSLingrui98 // **************************** enq from bpu **************************** 45209c6f1ddSLingrui98 // ********************************************************************** 45309c6f1ddSLingrui98 val new_entry_ready = validEntries < FtqSize.U 45409c6f1ddSLingrui98 io.fromBpu.resp.ready := new_entry_ready 45509c6f1ddSLingrui98 45609c6f1ddSLingrui98 val bpu_s2_resp = io.fromBpu.resp.bits.s2 457cb4f77ceSLingrui98 val bpu_s3_resp = io.fromBpu.resp.bits.s3 45809c6f1ddSLingrui98 val bpu_s2_redirect = bpu_s2_resp.valid && bpu_s2_resp.hasRedirect 459cb4f77ceSLingrui98 val bpu_s3_redirect = bpu_s3_resp.valid && bpu_s3_resp.hasRedirect 46009c6f1ddSLingrui98 46109c6f1ddSLingrui98 io.toBpu.enq_ptr := bpuPtr 46209c6f1ddSLingrui98 val enq_fire = io.fromBpu.resp.fire() && allowBpuIn // from bpu s1 463cb4f77ceSLingrui98 val bpu_in_fire = (io.fromBpu.resp.fire() || bpu_s2_redirect || bpu_s3_redirect) && allowBpuIn 46409c6f1ddSLingrui98 465b37e4b45SLingrui98 val bpu_in_resp = io.fromBpu.resp.bits.selectedResp 466b37e4b45SLingrui98 val bpu_in_stage = io.fromBpu.resp.bits.selectedRespIdx 46709c6f1ddSLingrui98 val bpu_in_resp_ptr = Mux(bpu_in_stage === BP_S1, bpuPtr, bpu_in_resp.ftq_idx) 46809c6f1ddSLingrui98 val bpu_in_resp_idx = bpu_in_resp_ptr.value 46909c6f1ddSLingrui98 470b56f947eSYinan Xu // read ports: ifuReq1 + ifuReq2 + commitUpdate 471b56f947eSYinan Xu val ftq_pc_mem = Module(new SyncDataModuleTemplate(new Ftq_RF_Components, FtqSize, 3, 1)) 47209c6f1ddSLingrui98 // resp from uBTB 47309c6f1ddSLingrui98 ftq_pc_mem.io.wen(0) := bpu_in_fire 47409c6f1ddSLingrui98 ftq_pc_mem.io.waddr(0) := bpu_in_resp_idx 47509c6f1ddSLingrui98 ftq_pc_mem.io.wdata(0).fromBranchPrediction(bpu_in_resp) 47609c6f1ddSLingrui98 47709c6f1ddSLingrui98 // ifuRedirect + backendRedirect + commit 47809c6f1ddSLingrui98 val ftq_redirect_sram = Module(new FtqNRSRAM(new Ftq_Redirect_SRAMEntry, 1+1+1)) 47909c6f1ddSLingrui98 // these info is intended to enq at the last stage of bpu 48009c6f1ddSLingrui98 ftq_redirect_sram.io.wen := io.fromBpu.resp.bits.lastStage.valid 48109c6f1ddSLingrui98 ftq_redirect_sram.io.waddr := io.fromBpu.resp.bits.lastStage.ftq_idx.value 48209c6f1ddSLingrui98 ftq_redirect_sram.io.wdata.fromBranchPrediction(io.fromBpu.resp.bits.lastStage) 48349cbc998SLingrui98 println(f"ftq redirect SRAM: entry ${ftq_redirect_sram.io.wdata.getWidth} * ${FtqSize} * 3") 48449cbc998SLingrui98 println(f"ftq redirect SRAM: ahead fh ${ftq_redirect_sram.io.wdata.afhob.getWidth} * ${FtqSize} * 3") 48509c6f1ddSLingrui98 48609c6f1ddSLingrui98 val ftq_meta_1r_sram = Module(new FtqNRSRAM(new Ftq_1R_SRAMEntry, 1)) 48709c6f1ddSLingrui98 // these info is intended to enq at the last stage of bpu 48809c6f1ddSLingrui98 ftq_meta_1r_sram.io.wen := io.fromBpu.resp.bits.lastStage.valid 48909c6f1ddSLingrui98 ftq_meta_1r_sram.io.waddr := io.fromBpu.resp.bits.lastStage.ftq_idx.value 49009c6f1ddSLingrui98 ftq_meta_1r_sram.io.wdata.meta := io.fromBpu.resp.bits.meta 49109c6f1ddSLingrui98 // ifuRedirect + backendRedirect + commit 49209c6f1ddSLingrui98 val ftb_entry_mem = Module(new SyncDataModuleTemplate(new FTBEntry, FtqSize, 1+1+1, 1)) 49309c6f1ddSLingrui98 ftb_entry_mem.io.wen(0) := io.fromBpu.resp.bits.lastStage.valid 49409c6f1ddSLingrui98 ftb_entry_mem.io.waddr(0) := io.fromBpu.resp.bits.lastStage.ftq_idx.value 49509c6f1ddSLingrui98 ftb_entry_mem.io.wdata(0) := io.fromBpu.resp.bits.lastStage.ftb_entry 49609c6f1ddSLingrui98 49709c6f1ddSLingrui98 49809c6f1ddSLingrui98 // multi-write 499b37e4b45SLingrui98 val update_target = Reg(Vec(FtqSize, UInt(VAddrBits.W))) // could be taken target or fallThrough 50009c6f1ddSLingrui98 val cfiIndex_vec = Reg(Vec(FtqSize, ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))) 50109c6f1ddSLingrui98 val mispredict_vec = Reg(Vec(FtqSize, Vec(PredictWidth, Bool()))) 50209c6f1ddSLingrui98 val pred_stage = Reg(Vec(FtqSize, UInt(2.W))) 50309c6f1ddSLingrui98 50409c6f1ddSLingrui98 val c_invalid :: c_valid :: c_commited :: Nil = Enum(3) 50509c6f1ddSLingrui98 val commitStateQueue = RegInit(VecInit(Seq.fill(FtqSize) { 50609c6f1ddSLingrui98 VecInit(Seq.fill(PredictWidth)(c_invalid)) 50709c6f1ddSLingrui98 })) 50809c6f1ddSLingrui98 50909c6f1ddSLingrui98 val f_to_send :: f_sent :: Nil = Enum(2) 51009c6f1ddSLingrui98 val entry_fetch_status = RegInit(VecInit(Seq.fill(FtqSize)(f_sent))) 51109c6f1ddSLingrui98 51209c6f1ddSLingrui98 val h_not_hit :: h_false_hit :: h_hit :: Nil = Enum(3) 51309c6f1ddSLingrui98 val entry_hit_status = RegInit(VecInit(Seq.fill(FtqSize)(h_not_hit))) 51409c6f1ddSLingrui98 515f63797a4SLingrui98 // modify registers one cycle later to cut critical path 516f63797a4SLingrui98 val last_cycle_bpu_in = RegNext(bpu_in_fire) 517f63797a4SLingrui98 val last_cycle_bpu_in_idx = RegNext(bpu_in_resp_idx) 518f63797a4SLingrui98 val last_cycle_update_target = RegNext(bpu_in_resp.getTarget) 519f63797a4SLingrui98 val last_cycle_cfiIndex = RegNext(bpu_in_resp.cfiIndex) 520f63797a4SLingrui98 val last_cycle_bpu_in_stage = RegNext(bpu_in_stage) 521f63797a4SLingrui98 when (last_cycle_bpu_in) { 522f63797a4SLingrui98 entry_fetch_status(last_cycle_bpu_in_idx) := f_to_send 523f63797a4SLingrui98 commitStateQueue(last_cycle_bpu_in_idx) := VecInit(Seq.fill(PredictWidth)(c_invalid)) 524f63797a4SLingrui98 cfiIndex_vec(last_cycle_bpu_in_idx) := last_cycle_cfiIndex 525f63797a4SLingrui98 mispredict_vec(last_cycle_bpu_in_idx) := WireInit(VecInit(Seq.fill(PredictWidth)(false.B))) 526f63797a4SLingrui98 update_target(last_cycle_bpu_in_idx) := last_cycle_update_target 527f63797a4SLingrui98 pred_stage(last_cycle_bpu_in_idx) := last_cycle_bpu_in_stage 52809c6f1ddSLingrui98 } 52909c6f1ddSLingrui98 530f63797a4SLingrui98 53109c6f1ddSLingrui98 bpuPtr := bpuPtr + enq_fire 532c9bc5480SLingrui98 when (io.toIfu.req.fire && allowToIfu) { 533c9bc5480SLingrui98 ifuPtr := ifuPtrPlus1 534c9bc5480SLingrui98 ifuPtrPlus1 := ifuPtrPlus1 + 1.U 535c9bc5480SLingrui98 } 53609c6f1ddSLingrui98 53709c6f1ddSLingrui98 // only use ftb result to assign hit status 53809c6f1ddSLingrui98 when (bpu_s2_resp.valid) { 539b37e4b45SLingrui98 entry_hit_status(bpu_s2_resp.ftq_idx.value) := Mux(bpu_s2_resp.full_pred.hit, h_hit, h_not_hit) 54009c6f1ddSLingrui98 } 54109c6f1ddSLingrui98 54209c6f1ddSLingrui98 5432f4a3aa4SLingrui98 io.toIfu.flushFromBpu.s2.valid := bpu_s2_redirect 54409c6f1ddSLingrui98 io.toIfu.flushFromBpu.s2.bits := bpu_s2_resp.ftq_idx 54509c6f1ddSLingrui98 when (bpu_s2_resp.valid && bpu_s2_resp.hasRedirect) { 54609c6f1ddSLingrui98 bpuPtr := bpu_s2_resp.ftq_idx + 1.U 54709c6f1ddSLingrui98 // only when ifuPtr runs ahead of bpu s2 resp should we recover it 54809c6f1ddSLingrui98 when (!isBefore(ifuPtr, bpu_s2_resp.ftq_idx)) { 54909c6f1ddSLingrui98 ifuPtr := bpu_s2_resp.ftq_idx 550c9bc5480SLingrui98 ifuPtrPlus1 := bpu_s2_resp.ftq_idx + 1.U 55109c6f1ddSLingrui98 } 55209c6f1ddSLingrui98 } 55309c6f1ddSLingrui98 554cb4f77ceSLingrui98 io.toIfu.flushFromBpu.s3.valid := bpu_s3_redirect 555cb4f77ceSLingrui98 io.toIfu.flushFromBpu.s3.bits := bpu_s3_resp.ftq_idx 556cb4f77ceSLingrui98 when (bpu_s3_resp.valid && bpu_s3_resp.hasRedirect) { 557cb4f77ceSLingrui98 bpuPtr := bpu_s3_resp.ftq_idx + 1.U 558cb4f77ceSLingrui98 // only when ifuPtr runs ahead of bpu s2 resp should we recover it 559cb4f77ceSLingrui98 when (!isBefore(ifuPtr, bpu_s3_resp.ftq_idx)) { 560cb4f77ceSLingrui98 ifuPtr := bpu_s3_resp.ftq_idx 561c9bc5480SLingrui98 ifuPtrPlus1 := bpu_s3_resp.ftq_idx + 1.U 562cb4f77ceSLingrui98 } 563cb4f77ceSLingrui98 } 564cb4f77ceSLingrui98 56509c6f1ddSLingrui98 XSError(isBefore(bpuPtr, ifuPtr) && !isFull(bpuPtr, ifuPtr), "\nifuPtr is before bpuPtr!\n") 56609c6f1ddSLingrui98 56709c6f1ddSLingrui98 // **************************************************************** 56809c6f1ddSLingrui98 // **************************** to ifu **************************** 56909c6f1ddSLingrui98 // **************************************************************** 570005e809bSJiuyang Liu val bpu_in_bypass_buf = RegEnable(ftq_pc_mem.io.wdata(0), bpu_in_fire) 57109c6f1ddSLingrui98 val bpu_in_bypass_ptr = RegNext(bpu_in_resp_ptr) 57209c6f1ddSLingrui98 val last_cycle_to_ifu_fire = RegNext(io.toIfu.req.fire) 57309c6f1ddSLingrui98 57409c6f1ddSLingrui98 // read pc and target 57509c6f1ddSLingrui98 ftq_pc_mem.io.raddr.init.init.last := ifuPtr.value 576c9bc5480SLingrui98 ftq_pc_mem.io.raddr.init.last := ifuPtrPlus1.value 57709c6f1ddSLingrui98 5785ff19bd8SLingrui98 io.toIfu.req.bits.ftqIdx := ifuPtr 579f63797a4SLingrui98 58009c6f1ddSLingrui98 581b37e4b45SLingrui98 val toIfuPcBundle = Wire(new Ftq_RF_Components) 582f63797a4SLingrui98 val entry_is_to_send = WireInit(entry_fetch_status(ifuPtr.value) === f_to_send) 583f63797a4SLingrui98 val entry_next_addr = WireInit(update_target(ifuPtr.value)) 584f63797a4SLingrui98 val entry_ftq_offset = WireInit(cfiIndex_vec(ifuPtr.value)) 585f63797a4SLingrui98 5867052722fSJay 58709c6f1ddSLingrui98 when (last_cycle_bpu_in && bpu_in_bypass_ptr === ifuPtr) { 588b37e4b45SLingrui98 toIfuPcBundle := bpu_in_bypass_buf 589f678dd91SSteve Gou entry_is_to_send := true.B 590f63797a4SLingrui98 entry_next_addr := last_cycle_update_target 591f63797a4SLingrui98 entry_ftq_offset := last_cycle_cfiIndex 59209c6f1ddSLingrui98 }.elsewhen (last_cycle_to_ifu_fire) { 593b37e4b45SLingrui98 toIfuPcBundle := ftq_pc_mem.io.rdata.init.last 594c9bc5480SLingrui98 entry_is_to_send := RegNext(entry_fetch_status(ifuPtrPlus1.value) === f_to_send) || 595c9bc5480SLingrui98 RegNext(last_cycle_bpu_in && bpu_in_bypass_ptr === (ifuPtrPlus1)) // reduce potential bubbles 59609c6f1ddSLingrui98 }.otherwise { 597b37e4b45SLingrui98 toIfuPcBundle := ftq_pc_mem.io.rdata.init.init.last 598f678dd91SSteve Gou entry_is_to_send := RegNext(entry_fetch_status(ifuPtr.value) === f_to_send) 59909c6f1ddSLingrui98 } 60009c6f1ddSLingrui98 601f678dd91SSteve Gou io.toIfu.req.valid := entry_is_to_send && ifuPtr =/= bpuPtr 602f63797a4SLingrui98 io.toIfu.req.bits.nextStartAddr := entry_next_addr 603f63797a4SLingrui98 io.toIfu.req.bits.ftqOffset := entry_ftq_offset 604b37e4b45SLingrui98 io.toIfu.req.bits.fromFtqPcBundle(toIfuPcBundle) 605b37e4b45SLingrui98 60609c6f1ddSLingrui98 // when fall through is smaller in value than start address, there must be a false hit 607b37e4b45SLingrui98 when (toIfuPcBundle.fallThruError && entry_hit_status(ifuPtr.value) === h_hit) { 60809c6f1ddSLingrui98 when (io.toIfu.req.fire && 609cb4f77ceSLingrui98 !(bpu_s2_redirect && bpu_s2_resp.ftq_idx === ifuPtr) && 610cb4f77ceSLingrui98 !(bpu_s3_redirect && bpu_s3_resp.ftq_idx === ifuPtr) 61109c6f1ddSLingrui98 ) { 61209c6f1ddSLingrui98 entry_hit_status(ifuPtr.value) := h_false_hit 613352db50aSLingrui98 // XSError(true.B, "FTB false hit by fallThroughError, startAddr: %x, fallTHru: %x\n", io.toIfu.req.bits.startAddr, io.toIfu.req.bits.nextStartAddr) 61409c6f1ddSLingrui98 } 615b37e4b45SLingrui98 XSDebug(true.B, "fallThruError! start:%x, fallThru:%x\n", io.toIfu.req.bits.startAddr, io.toIfu.req.bits.nextStartAddr) 61609c6f1ddSLingrui98 } 61709c6f1ddSLingrui98 618a60a2901SLingrui98 XSPerfAccumulate(f"fall_through_error_to_ifu", toIfuPcBundle.fallThruError && entry_hit_status(ifuPtr.value) === h_hit && 619a60a2901SLingrui98 io.toIfu.req.fire && !(bpu_s2_redirect && bpu_s2_resp.ftq_idx === ifuPtr) && !(bpu_s3_redirect && bpu_s3_resp.ftq_idx === ifuPtr)) 620a60a2901SLingrui98 62109c6f1ddSLingrui98 val ifu_req_should_be_flushed = 622cb4f77ceSLingrui98 io.toIfu.flushFromBpu.shouldFlushByStage2(io.toIfu.req.bits.ftqIdx) || 623cb4f77ceSLingrui98 io.toIfu.flushFromBpu.shouldFlushByStage3(io.toIfu.req.bits.ftqIdx) 62409c6f1ddSLingrui98 62509c6f1ddSLingrui98 when (io.toIfu.req.fire && !ifu_req_should_be_flushed) { 62609c6f1ddSLingrui98 entry_fetch_status(ifuPtr.value) := f_sent 62709c6f1ddSLingrui98 } 62809c6f1ddSLingrui98 62909c6f1ddSLingrui98 // ********************************************************************* 63009c6f1ddSLingrui98 // **************************** wb from ifu **************************** 63109c6f1ddSLingrui98 // ********************************************************************* 63209c6f1ddSLingrui98 val pdWb = io.fromIfu.pdWb 63309c6f1ddSLingrui98 val pds = pdWb.bits.pd 63409c6f1ddSLingrui98 val ifu_wb_valid = pdWb.valid 63509c6f1ddSLingrui98 val ifu_wb_idx = pdWb.bits.ftqIdx.value 63609c6f1ddSLingrui98 // read ports: commit update 63709c6f1ddSLingrui98 val ftq_pd_mem = Module(new SyncDataModuleTemplate(new Ftq_pd_Entry, FtqSize, 1, 1)) 63809c6f1ddSLingrui98 ftq_pd_mem.io.wen(0) := ifu_wb_valid 63909c6f1ddSLingrui98 ftq_pd_mem.io.waddr(0) := pdWb.bits.ftqIdx.value 64009c6f1ddSLingrui98 ftq_pd_mem.io.wdata(0).fromPdWb(pdWb.bits) 64109c6f1ddSLingrui98 64209c6f1ddSLingrui98 val hit_pd_valid = entry_hit_status(ifu_wb_idx) === h_hit && ifu_wb_valid 64309c6f1ddSLingrui98 val hit_pd_mispred = hit_pd_valid && pdWb.bits.misOffset.valid 64409c6f1ddSLingrui98 val hit_pd_mispred_reg = RegNext(hit_pd_mispred, init=false.B) 645005e809bSJiuyang Liu val pd_reg = RegEnable(pds, pdWb.valid) 646005e809bSJiuyang Liu val start_pc_reg = RegEnable(pdWb.bits.pc(0), pdWb.valid) 647005e809bSJiuyang Liu val wb_idx_reg = RegEnable(ifu_wb_idx, pdWb.valid) 64809c6f1ddSLingrui98 64909c6f1ddSLingrui98 when (ifu_wb_valid) { 65009c6f1ddSLingrui98 val comm_stq_wen = VecInit(pds.map(_.valid).zip(pdWb.bits.instrRange).map{ 65109c6f1ddSLingrui98 case (v, inRange) => v && inRange 65209c6f1ddSLingrui98 }) 65309c6f1ddSLingrui98 (commitStateQueue(ifu_wb_idx) zip comm_stq_wen).map{ 65409c6f1ddSLingrui98 case (qe, v) => when (v) { qe := c_valid } 65509c6f1ddSLingrui98 } 65609c6f1ddSLingrui98 } 65709c6f1ddSLingrui98 65809c6f1ddSLingrui98 ifuWbPtr := ifuWbPtr + ifu_wb_valid 65909c6f1ddSLingrui98 66009c6f1ddSLingrui98 ftb_entry_mem.io.raddr.head := ifu_wb_idx 66109c6f1ddSLingrui98 val has_false_hit = WireInit(false.B) 66209c6f1ddSLingrui98 when (RegNext(hit_pd_valid)) { 66309c6f1ddSLingrui98 // check for false hit 66409c6f1ddSLingrui98 val pred_ftb_entry = ftb_entry_mem.io.rdata.head 665eeb5ff92SLingrui98 val brSlots = pred_ftb_entry.brSlots 666eeb5ff92SLingrui98 val tailSlot = pred_ftb_entry.tailSlot 66709c6f1ddSLingrui98 // we check cfis that bpu predicted 66809c6f1ddSLingrui98 669eeb5ff92SLingrui98 // bpu predicted branches but denied by predecode 670eeb5ff92SLingrui98 val br_false_hit = 671eeb5ff92SLingrui98 brSlots.map{ 672eeb5ff92SLingrui98 s => s.valid && !(pd_reg(s.offset).valid && pd_reg(s.offset).isBr) 673eeb5ff92SLingrui98 }.reduce(_||_) || 674b37e4b45SLingrui98 (tailSlot.valid && pred_ftb_entry.tailSlot.sharing && 675eeb5ff92SLingrui98 !(pd_reg(tailSlot.offset).valid && pd_reg(tailSlot.offset).isBr)) 676eeb5ff92SLingrui98 677eeb5ff92SLingrui98 val jmpOffset = tailSlot.offset 67809c6f1ddSLingrui98 val jmp_pd = pd_reg(jmpOffset) 67909c6f1ddSLingrui98 val jal_false_hit = pred_ftb_entry.jmpValid && 68009c6f1ddSLingrui98 ((pred_ftb_entry.isJal && !(jmp_pd.valid && jmp_pd.isJal)) || 68109c6f1ddSLingrui98 (pred_ftb_entry.isJalr && !(jmp_pd.valid && jmp_pd.isJalr)) || 68209c6f1ddSLingrui98 (pred_ftb_entry.isCall && !(jmp_pd.valid && jmp_pd.isCall)) || 68309c6f1ddSLingrui98 (pred_ftb_entry.isRet && !(jmp_pd.valid && jmp_pd.isRet)) 68409c6f1ddSLingrui98 ) 68509c6f1ddSLingrui98 68609c6f1ddSLingrui98 has_false_hit := br_false_hit || jal_false_hit || hit_pd_mispred_reg 68765fddcf0Szoujr XSDebug(has_false_hit, "FTB false hit by br or jal or hit_pd, startAddr: %x\n", pdWb.bits.pc(0)) 68865fddcf0Szoujr 689352db50aSLingrui98 // assert(!has_false_hit) 69009c6f1ddSLingrui98 } 69109c6f1ddSLingrui98 69209c6f1ddSLingrui98 when (has_false_hit) { 69309c6f1ddSLingrui98 entry_hit_status(wb_idx_reg) := h_false_hit 69409c6f1ddSLingrui98 } 69509c6f1ddSLingrui98 69609c6f1ddSLingrui98 69709c6f1ddSLingrui98 // ********************************************************************** 698b56f947eSYinan Xu // ***************************** to backend ***************************** 69909c6f1ddSLingrui98 // ********************************************************************** 700b56f947eSYinan Xu // to backend pc mem / target 701b56f947eSYinan Xu io.toBackend.pc_mem_wen := RegNext(last_cycle_bpu_in) 702b56f947eSYinan Xu io.toBackend.pc_mem_waddr := RegNext(last_cycle_bpu_in_idx) 703b56f947eSYinan Xu io.toBackend.pc_mem_wdata := RegNext(bpu_in_bypass_buf) 704b56f947eSYinan Xu io.toBackend.target := RegNext(last_cycle_update_target) 70509c6f1ddSLingrui98 70609c6f1ddSLingrui98 // ******************************************************************************* 70709c6f1ddSLingrui98 // **************************** redirect from backend **************************** 70809c6f1ddSLingrui98 // ******************************************************************************* 70909c6f1ddSLingrui98 71009c6f1ddSLingrui98 // redirect read cfiInfo, couples to redirectGen s2 7112e1be6e1SSteve Gou ftq_redirect_sram.io.ren.init.last := backendRedirect.valid 7122e1be6e1SSteve Gou ftq_redirect_sram.io.raddr.init.last := backendRedirect.bits.ftqIdx.value 71309c6f1ddSLingrui98 7142e1be6e1SSteve Gou ftb_entry_mem.io.raddr.init.last := backendRedirect.bits.ftqIdx.value 71509c6f1ddSLingrui98 71609c6f1ddSLingrui98 val stage3CfiInfo = ftq_redirect_sram.io.rdata.init.last 717df5b4b8eSYinan Xu val fromBackendRedirect = WireInit(backendRedirectReg) 71809c6f1ddSLingrui98 val backendRedirectCfi = fromBackendRedirect.bits.cfiUpdate 71909c6f1ddSLingrui98 backendRedirectCfi.fromFtqRedirectSram(stage3CfiInfo) 72009c6f1ddSLingrui98 72109c6f1ddSLingrui98 val r_ftb_entry = ftb_entry_mem.io.rdata.init.last 72209c6f1ddSLingrui98 val r_ftqOffset = fromBackendRedirect.bits.ftqOffset 72309c6f1ddSLingrui98 72409c6f1ddSLingrui98 when (entry_hit_status(fromBackendRedirect.bits.ftqIdx.value) === h_hit) { 72509c6f1ddSLingrui98 backendRedirectCfi.shift := PopCount(r_ftb_entry.getBrMaskByOffset(r_ftqOffset)) +& 72609c6f1ddSLingrui98 (backendRedirectCfi.pd.isBr && !r_ftb_entry.brIsSaved(r_ftqOffset) && 727eeb5ff92SLingrui98 !r_ftb_entry.newBrCanNotInsert(r_ftqOffset)) 72809c6f1ddSLingrui98 72909c6f1ddSLingrui98 backendRedirectCfi.addIntoHist := backendRedirectCfi.pd.isBr && (r_ftb_entry.brIsSaved(r_ftqOffset) || 730eeb5ff92SLingrui98 !r_ftb_entry.newBrCanNotInsert(r_ftqOffset)) 73109c6f1ddSLingrui98 }.otherwise { 73209c6f1ddSLingrui98 backendRedirectCfi.shift := (backendRedirectCfi.pd.isBr && backendRedirectCfi.taken).asUInt 73309c6f1ddSLingrui98 backendRedirectCfi.addIntoHist := backendRedirectCfi.pd.isBr.asUInt 73409c6f1ddSLingrui98 } 73509c6f1ddSLingrui98 73609c6f1ddSLingrui98 73709c6f1ddSLingrui98 // *************************************************************************** 73809c6f1ddSLingrui98 // **************************** redirect from ifu **************************** 73909c6f1ddSLingrui98 // *************************************************************************** 74009c6f1ddSLingrui98 val fromIfuRedirect = WireInit(0.U.asTypeOf(Valid(new Redirect))) 74109c6f1ddSLingrui98 fromIfuRedirect.valid := pdWb.valid && pdWb.bits.misOffset.valid && !backendFlush 74209c6f1ddSLingrui98 fromIfuRedirect.bits.ftqIdx := pdWb.bits.ftqIdx 74309c6f1ddSLingrui98 fromIfuRedirect.bits.ftqOffset := pdWb.bits.misOffset.bits 74409c6f1ddSLingrui98 fromIfuRedirect.bits.level := RedirectLevel.flushAfter 74509c6f1ddSLingrui98 74609c6f1ddSLingrui98 val ifuRedirectCfiUpdate = fromIfuRedirect.bits.cfiUpdate 74709c6f1ddSLingrui98 ifuRedirectCfiUpdate.pc := pdWb.bits.pc(pdWb.bits.misOffset.bits) 74809c6f1ddSLingrui98 ifuRedirectCfiUpdate.pd := pdWb.bits.pd(pdWb.bits.misOffset.bits) 74909c6f1ddSLingrui98 ifuRedirectCfiUpdate.predTaken := cfiIndex_vec(pdWb.bits.ftqIdx.value).valid 75009c6f1ddSLingrui98 ifuRedirectCfiUpdate.target := pdWb.bits.target 75109c6f1ddSLingrui98 ifuRedirectCfiUpdate.taken := pdWb.bits.cfiOffset.valid 75209c6f1ddSLingrui98 ifuRedirectCfiUpdate.isMisPred := pdWb.bits.misOffset.valid 75309c6f1ddSLingrui98 75409c6f1ddSLingrui98 val ifuRedirectReg = RegNext(fromIfuRedirect, init=0.U.asTypeOf(Valid(new Redirect))) 75509c6f1ddSLingrui98 val ifuRedirectToBpu = WireInit(ifuRedirectReg) 75609c6f1ddSLingrui98 ifuFlush := fromIfuRedirect.valid || ifuRedirectToBpu.valid 75709c6f1ddSLingrui98 75809c6f1ddSLingrui98 ftq_redirect_sram.io.ren.head := fromIfuRedirect.valid 75909c6f1ddSLingrui98 ftq_redirect_sram.io.raddr.head := fromIfuRedirect.bits.ftqIdx.value 76009c6f1ddSLingrui98 76109c6f1ddSLingrui98 ftb_entry_mem.io.raddr.head := fromIfuRedirect.bits.ftqIdx.value 76209c6f1ddSLingrui98 76309c6f1ddSLingrui98 val toBpuCfi = ifuRedirectToBpu.bits.cfiUpdate 76409c6f1ddSLingrui98 toBpuCfi.fromFtqRedirectSram(ftq_redirect_sram.io.rdata.head) 76509c6f1ddSLingrui98 when (ifuRedirectReg.bits.cfiUpdate.pd.isRet) { 76609c6f1ddSLingrui98 toBpuCfi.target := toBpuCfi.rasEntry.retAddr 76709c6f1ddSLingrui98 } 76809c6f1ddSLingrui98 76909c6f1ddSLingrui98 // ********************************************************************* 77009c6f1ddSLingrui98 // **************************** wb from exu **************************** 77109c6f1ddSLingrui98 // ********************************************************************* 77209c6f1ddSLingrui98 773b56f947eSYinan Xu backendRedirect := io.fromBackend.redirect 7742e1be6e1SSteve Gou 77509c6f1ddSLingrui98 def extractRedirectInfo(wb: Valid[Redirect]) = { 77609c6f1ddSLingrui98 val ftqIdx = wb.bits.ftqIdx.value 77709c6f1ddSLingrui98 val ftqOffset = wb.bits.ftqOffset 77809c6f1ddSLingrui98 val taken = wb.bits.cfiUpdate.taken 77909c6f1ddSLingrui98 val mispred = wb.bits.cfiUpdate.isMisPred 78009c6f1ddSLingrui98 (wb.valid, ftqIdx, ftqOffset, taken, mispred) 78109c6f1ddSLingrui98 } 78209c6f1ddSLingrui98 78309c6f1ddSLingrui98 // fix mispredict entry 78409c6f1ddSLingrui98 val lastIsMispredict = RegNext( 785df5b4b8eSYinan Xu backendRedirect.valid && backendRedirect.bits.level === RedirectLevel.flushAfter, init = false.B 78609c6f1ddSLingrui98 ) 78709c6f1ddSLingrui98 78809c6f1ddSLingrui98 def updateCfiInfo(redirect: Valid[Redirect], isBackend: Boolean = true) = { 78909c6f1ddSLingrui98 val (r_valid, r_idx, r_offset, r_taken, r_mispred) = extractRedirectInfo(redirect) 79009c6f1ddSLingrui98 val cfiIndex_bits_wen = r_valid && r_taken && r_offset < cfiIndex_vec(r_idx).bits 79109c6f1ddSLingrui98 val cfiIndex_valid_wen = r_valid && r_offset === cfiIndex_vec(r_idx).bits 79209c6f1ddSLingrui98 when (cfiIndex_bits_wen || cfiIndex_valid_wen) { 79309c6f1ddSLingrui98 cfiIndex_vec(r_idx).valid := cfiIndex_bits_wen || cfiIndex_valid_wen && r_taken 79409c6f1ddSLingrui98 } 79509c6f1ddSLingrui98 when (cfiIndex_bits_wen) { 79609c6f1ddSLingrui98 cfiIndex_vec(r_idx).bits := r_offset 79709c6f1ddSLingrui98 } 79809c6f1ddSLingrui98 update_target(r_idx) := redirect.bits.cfiUpdate.target 79909c6f1ddSLingrui98 if (isBackend) { 80009c6f1ddSLingrui98 mispredict_vec(r_idx)(r_offset) := r_mispred 80109c6f1ddSLingrui98 } 80209c6f1ddSLingrui98 } 80309c6f1ddSLingrui98 804b56f947eSYinan Xu // write to backend target vec 805b56f947eSYinan Xu io.toBackend.pd_redirect_waddr.valid := RegNext(fromIfuRedirect.valid) 806b56f947eSYinan Xu io.toBackend.pd_redirect_waddr.bits := RegNext(fromIfuRedirect.bits.ftqIdx.value) 807b56f947eSYinan Xu io.toBackend.pd_redirect_target := RegNext(fromIfuRedirect.bits.cfiUpdate.target) 808b56f947eSYinan Xu 809df5b4b8eSYinan Xu when(backendRedirectReg.valid && lastIsMispredict) { 810df5b4b8eSYinan Xu updateCfiInfo(backendRedirectReg) 81109c6f1ddSLingrui98 }.elsewhen (ifuRedirectToBpu.valid) { 81209c6f1ddSLingrui98 updateCfiInfo(ifuRedirectToBpu, isBackend=false) 81309c6f1ddSLingrui98 } 81409c6f1ddSLingrui98 81509c6f1ddSLingrui98 // *********************************************************************************** 81609c6f1ddSLingrui98 // **************************** flush ptr and state queue **************************** 81709c6f1ddSLingrui98 // *********************************************************************************** 81809c6f1ddSLingrui98 819df5b4b8eSYinan Xu val redirectVec = VecInit(backendRedirect, fromIfuRedirect) 82009c6f1ddSLingrui98 82109c6f1ddSLingrui98 // when redirect, we should reset ptrs and status queues 82209c6f1ddSLingrui98 when(redirectVec.map(r => r.valid).reduce(_||_)){ 8232f4a3aa4SLingrui98 val r = PriorityMux(redirectVec.map(r => (r.valid -> r.bits))) 82409c6f1ddSLingrui98 val notIfu = redirectVec.dropRight(1).map(r => r.valid).reduce(_||_) 8252f4a3aa4SLingrui98 val (idx, offset, flushItSelf) = (r.ftqIdx, r.ftqOffset, RedirectLevel.flushItself(r.level)) 82609c6f1ddSLingrui98 val next = idx + 1.U 82709c6f1ddSLingrui98 bpuPtr := next 82809c6f1ddSLingrui98 ifuPtr := next 82909c6f1ddSLingrui98 ifuWbPtr := next 830c9bc5480SLingrui98 ifuPtrPlus1 := idx + 2.U 83109c6f1ddSLingrui98 when (notIfu) { 83209c6f1ddSLingrui98 commitStateQueue(idx.value).zipWithIndex.foreach({ case (s, i) => 83309c6f1ddSLingrui98 when(i.U > offset || i.U === offset && flushItSelf){ 83409c6f1ddSLingrui98 s := c_invalid 83509c6f1ddSLingrui98 } 83609c6f1ddSLingrui98 }) 83709c6f1ddSLingrui98 } 83809c6f1ddSLingrui98 } 83909c6f1ddSLingrui98 84009c6f1ddSLingrui98 // only the valid bit is actually needed 841df5b4b8eSYinan Xu io.toIfu.redirect.bits := backendRedirect.bits 84209c6f1ddSLingrui98 io.toIfu.redirect.valid := stage2Flush 84309c6f1ddSLingrui98 84409c6f1ddSLingrui98 // commit 8459aca92b9SYinan Xu for (c <- io.fromBackend.rob_commits) { 84609c6f1ddSLingrui98 when(c.valid) { 84709c6f1ddSLingrui98 commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset) := c_commited 84888825c5cSYinan Xu // TODO: remove this 84988825c5cSYinan Xu // For instruction fusions, we also update the next instruction 850c3abb8b6SYinan Xu when (c.bits.commitType === 4.U) { 85188825c5cSYinan Xu commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset + 1.U) := c_commited 852c3abb8b6SYinan Xu }.elsewhen(c.bits.commitType === 5.U) { 85388825c5cSYinan Xu commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset + 2.U) := c_commited 854c3abb8b6SYinan Xu }.elsewhen(c.bits.commitType === 6.U) { 85588825c5cSYinan Xu val index = (c.bits.ftqIdx + 1.U).value 85688825c5cSYinan Xu commitStateQueue(index)(0) := c_commited 857c3abb8b6SYinan Xu }.elsewhen(c.bits.commitType === 7.U) { 85888825c5cSYinan Xu val index = (c.bits.ftqIdx + 1.U).value 85988825c5cSYinan Xu commitStateQueue(index)(1) := c_commited 86088825c5cSYinan Xu } 86109c6f1ddSLingrui98 } 86209c6f1ddSLingrui98 } 86309c6f1ddSLingrui98 86409c6f1ddSLingrui98 // **************************************************************** 86509c6f1ddSLingrui98 // **************************** to bpu **************************** 86609c6f1ddSLingrui98 // **************************************************************** 86709c6f1ddSLingrui98 86809c6f1ddSLingrui98 io.toBpu.redirect <> Mux(fromBackendRedirect.valid, fromBackendRedirect, ifuRedirectToBpu) 86909c6f1ddSLingrui98 87002f21c16SLingrui98 val may_have_stall_from_bpu = Wire(Bool()) 87102f21c16SLingrui98 val bpu_ftb_update_stall = RegInit(0.U(2.W)) // 2-cycle stall, so we need 3 states 87202f21c16SLingrui98 may_have_stall_from_bpu := bpu_ftb_update_stall =/= 0.U 8735371700eSzoujr val canCommit = commPtr =/= ifuWbPtr && !may_have_stall_from_bpu && 87409c6f1ddSLingrui98 Cat(commitStateQueue(commPtr.value).map(s => { 87509c6f1ddSLingrui98 s === c_invalid || s === c_commited 87609c6f1ddSLingrui98 })).andR() 87709c6f1ddSLingrui98 87809c6f1ddSLingrui98 // commit reads 87909c6f1ddSLingrui98 ftq_pc_mem.io.raddr.last := commPtr.value 88009c6f1ddSLingrui98 val commit_pc_bundle = ftq_pc_mem.io.rdata.last 88109c6f1ddSLingrui98 ftq_pd_mem.io.raddr.last := commPtr.value 88209c6f1ddSLingrui98 val commit_pd = ftq_pd_mem.io.rdata.last 88309c6f1ddSLingrui98 ftq_redirect_sram.io.ren.last := canCommit 88409c6f1ddSLingrui98 ftq_redirect_sram.io.raddr.last := commPtr.value 88509c6f1ddSLingrui98 val commit_spec_meta = ftq_redirect_sram.io.rdata.last 88609c6f1ddSLingrui98 ftq_meta_1r_sram.io.ren(0) := canCommit 88709c6f1ddSLingrui98 ftq_meta_1r_sram.io.raddr(0) := commPtr.value 88809c6f1ddSLingrui98 val commit_meta = ftq_meta_1r_sram.io.rdata(0) 88909c6f1ddSLingrui98 ftb_entry_mem.io.raddr.last := commPtr.value 89009c6f1ddSLingrui98 val commit_ftb_entry = ftb_entry_mem.io.rdata.last 89109c6f1ddSLingrui98 89209c6f1ddSLingrui98 // need one cycle to read mem and srams 89309c6f1ddSLingrui98 val do_commit_ptr = RegNext(commPtr) 8945371700eSzoujr val do_commit = RegNext(canCommit, init=false.B) 89509c6f1ddSLingrui98 when (canCommit) { commPtr := commPtr + 1.U } 89609c6f1ddSLingrui98 val commit_state = RegNext(commitStateQueue(commPtr.value)) 8975371700eSzoujr val can_commit_cfi = WireInit(cfiIndex_vec(commPtr.value)) 8985371700eSzoujr when (commitStateQueue(commPtr.value)(can_commit_cfi.bits) =/= c_commited) { 8995371700eSzoujr can_commit_cfi.valid := false.B 90009c6f1ddSLingrui98 } 9015371700eSzoujr val commit_cfi = RegNext(can_commit_cfi) 90209c6f1ddSLingrui98 90309c6f1ddSLingrui98 val commit_mispredict = VecInit((RegNext(mispredict_vec(commPtr.value)) zip commit_state).map { 90409c6f1ddSLingrui98 case (mis, state) => mis && state === c_commited 90509c6f1ddSLingrui98 }) 9065371700eSzoujr val can_commit_hit = entry_hit_status(commPtr.value) 9075371700eSzoujr val commit_hit = RegNext(can_commit_hit) 90809c6f1ddSLingrui98 val commit_target = RegNext(update_target(commPtr.value)) 909edc18578SLingrui98 val commit_stage = RegNext(pred_stage(commPtr.value)) 91009c6f1ddSLingrui98 val commit_valid = commit_hit === h_hit || commit_cfi.valid // hit or taken 91109c6f1ddSLingrui98 9125371700eSzoujr val to_bpu_hit = can_commit_hit === h_hit || can_commit_hit === h_false_hit 91302f21c16SLingrui98 switch (bpu_ftb_update_stall) { 91402f21c16SLingrui98 is (0.U) { 91502f21c16SLingrui98 when (can_commit_cfi.valid && !to_bpu_hit && canCommit) { 91602f21c16SLingrui98 bpu_ftb_update_stall := 2.U // 2-cycle stall 91702f21c16SLingrui98 } 91802f21c16SLingrui98 } 91902f21c16SLingrui98 is (2.U) { 92002f21c16SLingrui98 bpu_ftb_update_stall := 1.U 92102f21c16SLingrui98 } 92202f21c16SLingrui98 is (1.U) { 92302f21c16SLingrui98 bpu_ftb_update_stall := 0.U 92402f21c16SLingrui98 } 92502f21c16SLingrui98 is (3.U) { 92602f21c16SLingrui98 XSError(true.B, "bpu_ftb_update_stall should be 0, 1 or 2") 92702f21c16SLingrui98 } 92802f21c16SLingrui98 } 92909c6f1ddSLingrui98 93009c6f1ddSLingrui98 io.toBpu.update := DontCare 93109c6f1ddSLingrui98 io.toBpu.update.valid := commit_valid && do_commit 93209c6f1ddSLingrui98 val update = io.toBpu.update.bits 93309c6f1ddSLingrui98 update.false_hit := commit_hit === h_false_hit 93409c6f1ddSLingrui98 update.pc := commit_pc_bundle.startAddr 93509c6f1ddSLingrui98 update.meta := commit_meta.meta 9368ffcd86aSLingrui98 update.full_target := commit_target 937edc18578SLingrui98 update.from_stage := commit_stage 93809c6f1ddSLingrui98 update.fromFtqRedirectSram(commit_spec_meta) 93909c6f1ddSLingrui98 94009c6f1ddSLingrui98 val commit_real_hit = commit_hit === h_hit 94109c6f1ddSLingrui98 val update_ftb_entry = update.ftb_entry 94209c6f1ddSLingrui98 94309c6f1ddSLingrui98 val ftbEntryGen = Module(new FTBEntryGen).io 94409c6f1ddSLingrui98 ftbEntryGen.start_addr := commit_pc_bundle.startAddr 94509c6f1ddSLingrui98 ftbEntryGen.old_entry := commit_ftb_entry 94609c6f1ddSLingrui98 ftbEntryGen.pd := commit_pd 94709c6f1ddSLingrui98 ftbEntryGen.cfiIndex := commit_cfi 94809c6f1ddSLingrui98 ftbEntryGen.target := commit_target 94909c6f1ddSLingrui98 ftbEntryGen.hit := commit_real_hit 95009c6f1ddSLingrui98 ftbEntryGen.mispredict_vec := commit_mispredict 95109c6f1ddSLingrui98 95209c6f1ddSLingrui98 update_ftb_entry := ftbEntryGen.new_entry 95309c6f1ddSLingrui98 update.new_br_insert_pos := ftbEntryGen.new_br_insert_pos 95409c6f1ddSLingrui98 update.mispred_mask := ftbEntryGen.mispred_mask 95509c6f1ddSLingrui98 update.old_entry := ftbEntryGen.is_old_entry 956edc18578SLingrui98 update.pred_hit := commit_hit === h_hit || commit_hit === h_false_hit 957b37e4b45SLingrui98 958b37e4b45SLingrui98 update.is_minimal := false.B 959b37e4b45SLingrui98 update.full_pred.fromFtbEntry(ftbEntryGen.new_entry, update.pc) 960b37e4b45SLingrui98 update.full_pred.br_taken_mask := ftbEntryGen.taken_mask 961b37e4b45SLingrui98 update.full_pred.jalr_target := commit_target 962b37e4b45SLingrui98 update.full_pred.hit := true.B 963b37e4b45SLingrui98 when (update.full_pred.is_jalr) { 964b37e4b45SLingrui98 update.full_pred.targets.last := commit_target 965b37e4b45SLingrui98 } 96609c6f1ddSLingrui98 967e30430c2SJay // **************************************************************** 968e30430c2SJay // *********************** to prefetch **************************** 969e30430c2SJay // **************************************************************** 970e30430c2SJay 971e30430c2SJay if(cacheParams.hasPrefetch){ 972e30430c2SJay val prefetchPtr = RegInit(FtqPtr(false.B, 0.U)) 973e30430c2SJay prefetchPtr := prefetchPtr + io.toPrefetch.req.fire() 974e30430c2SJay 975e30430c2SJay when (bpu_s2_resp.valid && bpu_s2_resp.hasRedirect && !isBefore(prefetchPtr, bpu_s2_resp.ftq_idx)) { 976e30430c2SJay prefetchPtr := bpu_s2_resp.ftq_idx 977e30430c2SJay } 978e30430c2SJay 979cb4f77ceSLingrui98 when (bpu_s3_resp.valid && bpu_s3_resp.hasRedirect && !isBefore(prefetchPtr, bpu_s3_resp.ftq_idx)) { 980cb4f77ceSLingrui98 prefetchPtr := bpu_s3_resp.ftq_idx 981a3c55791SJinYue // XSError(true.B, "\ns3_redirect mechanism not implemented!\n") 982cb4f77ceSLingrui98 } 983de7689fcSJay 984f63797a4SLingrui98 985f63797a4SLingrui98 val prefetch_is_to_send = WireInit(entry_fetch_status(prefetchPtr.value) === f_to_send) 986f63797a4SLingrui98 val prefetch_addr = WireInit(update_target(prefetchPtr.value)) 987f63797a4SLingrui98 988f63797a4SLingrui98 when (last_cycle_bpu_in && bpu_in_bypass_ptr === prefetchPtr) { 989f63797a4SLingrui98 prefetch_is_to_send := true.B 990f63797a4SLingrui98 prefetch_addr := last_cycle_update_target 991f63797a4SLingrui98 } 992f63797a4SLingrui98 io.toPrefetch.req.valid := prefetchPtr =/= bpuPtr && prefetch_is_to_send 993f63797a4SLingrui98 io.toPrefetch.req.bits.target := prefetch_addr 994de7689fcSJay 995de7689fcSJay when(redirectVec.map(r => r.valid).reduce(_||_)){ 996de7689fcSJay val r = PriorityMux(redirectVec.map(r => (r.valid -> r.bits))) 997de7689fcSJay val next = r.ftqIdx + 1.U 998de7689fcSJay prefetchPtr := next 999de7689fcSJay } 1000de7689fcSJay 1001de7689fcSJay XSError(isBefore(bpuPtr, prefetchPtr) && !isFull(bpuPtr, prefetchPtr), "\nprefetchPtr is before bpuPtr!\n") 1002e8747464SJenius XSError(isBefore(prefetchPtr, ifuPtr) && !isFull(ifuPtr, prefetchPtr), "\nifuPtr is before prefetchPtr!\n") 1003de7689fcSJay } 1004de7689fcSJay else { 1005de7689fcSJay io.toPrefetch.req <> DontCare 1006de7689fcSJay } 1007de7689fcSJay 100809c6f1ddSLingrui98 // ****************************************************************************** 100909c6f1ddSLingrui98 // **************************** commit perf counters **************************** 101009c6f1ddSLingrui98 // ****************************************************************************** 101109c6f1ddSLingrui98 101209c6f1ddSLingrui98 val commit_inst_mask = VecInit(commit_state.map(c => c === c_commited && do_commit)).asUInt 101309c6f1ddSLingrui98 val commit_mispred_mask = commit_mispredict.asUInt 101409c6f1ddSLingrui98 val commit_not_mispred_mask = ~commit_mispred_mask 101509c6f1ddSLingrui98 101609c6f1ddSLingrui98 val commit_br_mask = commit_pd.brMask.asUInt 101709c6f1ddSLingrui98 val commit_jmp_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.jmpInfo.valid.asTypeOf(UInt(1.W))) 101809c6f1ddSLingrui98 val commit_cfi_mask = (commit_br_mask | commit_jmp_mask) 101909c6f1ddSLingrui98 102009c6f1ddSLingrui98 val mbpInstrs = commit_inst_mask & commit_cfi_mask 102109c6f1ddSLingrui98 102209c6f1ddSLingrui98 val mbpRights = mbpInstrs & commit_not_mispred_mask 102309c6f1ddSLingrui98 val mbpWrongs = mbpInstrs & commit_mispred_mask 102409c6f1ddSLingrui98 102509c6f1ddSLingrui98 io.bpuInfo.bpRight := PopCount(mbpRights) 102609c6f1ddSLingrui98 io.bpuInfo.bpWrong := PopCount(mbpWrongs) 102709c6f1ddSLingrui98 1028*51532d8bSGuokai Chen val ftqBranchTraceDB = ChiselDB.createTable("FTQTable" + p(XSCoreParamsKey).HartId.toString, new FtqDebugBundle) 102909c6f1ddSLingrui98 // Cfi Info 103009c6f1ddSLingrui98 for (i <- 0 until PredictWidth) { 103109c6f1ddSLingrui98 val pc = commit_pc_bundle.startAddr + (i * instBytes).U 103209c6f1ddSLingrui98 val v = commit_state(i) === c_commited 103309c6f1ddSLingrui98 val isBr = commit_pd.brMask(i) 103409c6f1ddSLingrui98 val isJmp = commit_pd.jmpInfo.valid && commit_pd.jmpOffset === i.U 103509c6f1ddSLingrui98 val isCfi = isBr || isJmp 103609c6f1ddSLingrui98 val isTaken = commit_cfi.valid && commit_cfi.bits === i.U 103709c6f1ddSLingrui98 val misPred = commit_mispredict(i) 1038c2ad24ebSLingrui98 // val ghist = commit_spec_meta.ghist.predHist 1039c2ad24ebSLingrui98 val histPtr = commit_spec_meta.histPtr 104009c6f1ddSLingrui98 val predCycle = commit_meta.meta(63, 0) 104109c6f1ddSLingrui98 val target = commit_target 104209c6f1ddSLingrui98 104309c6f1ddSLingrui98 val brIdx = OHToUInt(Reverse(Cat(update_ftb_entry.brValids.zip(update_ftb_entry.brOffset).map{case(v, offset) => v && offset === i.U}))) 104409c6f1ddSLingrui98 val inFtbEntry = update_ftb_entry.brValids.zip(update_ftb_entry.brOffset).map{case(v, offset) => v && offset === i.U}.reduce(_||_) 104509c6f1ddSLingrui98 val addIntoHist = ((commit_hit === h_hit) && inFtbEntry) || ((!(commit_hit === h_hit) && i.U === commit_cfi.bits && isBr && commit_cfi.valid)) 104609c6f1ddSLingrui98 XSDebug(v && do_commit && isCfi, p"cfi_update: isBr(${isBr}) pc(${Hexadecimal(pc)}) " + 1047c2ad24ebSLingrui98 p"taken(${isTaken}) mispred(${misPred}) cycle($predCycle) hist(${histPtr.value}) " + 104809c6f1ddSLingrui98 p"startAddr(${Hexadecimal(commit_pc_bundle.startAddr)}) AddIntoHist(${addIntoHist}) " + 104909c6f1ddSLingrui98 p"brInEntry(${inFtbEntry}) brIdx(${brIdx}) target(${Hexadecimal(target)})\n") 1050*51532d8bSGuokai Chen 1051*51532d8bSGuokai Chen val logbundle = Wire(new FtqDebugBundle) 1052*51532d8bSGuokai Chen logbundle.pc := pc 1053*51532d8bSGuokai Chen logbundle.target := target 1054*51532d8bSGuokai Chen logbundle.isBr := isBr 1055*51532d8bSGuokai Chen logbundle.isJmp := isJmp 1056*51532d8bSGuokai Chen logbundle.isCall := isJmp && commit_pd.hasCall 1057*51532d8bSGuokai Chen logbundle.isRet := isJmp && commit_pd.hasRet 1058*51532d8bSGuokai Chen logbundle.misPred := misPred 1059*51532d8bSGuokai Chen logbundle.isTaken := isTaken 1060*51532d8bSGuokai Chen logbundle.predStage := commit_stage 1061*51532d8bSGuokai Chen 1062*51532d8bSGuokai Chen ftqBranchTraceDB.log( 1063*51532d8bSGuokai Chen data = logbundle /* hardware of type T */, 1064*51532d8bSGuokai Chen en = v && do_commit && isCfi, 1065*51532d8bSGuokai Chen site = "FTQ" + p(XSCoreParamsKey).HartId.toString, 1066*51532d8bSGuokai Chen clock = clock, 1067*51532d8bSGuokai Chen reset = reset 1068*51532d8bSGuokai Chen ) 106909c6f1ddSLingrui98 } 107009c6f1ddSLingrui98 107109c6f1ddSLingrui98 val enq = io.fromBpu.resp 10722e1be6e1SSteve Gou val perf_redirect = backendRedirect 107309c6f1ddSLingrui98 107409c6f1ddSLingrui98 XSPerfAccumulate("entry", validEntries) 107509c6f1ddSLingrui98 XSPerfAccumulate("bpu_to_ftq_stall", enq.valid && !enq.ready) 107609c6f1ddSLingrui98 XSPerfAccumulate("mispredictRedirect", perf_redirect.valid && RedirectLevel.flushAfter === perf_redirect.bits.level) 107709c6f1ddSLingrui98 XSPerfAccumulate("replayRedirect", perf_redirect.valid && RedirectLevel.flushItself(perf_redirect.bits.level)) 107809c6f1ddSLingrui98 XSPerfAccumulate("predecodeRedirect", fromIfuRedirect.valid) 107909c6f1ddSLingrui98 108009c6f1ddSLingrui98 XSPerfAccumulate("to_ifu_bubble", io.toIfu.req.ready && !io.toIfu.req.valid) 108109c6f1ddSLingrui98 108209c6f1ddSLingrui98 XSPerfAccumulate("to_ifu_stall", io.toIfu.req.valid && !io.toIfu.req.ready) 108309c6f1ddSLingrui98 XSPerfAccumulate("from_bpu_real_bubble", !enq.valid && enq.ready && allowBpuIn) 108412cedb6fSLingrui98 XSPerfAccumulate("bpu_to_ifu_bubble", bpuPtr === ifuPtr) 108509c6f1ddSLingrui98 108609c6f1ddSLingrui98 val from_bpu = io.fromBpu.resp.bits 108709c6f1ddSLingrui98 def in_entry_len_map_gen(resp: BranchPredictionBundle)(stage: String) = { 1088b37e4b45SLingrui98 assert(!resp.is_minimal) 108909c6f1ddSLingrui98 val entry_len = (resp.ftb_entry.getFallThrough(resp.pc) - resp.pc) >> instOffsetBits 109009c6f1ddSLingrui98 val entry_len_recording_vec = (1 to PredictWidth+1).map(i => entry_len === i.U) 109109c6f1ddSLingrui98 val entry_len_map = (1 to PredictWidth+1).map(i => 109209c6f1ddSLingrui98 f"${stage}_ftb_entry_len_$i" -> (entry_len_recording_vec(i-1) && resp.valid) 109309c6f1ddSLingrui98 ).foldLeft(Map[String, UInt]())(_+_) 109409c6f1ddSLingrui98 entry_len_map 109509c6f1ddSLingrui98 } 109609c6f1ddSLingrui98 val s2_entry_len_map = in_entry_len_map_gen(from_bpu.s2)("s2") 1097cb4f77ceSLingrui98 val s3_entry_len_map = in_entry_len_map_gen(from_bpu.s3)("s3") 109809c6f1ddSLingrui98 109909c6f1ddSLingrui98 val to_ifu = io.toIfu.req.bits 110009c6f1ddSLingrui98 110109c6f1ddSLingrui98 110209c6f1ddSLingrui98 110309c6f1ddSLingrui98 val commit_num_inst_recording_vec = (1 to PredictWidth).map(i => PopCount(commit_inst_mask) === i.U) 110409c6f1ddSLingrui98 val commit_num_inst_map = (1 to PredictWidth).map(i => 110509c6f1ddSLingrui98 f"commit_num_inst_$i" -> (commit_num_inst_recording_vec(i-1) && do_commit) 110609c6f1ddSLingrui98 ).foldLeft(Map[String, UInt]())(_+_) 110709c6f1ddSLingrui98 110809c6f1ddSLingrui98 110909c6f1ddSLingrui98 111009c6f1ddSLingrui98 val commit_jal_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasJal.asTypeOf(UInt(1.W))) 111109c6f1ddSLingrui98 val commit_jalr_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasJalr.asTypeOf(UInt(1.W))) 111209c6f1ddSLingrui98 val commit_call_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasCall.asTypeOf(UInt(1.W))) 111309c6f1ddSLingrui98 val commit_ret_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasRet.asTypeOf(UInt(1.W))) 111409c6f1ddSLingrui98 111509c6f1ddSLingrui98 111609c6f1ddSLingrui98 val mbpBRights = mbpRights & commit_br_mask 111709c6f1ddSLingrui98 val mbpJRights = mbpRights & commit_jal_mask 111809c6f1ddSLingrui98 val mbpIRights = mbpRights & commit_jalr_mask 111909c6f1ddSLingrui98 val mbpCRights = mbpRights & commit_call_mask 112009c6f1ddSLingrui98 val mbpRRights = mbpRights & commit_ret_mask 112109c6f1ddSLingrui98 112209c6f1ddSLingrui98 val mbpBWrongs = mbpWrongs & commit_br_mask 112309c6f1ddSLingrui98 val mbpJWrongs = mbpWrongs & commit_jal_mask 112409c6f1ddSLingrui98 val mbpIWrongs = mbpWrongs & commit_jalr_mask 112509c6f1ddSLingrui98 val mbpCWrongs = mbpWrongs & commit_call_mask 112609c6f1ddSLingrui98 val mbpRWrongs = mbpWrongs & commit_ret_mask 112709c6f1ddSLingrui98 11281d7e5011SLingrui98 val commit_pred_stage = RegNext(pred_stage(commPtr.value)) 11291d7e5011SLingrui98 11301d7e5011SLingrui98 def pred_stage_map(src: UInt, name: String) = { 11311d7e5011SLingrui98 (0 until numBpStages).map(i => 11321d7e5011SLingrui98 f"${name}_stage_${i+1}" -> PopCount(src.asBools.map(_ && commit_pred_stage === BP_STAGES(i))) 11331d7e5011SLingrui98 ).foldLeft(Map[String, UInt]())(_+_) 11341d7e5011SLingrui98 } 11351d7e5011SLingrui98 11361d7e5011SLingrui98 val mispred_stage_map = pred_stage_map(mbpWrongs, "mispredict") 11371d7e5011SLingrui98 val br_mispred_stage_map = pred_stage_map(mbpBWrongs, "br_mispredict") 11381d7e5011SLingrui98 val jalr_mispred_stage_map = pred_stage_map(mbpIWrongs, "jalr_mispredict") 11391d7e5011SLingrui98 val correct_stage_map = pred_stage_map(mbpRights, "correct") 11401d7e5011SLingrui98 val br_correct_stage_map = pred_stage_map(mbpBRights, "br_correct") 11411d7e5011SLingrui98 val jalr_correct_stage_map = pred_stage_map(mbpIRights, "jalr_correct") 11421d7e5011SLingrui98 114309c6f1ddSLingrui98 val update_valid = io.toBpu.update.valid 114409c6f1ddSLingrui98 def u(cond: Bool) = update_valid && cond 114509c6f1ddSLingrui98 val ftb_false_hit = u(update.false_hit) 114665fddcf0Szoujr // assert(!ftb_false_hit) 114709c6f1ddSLingrui98 val ftb_hit = u(commit_hit === h_hit) 114809c6f1ddSLingrui98 114909c6f1ddSLingrui98 val ftb_new_entry = u(ftbEntryGen.is_init_entry) 1150b37e4b45SLingrui98 val ftb_new_entry_only_br = ftb_new_entry && !update_ftb_entry.jmpValid 1151b37e4b45SLingrui98 val ftb_new_entry_only_jmp = ftb_new_entry && !update_ftb_entry.brValids(0) 1152b37e4b45SLingrui98 val ftb_new_entry_has_br_and_jmp = ftb_new_entry && update_ftb_entry.brValids(0) && update_ftb_entry.jmpValid 115309c6f1ddSLingrui98 115409c6f1ddSLingrui98 val ftb_old_entry = u(ftbEntryGen.is_old_entry) 115509c6f1ddSLingrui98 115609c6f1ddSLingrui98 val ftb_modified_entry = u(ftbEntryGen.is_new_br || ftbEntryGen.is_jalr_target_modified || ftbEntryGen.is_always_taken_modified) 115709c6f1ddSLingrui98 val ftb_modified_entry_new_br = u(ftbEntryGen.is_new_br) 115809c6f1ddSLingrui98 val ftb_modified_entry_jalr_target_modified = u(ftbEntryGen.is_jalr_target_modified) 115909c6f1ddSLingrui98 val ftb_modified_entry_br_full = ftb_modified_entry && ftbEntryGen.is_br_full 116009c6f1ddSLingrui98 val ftb_modified_entry_always_taken = ftb_modified_entry && ftbEntryGen.is_always_taken_modified 116109c6f1ddSLingrui98 116209c6f1ddSLingrui98 val ftb_entry_len = (ftbEntryGen.new_entry.getFallThrough(update.pc) - update.pc) >> instOffsetBits 116309c6f1ddSLingrui98 val ftb_entry_len_recording_vec = (1 to PredictWidth+1).map(i => ftb_entry_len === i.U) 116409c6f1ddSLingrui98 val ftb_init_entry_len_map = (1 to PredictWidth+1).map(i => 116509c6f1ddSLingrui98 f"ftb_init_entry_len_$i" -> (ftb_entry_len_recording_vec(i-1) && ftb_new_entry) 116609c6f1ddSLingrui98 ).foldLeft(Map[String, UInt]())(_+_) 116709c6f1ddSLingrui98 val ftb_modified_entry_len_map = (1 to PredictWidth+1).map(i => 116809c6f1ddSLingrui98 f"ftb_modified_entry_len_$i" -> (ftb_entry_len_recording_vec(i-1) && ftb_modified_entry) 116909c6f1ddSLingrui98 ).foldLeft(Map[String, UInt]())(_+_) 117009c6f1ddSLingrui98 117109c6f1ddSLingrui98 val ftq_occupancy_map = (0 to FtqSize).map(i => 117209c6f1ddSLingrui98 f"ftq_has_entry_$i" ->( validEntries === i.U) 117309c6f1ddSLingrui98 ).foldLeft(Map[String, UInt]())(_+_) 117409c6f1ddSLingrui98 117509c6f1ddSLingrui98 val perfCountsMap = Map( 117609c6f1ddSLingrui98 "BpInstr" -> PopCount(mbpInstrs), 117709c6f1ddSLingrui98 "BpBInstr" -> PopCount(mbpBRights | mbpBWrongs), 117809c6f1ddSLingrui98 "BpRight" -> PopCount(mbpRights), 117909c6f1ddSLingrui98 "BpWrong" -> PopCount(mbpWrongs), 118009c6f1ddSLingrui98 "BpBRight" -> PopCount(mbpBRights), 118109c6f1ddSLingrui98 "BpBWrong" -> PopCount(mbpBWrongs), 118209c6f1ddSLingrui98 "BpJRight" -> PopCount(mbpJRights), 118309c6f1ddSLingrui98 "BpJWrong" -> PopCount(mbpJWrongs), 118409c6f1ddSLingrui98 "BpIRight" -> PopCount(mbpIRights), 118509c6f1ddSLingrui98 "BpIWrong" -> PopCount(mbpIWrongs), 118609c6f1ddSLingrui98 "BpCRight" -> PopCount(mbpCRights), 118709c6f1ddSLingrui98 "BpCWrong" -> PopCount(mbpCWrongs), 118809c6f1ddSLingrui98 "BpRRight" -> PopCount(mbpRRights), 118909c6f1ddSLingrui98 "BpRWrong" -> PopCount(mbpRWrongs), 119009c6f1ddSLingrui98 119109c6f1ddSLingrui98 "ftb_false_hit" -> PopCount(ftb_false_hit), 119209c6f1ddSLingrui98 "ftb_hit" -> PopCount(ftb_hit), 119309c6f1ddSLingrui98 "ftb_new_entry" -> PopCount(ftb_new_entry), 119409c6f1ddSLingrui98 "ftb_new_entry_only_br" -> PopCount(ftb_new_entry_only_br), 119509c6f1ddSLingrui98 "ftb_new_entry_only_jmp" -> PopCount(ftb_new_entry_only_jmp), 119609c6f1ddSLingrui98 "ftb_new_entry_has_br_and_jmp" -> PopCount(ftb_new_entry_has_br_and_jmp), 119709c6f1ddSLingrui98 "ftb_old_entry" -> PopCount(ftb_old_entry), 119809c6f1ddSLingrui98 "ftb_modified_entry" -> PopCount(ftb_modified_entry), 119909c6f1ddSLingrui98 "ftb_modified_entry_new_br" -> PopCount(ftb_modified_entry_new_br), 120009c6f1ddSLingrui98 "ftb_jalr_target_modified" -> PopCount(ftb_modified_entry_jalr_target_modified), 120109c6f1ddSLingrui98 "ftb_modified_entry_br_full" -> PopCount(ftb_modified_entry_br_full), 120209c6f1ddSLingrui98 "ftb_modified_entry_always_taken" -> PopCount(ftb_modified_entry_always_taken) 12036d0e92edSLingrui98 ) ++ ftb_init_entry_len_map ++ ftb_modified_entry_len_map ++ s2_entry_len_map ++ 1204cb4f77ceSLingrui98 s3_entry_len_map ++ commit_num_inst_map ++ ftq_occupancy_map ++ 12051d7e5011SLingrui98 mispred_stage_map ++ br_mispred_stage_map ++ jalr_mispred_stage_map ++ 12061d7e5011SLingrui98 correct_stage_map ++ br_correct_stage_map ++ jalr_correct_stage_map 120709c6f1ddSLingrui98 120809c6f1ddSLingrui98 for((key, value) <- perfCountsMap) { 120909c6f1ddSLingrui98 XSPerfAccumulate(key, value) 121009c6f1ddSLingrui98 } 121109c6f1ddSLingrui98 121209c6f1ddSLingrui98 // --------------------------- Debug -------------------------------- 121309c6f1ddSLingrui98 // XSDebug(enq_fire, p"enq! " + io.fromBpu.resp.bits.toPrintable) 121409c6f1ddSLingrui98 XSDebug(io.toIfu.req.fire, p"fire to ifu " + io.toIfu.req.bits.toPrintable) 121509c6f1ddSLingrui98 XSDebug(do_commit, p"deq! [ptr] $do_commit_ptr\n") 121609c6f1ddSLingrui98 XSDebug(true.B, p"[bpuPtr] $bpuPtr, [ifuPtr] $ifuPtr, [ifuWbPtr] $ifuWbPtr [commPtr] $commPtr\n") 121709c6f1ddSLingrui98 XSDebug(true.B, p"[in] v:${io.fromBpu.resp.valid} r:${io.fromBpu.resp.ready} " + 121809c6f1ddSLingrui98 p"[out] v:${io.toIfu.req.valid} r:${io.toIfu.req.ready}\n") 121909c6f1ddSLingrui98 XSDebug(do_commit, p"[deq info] cfiIndex: $commit_cfi, $commit_pc_bundle, target: ${Hexadecimal(commit_target)}\n") 122009c6f1ddSLingrui98 122109c6f1ddSLingrui98 // def ubtbCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 122209c6f1ddSLingrui98 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 122309c6f1ddSLingrui98 // case (((valid, pd), ans), taken) => 122409c6f1ddSLingrui98 // Mux(valid && pd.isBr, 122509c6f1ddSLingrui98 // isWrong ^ Mux(ans.hit.asBool, 122609c6f1ddSLingrui98 // Mux(ans.taken.asBool, taken && ans.target === commitEntry.target, 122709c6f1ddSLingrui98 // !taken), 122809c6f1ddSLingrui98 // !taken), 122909c6f1ddSLingrui98 // false.B) 123009c6f1ddSLingrui98 // } 123109c6f1ddSLingrui98 // } 123209c6f1ddSLingrui98 123309c6f1ddSLingrui98 // def btbCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 123409c6f1ddSLingrui98 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 123509c6f1ddSLingrui98 // case (((valid, pd), ans), taken) => 123609c6f1ddSLingrui98 // Mux(valid && pd.isBr, 123709c6f1ddSLingrui98 // isWrong ^ Mux(ans.hit.asBool, 123809c6f1ddSLingrui98 // Mux(ans.taken.asBool, taken && ans.target === commitEntry.target, 123909c6f1ddSLingrui98 // !taken), 124009c6f1ddSLingrui98 // !taken), 124109c6f1ddSLingrui98 // false.B) 124209c6f1ddSLingrui98 // } 124309c6f1ddSLingrui98 // } 124409c6f1ddSLingrui98 124509c6f1ddSLingrui98 // def tageCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 124609c6f1ddSLingrui98 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 124709c6f1ddSLingrui98 // case (((valid, pd), ans), taken) => 124809c6f1ddSLingrui98 // Mux(valid && pd.isBr, 124909c6f1ddSLingrui98 // isWrong ^ (ans.taken.asBool === taken), 125009c6f1ddSLingrui98 // false.B) 125109c6f1ddSLingrui98 // } 125209c6f1ddSLingrui98 // } 125309c6f1ddSLingrui98 125409c6f1ddSLingrui98 // def loopCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 125509c6f1ddSLingrui98 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 125609c6f1ddSLingrui98 // case (((valid, pd), ans), taken) => 125709c6f1ddSLingrui98 // Mux(valid && (pd.isBr) && ans.hit.asBool, 125809c6f1ddSLingrui98 // isWrong ^ (!taken), 125909c6f1ddSLingrui98 // false.B) 126009c6f1ddSLingrui98 // } 126109c6f1ddSLingrui98 // } 126209c6f1ddSLingrui98 126309c6f1ddSLingrui98 // def rasCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = { 126409c6f1ddSLingrui98 // commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map { 126509c6f1ddSLingrui98 // case (((valid, pd), ans), taken) => 126609c6f1ddSLingrui98 // Mux(valid && pd.isRet.asBool /*&& taken*/ && ans.hit.asBool, 126709c6f1ddSLingrui98 // isWrong ^ (ans.target === commitEntry.target), 126809c6f1ddSLingrui98 // false.B) 126909c6f1ddSLingrui98 // } 127009c6f1ddSLingrui98 // } 127109c6f1ddSLingrui98 127209c6f1ddSLingrui98 // val ubtbRights = ubtbCheck(commitEntry, commitEntry.metas.map(_.ubtbAns), false.B) 127309c6f1ddSLingrui98 // val ubtbWrongs = ubtbCheck(commitEntry, commitEntry.metas.map(_.ubtbAns), true.B) 127409c6f1ddSLingrui98 // // btb and ubtb pred jal and jalr as well 127509c6f1ddSLingrui98 // val btbRights = btbCheck(commitEntry, commitEntry.metas.map(_.btbAns), false.B) 127609c6f1ddSLingrui98 // val btbWrongs = btbCheck(commitEntry, commitEntry.metas.map(_.btbAns), true.B) 127709c6f1ddSLingrui98 // val tageRights = tageCheck(commitEntry, commitEntry.metas.map(_.tageAns), false.B) 127809c6f1ddSLingrui98 // val tageWrongs = tageCheck(commitEntry, commitEntry.metas.map(_.tageAns), true.B) 127909c6f1ddSLingrui98 128009c6f1ddSLingrui98 // val loopRights = loopCheck(commitEntry, commitEntry.metas.map(_.loopAns), false.B) 128109c6f1ddSLingrui98 // val loopWrongs = loopCheck(commitEntry, commitEntry.metas.map(_.loopAns), true.B) 128209c6f1ddSLingrui98 128309c6f1ddSLingrui98 // val rasRights = rasCheck(commitEntry, commitEntry.metas.map(_.rasAns), false.B) 128409c6f1ddSLingrui98 // val rasWrongs = rasCheck(commitEntry, commitEntry.metas.map(_.rasAns), true.B) 12851ca0e4f3SYinan Xu 1286cd365d4cSrvcoresjw val perfEvents = Seq( 1287cd365d4cSrvcoresjw ("bpu_s2_redirect ", bpu_s2_redirect ), 1288cb4f77ceSLingrui98 ("bpu_s3_redirect ", bpu_s3_redirect ), 1289cd365d4cSrvcoresjw ("bpu_to_ftq_stall ", enq.valid && ~enq.ready ), 1290cd365d4cSrvcoresjw ("mispredictRedirect ", perf_redirect.valid && RedirectLevel.flushAfter === perf_redirect.bits.level), 1291cd365d4cSrvcoresjw ("replayRedirect ", perf_redirect.valid && RedirectLevel.flushItself(perf_redirect.bits.level) ), 1292cd365d4cSrvcoresjw ("predecodeRedirect ", fromIfuRedirect.valid ), 1293cd365d4cSrvcoresjw ("to_ifu_bubble ", io.toIfu.req.ready && !io.toIfu.req.valid ), 1294cd365d4cSrvcoresjw ("from_bpu_real_bubble ", !enq.valid && enq.ready && allowBpuIn ), 1295cd365d4cSrvcoresjw ("BpInstr ", PopCount(mbpInstrs) ), 1296cd365d4cSrvcoresjw ("BpBInstr ", PopCount(mbpBRights | mbpBWrongs) ), 1297cd365d4cSrvcoresjw ("BpRight ", PopCount(mbpRights) ), 1298cd365d4cSrvcoresjw ("BpWrong ", PopCount(mbpWrongs) ), 1299cd365d4cSrvcoresjw ("BpBRight ", PopCount(mbpBRights) ), 1300cd365d4cSrvcoresjw ("BpBWrong ", PopCount(mbpBWrongs) ), 1301cd365d4cSrvcoresjw ("BpJRight ", PopCount(mbpJRights) ), 1302cd365d4cSrvcoresjw ("BpJWrong ", PopCount(mbpJWrongs) ), 1303cd365d4cSrvcoresjw ("BpIRight ", PopCount(mbpIRights) ), 1304cd365d4cSrvcoresjw ("BpIWrong ", PopCount(mbpIWrongs) ), 1305cd365d4cSrvcoresjw ("BpCRight ", PopCount(mbpCRights) ), 1306cd365d4cSrvcoresjw ("BpCWrong ", PopCount(mbpCWrongs) ), 1307cd365d4cSrvcoresjw ("BpRRight ", PopCount(mbpRRights) ), 1308cd365d4cSrvcoresjw ("BpRWrong ", PopCount(mbpRWrongs) ), 1309cd365d4cSrvcoresjw ("ftb_false_hit ", PopCount(ftb_false_hit) ), 1310cd365d4cSrvcoresjw ("ftb_hit ", PopCount(ftb_hit) ), 1311cd365d4cSrvcoresjw ) 13121ca0e4f3SYinan Xu generatePerfEvent() 131309c6f1ddSLingrui98} 1314