xref: /XiangShan/src/main/scala/xiangshan/frontend/NewFtq.scala (revision 49cbc998af8cecfab537b325e92e81c249a0ec06)
109c6f1ddSLingrui98/***************************************************************************************
209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory
409c6f1ddSLingrui98*
509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2.
609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2.
709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at:
809c6f1ddSLingrui98*          http://license.coscl.org.cn/MulanPSL2
909c6f1ddSLingrui98*
1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1309c6f1ddSLingrui98*
1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details.
1509c6f1ddSLingrui98***************************************************************************************/
1609c6f1ddSLingrui98
1709c6f1ddSLingrui98package xiangshan.frontend
1809c6f1ddSLingrui98
1909c6f1ddSLingrui98import chipsalliance.rocketchip.config.Parameters
2009c6f1ddSLingrui98import chisel3._
2109c6f1ddSLingrui98import chisel3.util._
221ca0e4f3SYinan Xuimport utils._
2309c6f1ddSLingrui98import xiangshan._
24e30430c2SJayimport xiangshan.frontend.icache._
251ca0e4f3SYinan Xuimport xiangshan.backend.CtrlToFtqIO
2609c6f1ddSLingrui98
2709c6f1ddSLingrui98class FtqPtr(implicit p: Parameters) extends CircularQueuePtr[FtqPtr](
2809c6f1ddSLingrui98  p => p(XSCoreParamsKey).FtqSize
2909c6f1ddSLingrui98){
3009c6f1ddSLingrui98  override def cloneType = (new FtqPtr).asInstanceOf[this.type]
3109c6f1ddSLingrui98}
3209c6f1ddSLingrui98
3309c6f1ddSLingrui98object FtqPtr {
3409c6f1ddSLingrui98  def apply(f: Bool, v: UInt)(implicit p: Parameters): FtqPtr = {
3509c6f1ddSLingrui98    val ptr = Wire(new FtqPtr)
3609c6f1ddSLingrui98    ptr.flag := f
3709c6f1ddSLingrui98    ptr.value := v
3809c6f1ddSLingrui98    ptr
3909c6f1ddSLingrui98  }
4009c6f1ddSLingrui98  def inverse(ptr: FtqPtr)(implicit p: Parameters): FtqPtr = {
4109c6f1ddSLingrui98    apply(!ptr.flag, ptr.value)
4209c6f1ddSLingrui98  }
4309c6f1ddSLingrui98}
4409c6f1ddSLingrui98
4509c6f1ddSLingrui98class FtqNRSRAM[T <: Data](gen: T, numRead: Int)(implicit p: Parameters) extends XSModule {
4609c6f1ddSLingrui98
4709c6f1ddSLingrui98  val io = IO(new Bundle() {
4809c6f1ddSLingrui98    val raddr = Input(Vec(numRead, UInt(log2Up(FtqSize).W)))
4909c6f1ddSLingrui98    val ren = Input(Vec(numRead, Bool()))
5009c6f1ddSLingrui98    val rdata = Output(Vec(numRead, gen))
5109c6f1ddSLingrui98    val waddr = Input(UInt(log2Up(FtqSize).W))
5209c6f1ddSLingrui98    val wen = Input(Bool())
5309c6f1ddSLingrui98    val wdata = Input(gen)
5409c6f1ddSLingrui98  })
5509c6f1ddSLingrui98
5609c6f1ddSLingrui98  for(i <- 0 until numRead){
5709c6f1ddSLingrui98    val sram = Module(new SRAMTemplate(gen, FtqSize))
5809c6f1ddSLingrui98    sram.io.r.req.valid := io.ren(i)
5909c6f1ddSLingrui98    sram.io.r.req.bits.setIdx := io.raddr(i)
6009c6f1ddSLingrui98    io.rdata(i) := sram.io.r.resp.data(0)
6109c6f1ddSLingrui98    sram.io.w.req.valid := io.wen
6209c6f1ddSLingrui98    sram.io.w.req.bits.setIdx := io.waddr
6309c6f1ddSLingrui98    sram.io.w.req.bits.data := VecInit(io.wdata)
6409c6f1ddSLingrui98  }
6509c6f1ddSLingrui98
6609c6f1ddSLingrui98}
6709c6f1ddSLingrui98
6809c6f1ddSLingrui98class Ftq_RF_Components(implicit p: Parameters) extends XSBundle with BPUUtils {
6909c6f1ddSLingrui98  // TODO: move pftAddr, oversize, carry to another mem
7009c6f1ddSLingrui98  val startAddr = UInt(VAddrBits.W)
71b37e4b45SLingrui98  val nextLineAddr = UInt(VAddrBits.W)
7209c6f1ddSLingrui98  val isNextMask = Vec(PredictWidth, Bool())
7309c6f1ddSLingrui98  val oversize = Bool()
74b37e4b45SLingrui98  val fallThruError = Bool()
75b37e4b45SLingrui98  // val carry = Bool()
7609c6f1ddSLingrui98  def getPc(offset: UInt) = {
7785215037SLingrui98    def getHigher(pc: UInt) = pc(VAddrBits-1, log2Ceil(PredictWidth)+instOffsetBits+1)
7885215037SLingrui98    def getOffset(pc: UInt) = pc(log2Ceil(PredictWidth)+instOffsetBits, instOffsetBits)
79b37e4b45SLingrui98    Cat(getHigher(Mux(isNextMask(offset) && startAddr(log2Ceil(PredictWidth)+instOffsetBits), nextLineAddr, startAddr)),
8009c6f1ddSLingrui98        getOffset(startAddr)+offset, 0.U(instOffsetBits.W))
8109c6f1ddSLingrui98  }
8209c6f1ddSLingrui98  def fromBranchPrediction(resp: BranchPredictionBundle) = {
83a229ab6cSLingrui98    def carryPos(addr: UInt) = addr(instOffsetBits+log2Ceil(PredictWidth)+1)
8409c6f1ddSLingrui98    this.startAddr := resp.pc
85b37e4b45SLingrui98    this.nextLineAddr := resp.pc + (FetchWidth * 4 * 2).U
8609c6f1ddSLingrui98    this.isNextMask := VecInit((0 until PredictWidth).map(i =>
8709c6f1ddSLingrui98      (resp.pc(log2Ceil(PredictWidth), 1) +& i.U)(log2Ceil(PredictWidth)).asBool()
8809c6f1ddSLingrui98    ))
89b37e4b45SLingrui98    this.oversize := resp.oversize
90b37e4b45SLingrui98    this.fallThruError := resp.fallThruError
9109c6f1ddSLingrui98    this
9209c6f1ddSLingrui98  }
9309c6f1ddSLingrui98  override def toPrintable: Printable = {
94b37e4b45SLingrui98    p"startAddr:${Hexadecimal(startAddr)}"
9509c6f1ddSLingrui98  }
9609c6f1ddSLingrui98}
9709c6f1ddSLingrui98
9809c6f1ddSLingrui98class Ftq_pd_Entry(implicit p: Parameters) extends XSBundle {
9909c6f1ddSLingrui98  val brMask = Vec(PredictWidth, Bool())
10009c6f1ddSLingrui98  val jmpInfo = ValidUndirectioned(Vec(3, Bool()))
10109c6f1ddSLingrui98  val jmpOffset = UInt(log2Ceil(PredictWidth).W)
10209c6f1ddSLingrui98  val jalTarget = UInt(VAddrBits.W)
10309c6f1ddSLingrui98  val rvcMask = Vec(PredictWidth, Bool())
10409c6f1ddSLingrui98  def hasJal  = jmpInfo.valid && !jmpInfo.bits(0)
10509c6f1ddSLingrui98  def hasJalr = jmpInfo.valid && jmpInfo.bits(0)
10609c6f1ddSLingrui98  def hasCall = jmpInfo.valid && jmpInfo.bits(1)
10709c6f1ddSLingrui98  def hasRet  = jmpInfo.valid && jmpInfo.bits(2)
10809c6f1ddSLingrui98
10909c6f1ddSLingrui98  def fromPdWb(pdWb: PredecodeWritebackBundle) = {
11009c6f1ddSLingrui98    val pds = pdWb.pd
11109c6f1ddSLingrui98    this.brMask := VecInit(pds.map(pd => pd.isBr && pd.valid))
11209c6f1ddSLingrui98    this.jmpInfo.valid := VecInit(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid)).asUInt.orR
11309c6f1ddSLingrui98    this.jmpInfo.bits := ParallelPriorityMux(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid),
11409c6f1ddSLingrui98                                             pds.map(pd => VecInit(pd.isJalr, pd.isCall, pd.isRet)))
11509c6f1ddSLingrui98    this.jmpOffset := ParallelPriorityEncoder(pds.map(pd => (pd.isJal || pd.isJalr) && pd.valid))
11609c6f1ddSLingrui98    this.rvcMask := VecInit(pds.map(pd => pd.isRVC))
11709c6f1ddSLingrui98    this.jalTarget := pdWb.jalTarget
11809c6f1ddSLingrui98  }
11909c6f1ddSLingrui98
12009c6f1ddSLingrui98  def toPd(offset: UInt) = {
12109c6f1ddSLingrui98    require(offset.getWidth == log2Ceil(PredictWidth))
12209c6f1ddSLingrui98    val pd = Wire(new PreDecodeInfo)
12309c6f1ddSLingrui98    pd.valid := true.B
12409c6f1ddSLingrui98    pd.isRVC := rvcMask(offset)
12509c6f1ddSLingrui98    val isBr = brMask(offset)
12609c6f1ddSLingrui98    val isJalr = offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(0)
12709c6f1ddSLingrui98    pd.brType := Cat(offset === jmpOffset && jmpInfo.valid, isJalr || isBr)
12809c6f1ddSLingrui98    pd.isCall := offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(1)
12909c6f1ddSLingrui98    pd.isRet  := offset === jmpOffset && jmpInfo.valid && jmpInfo.bits(2)
13009c6f1ddSLingrui98    pd
13109c6f1ddSLingrui98  }
13209c6f1ddSLingrui98}
13309c6f1ddSLingrui98
13409c6f1ddSLingrui98
13509c6f1ddSLingrui98
13609c6f1ddSLingrui98class Ftq_Redirect_SRAMEntry(implicit p: Parameters) extends XSBundle with HasBPUConst {
13709c6f1ddSLingrui98  val rasSp = UInt(log2Ceil(RasSize).W)
13809c6f1ddSLingrui98  val rasEntry = new RASEntry
139b37e4b45SLingrui98  // val specCnt = Vec(numBr, UInt(10.W))
140c2ad24ebSLingrui98  // val ghist = new ShiftingGlobalHistory
141dd6c0695SLingrui98  val folded_hist = new AllFoldedHistories(foldedGHistInfos)
14267402d75SLingrui98  val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos)
14367402d75SLingrui98  val lastBrNumOH = UInt((numBr+1).W)
14467402d75SLingrui98
145c2ad24ebSLingrui98  val histPtr = new CGHPtr
14609c6f1ddSLingrui98
14709c6f1ddSLingrui98  def fromBranchPrediction(resp: BranchPredictionBundle) = {
148b37e4b45SLingrui98    assert(!resp.is_minimal)
14909c6f1ddSLingrui98    this.rasSp := resp.rasSp
15009c6f1ddSLingrui98    this.rasEntry := resp.rasTop
151dd6c0695SLingrui98    this.folded_hist := resp.folded_hist
15267402d75SLingrui98    this.afhob := resp.afhob
15367402d75SLingrui98    this.lastBrNumOH := resp.lastBrNumOH
154c2ad24ebSLingrui98    this.histPtr := resp.histPtr
15509c6f1ddSLingrui98    this
15609c6f1ddSLingrui98  }
15709c6f1ddSLingrui98}
15809c6f1ddSLingrui98
15909c6f1ddSLingrui98class Ftq_1R_SRAMEntry(implicit p: Parameters) extends XSBundle with HasBPUConst {
16009c6f1ddSLingrui98  val meta = UInt(MaxMetaLength.W)
16109c6f1ddSLingrui98}
16209c6f1ddSLingrui98
16309c6f1ddSLingrui98class Ftq_Pred_Info(implicit p: Parameters) extends XSBundle {
16409c6f1ddSLingrui98  val target = UInt(VAddrBits.W)
16509c6f1ddSLingrui98  val cfiIndex = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))
16609c6f1ddSLingrui98}
16709c6f1ddSLingrui98
168c2ad24ebSLingrui98// class FtqEntry(implicit p: Parameters) extends XSBundle with HasBPUConst {
169c2ad24ebSLingrui98//   val startAddr = UInt(VAddrBits.W)
170c2ad24ebSLingrui98//   val fallThruAddr = UInt(VAddrBits.W)
171c2ad24ebSLingrui98//   val isNextMask = Vec(PredictWidth, Bool())
17209c6f1ddSLingrui98
173c2ad24ebSLingrui98//   val meta = UInt(MaxMetaLength.W)
17409c6f1ddSLingrui98
175c2ad24ebSLingrui98//   val rasSp = UInt(log2Ceil(RasSize).W)
176c2ad24ebSLingrui98//   val rasEntry = new RASEntry
177c2ad24ebSLingrui98//   val hist = new ShiftingGlobalHistory
178c2ad24ebSLingrui98//   val specCnt = Vec(numBr, UInt(10.W))
17909c6f1ddSLingrui98
180c2ad24ebSLingrui98//   val valids = Vec(PredictWidth, Bool())
181c2ad24ebSLingrui98//   val brMask = Vec(PredictWidth, Bool())
182c2ad24ebSLingrui98//   // isJalr, isCall, isRet
183c2ad24ebSLingrui98//   val jmpInfo = ValidUndirectioned(Vec(3, Bool()))
184c2ad24ebSLingrui98//   val jmpOffset = UInt(log2Ceil(PredictWidth).W)
18509c6f1ddSLingrui98
186c2ad24ebSLingrui98//   val mispredVec = Vec(PredictWidth, Bool())
187c2ad24ebSLingrui98//   val cfiIndex = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))
188c2ad24ebSLingrui98//   val target = UInt(VAddrBits.W)
189c2ad24ebSLingrui98// }
19009c6f1ddSLingrui98
19109c6f1ddSLingrui98class FtqRead[T <: Data](private val gen: T)(implicit p: Parameters) extends XSBundle {
19209c6f1ddSLingrui98  val ptr = Output(new FtqPtr)
19309c6f1ddSLingrui98  val offset = Output(UInt(log2Ceil(PredictWidth).W))
19409c6f1ddSLingrui98  val data = Input(gen)
19509c6f1ddSLingrui98  def apply(ptr: FtqPtr, offset: UInt) = {
19609c6f1ddSLingrui98    this.ptr := ptr
19709c6f1ddSLingrui98    this.offset := offset
19809c6f1ddSLingrui98    this.data
19909c6f1ddSLingrui98  }
20009c6f1ddSLingrui98  override def cloneType = (new FtqRead(gen)).asInstanceOf[this.type]
20109c6f1ddSLingrui98}
20209c6f1ddSLingrui98
20309c6f1ddSLingrui98
20409c6f1ddSLingrui98class FtqToBpuIO(implicit p: Parameters) extends XSBundle {
20509c6f1ddSLingrui98  val redirect = Valid(new BranchPredictionRedirect)
20609c6f1ddSLingrui98  val update = Valid(new BranchPredictionUpdate)
20709c6f1ddSLingrui98  val enq_ptr = Output(new FtqPtr)
20809c6f1ddSLingrui98}
20909c6f1ddSLingrui98
21009c6f1ddSLingrui98class FtqToIfuIO(implicit p: Parameters) extends XSBundle with HasCircularQueuePtrHelper {
21109c6f1ddSLingrui98  val req = Decoupled(new FetchRequestBundle)
21209c6f1ddSLingrui98  val redirect = Valid(new Redirect)
21309c6f1ddSLingrui98  val flushFromBpu = new Bundle {
21409c6f1ddSLingrui98    // when ifu pipeline is not stalled,
21509c6f1ddSLingrui98    // a packet from bpu s3 can reach f1 at most
21609c6f1ddSLingrui98    val s2 = Valid(new FtqPtr)
217cb4f77ceSLingrui98    val s3 = Valid(new FtqPtr)
21809c6f1ddSLingrui98    def shouldFlushBy(src: Valid[FtqPtr], idx_to_flush: FtqPtr) = {
21909c6f1ddSLingrui98      src.valid && !isAfter(src.bits, idx_to_flush)
22009c6f1ddSLingrui98    }
22109c6f1ddSLingrui98    def shouldFlushByStage2(idx: FtqPtr) = shouldFlushBy(s2, idx)
222cb4f77ceSLingrui98    def shouldFlushByStage3(idx: FtqPtr) = shouldFlushBy(s3, idx)
22309c6f1ddSLingrui98  }
22409c6f1ddSLingrui98}
22509c6f1ddSLingrui98
22609c6f1ddSLingrui98trait HasBackendRedirectInfo extends HasXSParameter {
22709c6f1ddSLingrui98  def numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt + 1
22809c6f1ddSLingrui98  def isLoadReplay(r: Valid[Redirect]) = r.bits.flushItself()
22909c6f1ddSLingrui98}
23009c6f1ddSLingrui98
23109c6f1ddSLingrui98class FtqToCtrlIO(implicit p: Parameters) extends XSBundle with HasBackendRedirectInfo {
23209c6f1ddSLingrui98  val pc_reads = Vec(1 + numRedirect + 1 + 1, Flipped(new FtqRead(UInt(VAddrBits.W))))
23309c6f1ddSLingrui98  val target_read = Flipped(new FtqRead(UInt(VAddrBits.W)))
23409c6f1ddSLingrui98  def getJumpPcRead = pc_reads.head
23509c6f1ddSLingrui98  def getRedirectPcRead = VecInit(pc_reads.tail.dropRight(2))
23609c6f1ddSLingrui98  def getMemPredPcRead = pc_reads.init.last
2379aca92b9SYinan Xu  def getRobFlushPcRead = pc_reads.last
23809c6f1ddSLingrui98}
23909c6f1ddSLingrui98
24009c6f1ddSLingrui98
24109c6f1ddSLingrui98class FTBEntryGen(implicit p: Parameters) extends XSModule with HasBackendRedirectInfo with HasBPUParameter {
24209c6f1ddSLingrui98  val io = IO(new Bundle {
24309c6f1ddSLingrui98    val start_addr = Input(UInt(VAddrBits.W))
24409c6f1ddSLingrui98    val old_entry = Input(new FTBEntry)
24509c6f1ddSLingrui98    val pd = Input(new Ftq_pd_Entry)
24609c6f1ddSLingrui98    val cfiIndex = Flipped(Valid(UInt(log2Ceil(PredictWidth).W)))
24709c6f1ddSLingrui98    val target = Input(UInt(VAddrBits.W))
24809c6f1ddSLingrui98    val hit = Input(Bool())
24909c6f1ddSLingrui98    val mispredict_vec = Input(Vec(PredictWidth, Bool()))
25009c6f1ddSLingrui98
25109c6f1ddSLingrui98    val new_entry = Output(new FTBEntry)
25209c6f1ddSLingrui98    val new_br_insert_pos = Output(Vec(numBr, Bool()))
25309c6f1ddSLingrui98    val taken_mask = Output(Vec(numBr, Bool()))
25409c6f1ddSLingrui98    val mispred_mask = Output(Vec(numBr+1, Bool()))
25509c6f1ddSLingrui98
25609c6f1ddSLingrui98    // for perf counters
25709c6f1ddSLingrui98    val is_init_entry = Output(Bool())
25809c6f1ddSLingrui98    val is_old_entry = Output(Bool())
25909c6f1ddSLingrui98    val is_new_br = Output(Bool())
26009c6f1ddSLingrui98    val is_jalr_target_modified = Output(Bool())
26109c6f1ddSLingrui98    val is_always_taken_modified = Output(Bool())
26209c6f1ddSLingrui98    val is_br_full = Output(Bool())
26309c6f1ddSLingrui98  })
26409c6f1ddSLingrui98
26509c6f1ddSLingrui98  // no mispredictions detected at predecode
26609c6f1ddSLingrui98  val hit = io.hit
26709c6f1ddSLingrui98  val pd = io.pd
26809c6f1ddSLingrui98
26909c6f1ddSLingrui98  val init_entry = WireInit(0.U.asTypeOf(new FTBEntry))
27009c6f1ddSLingrui98
27109c6f1ddSLingrui98
27209c6f1ddSLingrui98  val cfi_is_br = pd.brMask(io.cfiIndex.bits) && io.cfiIndex.valid
27309c6f1ddSLingrui98  val entry_has_jmp = pd.jmpInfo.valid
27409c6f1ddSLingrui98  val new_jmp_is_jal  = entry_has_jmp && !pd.jmpInfo.bits(0) && io.cfiIndex.valid
27509c6f1ddSLingrui98  val new_jmp_is_jalr = entry_has_jmp &&  pd.jmpInfo.bits(0) && io.cfiIndex.valid
27609c6f1ddSLingrui98  val new_jmp_is_call = entry_has_jmp &&  pd.jmpInfo.bits(1) && io.cfiIndex.valid
27709c6f1ddSLingrui98  val new_jmp_is_ret  = entry_has_jmp &&  pd.jmpInfo.bits(2) && io.cfiIndex.valid
27809c6f1ddSLingrui98  val last_jmp_rvi = entry_has_jmp && pd.jmpOffset === (PredictWidth-1).U && !pd.rvcMask.last
27909c6f1ddSLingrui98  val last_br_rvi = cfi_is_br && io.cfiIndex.bits === (PredictWidth-1).U && !pd.rvcMask.last
28009c6f1ddSLingrui98
28109c6f1ddSLingrui98  val cfi_is_jal = io.cfiIndex.bits === pd.jmpOffset && new_jmp_is_jal
28209c6f1ddSLingrui98  val cfi_is_jalr = io.cfiIndex.bits === pd.jmpOffset && new_jmp_is_jalr
28309c6f1ddSLingrui98
28409c6f1ddSLingrui98  def carryPos = log2Ceil(PredictWidth)+instOffsetBits+1
28509c6f1ddSLingrui98  def getLower(pc: UInt) = pc(carryPos-1, instOffsetBits)
28609c6f1ddSLingrui98  // if not hit, establish a new entry
28709c6f1ddSLingrui98  init_entry.valid := true.B
28809c6f1ddSLingrui98  // tag is left for ftb to assign
289eeb5ff92SLingrui98
290eeb5ff92SLingrui98  // case br
291eeb5ff92SLingrui98  val init_br_slot = init_entry.getSlotForBr(0)
292eeb5ff92SLingrui98  when (cfi_is_br) {
293eeb5ff92SLingrui98    init_br_slot.valid := true.B
294eeb5ff92SLingrui98    init_br_slot.offset := io.cfiIndex.bits
295b37e4b45SLingrui98    init_br_slot.setLowerStatByTarget(io.start_addr, io.target, numBr == 1)
296eeb5ff92SLingrui98    init_entry.always_taken(0) := true.B // set to always taken on init
297eeb5ff92SLingrui98  }
298eeb5ff92SLingrui98
299eeb5ff92SLingrui98  // case jmp
300eeb5ff92SLingrui98  when (entry_has_jmp) {
301eeb5ff92SLingrui98    init_entry.tailSlot.offset := pd.jmpOffset
302eeb5ff92SLingrui98    init_entry.tailSlot.valid := new_jmp_is_jal || new_jmp_is_jalr
303eeb5ff92SLingrui98    init_entry.tailSlot.setLowerStatByTarget(io.start_addr, Mux(cfi_is_jalr, io.target, pd.jalTarget), isShare=false)
304eeb5ff92SLingrui98  }
305eeb5ff92SLingrui98
30609c6f1ddSLingrui98  val jmpPft = getLower(io.start_addr) +& pd.jmpOffset +& Mux(pd.rvcMask(pd.jmpOffset), 1.U, 2.U)
30709c6f1ddSLingrui98  init_entry.pftAddr := Mux(entry_has_jmp, jmpPft, getLower(io.start_addr) + ((FetchWidth*4)>>instOffsetBits).U + Mux(last_br_rvi, 1.U, 0.U))
30865fddcf0Szoujr  init_entry.carry   := Mux(entry_has_jmp, jmpPft(carryPos-instOffsetBits), io.start_addr(carryPos-1) || (io.start_addr(carryPos-2, instOffsetBits).andR && last_br_rvi))
30909c6f1ddSLingrui98  init_entry.isJalr := new_jmp_is_jalr
31009c6f1ddSLingrui98  init_entry.isCall := new_jmp_is_call
31109c6f1ddSLingrui98  init_entry.isRet  := new_jmp_is_ret
31209c6f1ddSLingrui98  init_entry.last_is_rvc := Mux(entry_has_jmp, pd.rvcMask(pd.jmpOffset), pd.rvcMask.last)
31309c6f1ddSLingrui98
31409c6f1ddSLingrui98  init_entry.oversize := last_br_rvi || last_jmp_rvi
31509c6f1ddSLingrui98
31609c6f1ddSLingrui98  // if hit, check whether a new cfi(only br is possible) is detected
31709c6f1ddSLingrui98  val oe = io.old_entry
318eeb5ff92SLingrui98  val br_recorded_vec = oe.getBrRecordedVec(io.cfiIndex.bits)
31909c6f1ddSLingrui98  val br_recorded = br_recorded_vec.asUInt.orR
32009c6f1ddSLingrui98  val is_new_br = cfi_is_br && !br_recorded
32109c6f1ddSLingrui98  val new_br_offset = io.cfiIndex.bits
32209c6f1ddSLingrui98  // vec(i) means new br will be inserted BEFORE old br(i)
323eeb5ff92SLingrui98  val allBrSlotsVec = oe.allSlotsForBr
32409c6f1ddSLingrui98  val new_br_insert_onehot = VecInit((0 until numBr).map{
32509c6f1ddSLingrui98    i => i match {
326eeb5ff92SLingrui98      case 0 =>
327eeb5ff92SLingrui98        !allBrSlotsVec(0).valid || new_br_offset < allBrSlotsVec(0).offset
328eeb5ff92SLingrui98      case idx =>
329eeb5ff92SLingrui98        allBrSlotsVec(idx-1).valid && new_br_offset > allBrSlotsVec(idx-1).offset &&
330eeb5ff92SLingrui98        (!allBrSlotsVec(idx).valid || new_br_offset < allBrSlotsVec(idx).offset)
33109c6f1ddSLingrui98    }
33209c6f1ddSLingrui98  })
33309c6f1ddSLingrui98
33409c6f1ddSLingrui98  val old_entry_modified = WireInit(io.old_entry)
33509c6f1ddSLingrui98  for (i <- 0 until numBr) {
336eeb5ff92SLingrui98    val slot = old_entry_modified.allSlotsForBr(i)
337eeb5ff92SLingrui98    when (new_br_insert_onehot(i)) {
338eeb5ff92SLingrui98      slot.valid := true.B
339eeb5ff92SLingrui98      slot.offset := new_br_offset
340b37e4b45SLingrui98      slot.setLowerStatByTarget(io.start_addr, io.target, i == numBr-1)
341eeb5ff92SLingrui98      old_entry_modified.always_taken(i) := true.B
342eeb5ff92SLingrui98    }.elsewhen (new_br_offset > oe.allSlotsForBr(i).offset) {
343eeb5ff92SLingrui98      old_entry_modified.always_taken(i) := false.B
344eeb5ff92SLingrui98      // all other fields remain unchanged
345eeb5ff92SLingrui98    }.otherwise {
346eeb5ff92SLingrui98      // case i == 0, remain unchanged
347eeb5ff92SLingrui98      if (i != 0) {
348b37e4b45SLingrui98        val noNeedToMoveFromFormerSlot = (i == numBr-1).B && !oe.brSlots.last.valid
349eeb5ff92SLingrui98        when (!noNeedToMoveFromFormerSlot) {
350eeb5ff92SLingrui98          slot.fromAnotherSlot(oe.allSlotsForBr(i-1))
351eeb5ff92SLingrui98          old_entry_modified.always_taken(i) := oe.always_taken(i)
35209c6f1ddSLingrui98        }
353eeb5ff92SLingrui98      }
354eeb5ff92SLingrui98    }
355eeb5ff92SLingrui98  }
35609c6f1ddSLingrui98
357eeb5ff92SLingrui98  // two circumstances:
358eeb5ff92SLingrui98  // 1. oe: | br | j  |, new br should be in front of j, thus addr of j should be new pft
359eeb5ff92SLingrui98  // 2. oe: | br | br |, new br could be anywhere between, thus new pft is the addr of either
360eeb5ff92SLingrui98  //        the previous last br or the new br
361eeb5ff92SLingrui98  val may_have_to_replace = oe.noEmptySlotForNewBr
362eeb5ff92SLingrui98  val pft_need_to_change = is_new_br && may_have_to_replace
36309c6f1ddSLingrui98  // it should either be the given last br or the new br
36409c6f1ddSLingrui98  when (pft_need_to_change) {
365eeb5ff92SLingrui98    val new_pft_offset =
366710a8720SLingrui98      Mux(!new_br_insert_onehot.asUInt.orR,
367710a8720SLingrui98        new_br_offset, oe.allSlotsForBr.last.offset)
368eeb5ff92SLingrui98
369710a8720SLingrui98    // set jmp to invalid
37009c6f1ddSLingrui98    old_entry_modified.pftAddr := getLower(io.start_addr) + new_pft_offset
37109c6f1ddSLingrui98    old_entry_modified.last_is_rvc := pd.rvcMask(new_pft_offset - 1.U) // TODO: fix this
37209c6f1ddSLingrui98    old_entry_modified.carry := (getLower(io.start_addr) +& new_pft_offset).head(1).asBool
37309c6f1ddSLingrui98    old_entry_modified.oversize := false.B
37409c6f1ddSLingrui98    old_entry_modified.isCall := false.B
37509c6f1ddSLingrui98    old_entry_modified.isRet := false.B
376eeb5ff92SLingrui98    old_entry_modified.isJalr := false.B
37709c6f1ddSLingrui98  }
37809c6f1ddSLingrui98
37909c6f1ddSLingrui98  val old_entry_jmp_target_modified = WireInit(oe)
380710a8720SLingrui98  val old_target = oe.tailSlot.getTarget(io.start_addr) // may be wrong because we store only 20 lowest bits
381b37e4b45SLingrui98  val old_tail_is_jmp = !oe.tailSlot.sharing
382eeb5ff92SLingrui98  val jalr_target_modified = cfi_is_jalr && (old_target =/= io.target) && old_tail_is_jmp // TODO: pass full jalr target
3833bcae573SLingrui98  when (jalr_target_modified) {
38409c6f1ddSLingrui98    old_entry_jmp_target_modified.setByJmpTarget(io.start_addr, io.target)
38509c6f1ddSLingrui98    old_entry_jmp_target_modified.always_taken := 0.U.asTypeOf(Vec(numBr, Bool()))
38609c6f1ddSLingrui98  }
38709c6f1ddSLingrui98
38809c6f1ddSLingrui98  val old_entry_always_taken = WireInit(oe)
38909c6f1ddSLingrui98  val always_taken_modified_vec = Wire(Vec(numBr, Bool())) // whether modified or not
39009c6f1ddSLingrui98  for (i <- 0 until numBr) {
39109c6f1ddSLingrui98    old_entry_always_taken.always_taken(i) :=
39209c6f1ddSLingrui98      oe.always_taken(i) && io.cfiIndex.valid && oe.brValids(i) && io.cfiIndex.bits === oe.brOffset(i)
393710a8720SLingrui98    always_taken_modified_vec(i) := oe.always_taken(i) && !old_entry_always_taken.always_taken(i)
39409c6f1ddSLingrui98  }
39509c6f1ddSLingrui98  val always_taken_modified = always_taken_modified_vec.reduce(_||_)
39609c6f1ddSLingrui98
39709c6f1ddSLingrui98
39809c6f1ddSLingrui98
39909c6f1ddSLingrui98  val derived_from_old_entry =
40009c6f1ddSLingrui98    Mux(is_new_br, old_entry_modified,
4013bcae573SLingrui98      Mux(jalr_target_modified, old_entry_jmp_target_modified, old_entry_always_taken))
40209c6f1ddSLingrui98
40309c6f1ddSLingrui98
40409c6f1ddSLingrui98  io.new_entry := Mux(!hit, init_entry, derived_from_old_entry)
40509c6f1ddSLingrui98
40609c6f1ddSLingrui98  io.new_br_insert_pos := new_br_insert_onehot
40709c6f1ddSLingrui98  io.taken_mask := VecInit((io.new_entry.brOffset zip io.new_entry.brValids).map{
40809c6f1ddSLingrui98    case (off, v) => io.cfiIndex.bits === off && io.cfiIndex.valid && v
40909c6f1ddSLingrui98  })
41009c6f1ddSLingrui98  for (i <- 0 until numBr) {
41109c6f1ddSLingrui98    io.mispred_mask(i) := io.new_entry.brValids(i) && io.mispredict_vec(io.new_entry.brOffset(i))
41209c6f1ddSLingrui98  }
41309c6f1ddSLingrui98  io.mispred_mask.last := io.new_entry.jmpValid && io.mispredict_vec(pd.jmpOffset)
41409c6f1ddSLingrui98
41509c6f1ddSLingrui98  // for perf counters
41609c6f1ddSLingrui98  io.is_init_entry := !hit
4173bcae573SLingrui98  io.is_old_entry := hit && !is_new_br && !jalr_target_modified && !always_taken_modified
41809c6f1ddSLingrui98  io.is_new_br := hit && is_new_br
4193bcae573SLingrui98  io.is_jalr_target_modified := hit && jalr_target_modified
42009c6f1ddSLingrui98  io.is_always_taken_modified := hit && always_taken_modified
421eeb5ff92SLingrui98  io.is_br_full := hit && is_new_br && may_have_to_replace
42209c6f1ddSLingrui98}
42309c6f1ddSLingrui98
42409c6f1ddSLingrui98class Ftq(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper
425e30430c2SJay  with HasBackendRedirectInfo with BPUUtils with HasBPUConst with HasPerfEvents
426e30430c2SJay  with HasICacheParameters{
42709c6f1ddSLingrui98  val io = IO(new Bundle {
42809c6f1ddSLingrui98    val fromBpu = Flipped(new BpuToFtqIO)
42909c6f1ddSLingrui98    val fromIfu = Flipped(new IfuToFtqIO)
43009c6f1ddSLingrui98    val fromBackend = Flipped(new CtrlToFtqIO)
43109c6f1ddSLingrui98
43209c6f1ddSLingrui98    val toBpu = new FtqToBpuIO
43309c6f1ddSLingrui98    val toIfu = new FtqToIfuIO
43409c6f1ddSLingrui98    val toBackend = new FtqToCtrlIO
43509c6f1ddSLingrui98
4367052722fSJay    val toPrefetch = new FtqPrefechBundle
4377052722fSJay
43809c6f1ddSLingrui98    val bpuInfo = new Bundle {
43909c6f1ddSLingrui98      val bpRight = Output(UInt(XLEN.W))
44009c6f1ddSLingrui98      val bpWrong = Output(UInt(XLEN.W))
44109c6f1ddSLingrui98    }
44209c6f1ddSLingrui98  })
44309c6f1ddSLingrui98  io.bpuInfo := DontCare
44409c6f1ddSLingrui98
445df5b4b8eSYinan Xu  val backendRedirect = io.fromBackend.redirect
446df5b4b8eSYinan Xu  val backendRedirectReg = RegNext(io.fromBackend.redirect)
44709c6f1ddSLingrui98
448df5b4b8eSYinan Xu  val stage2Flush = backendRedirect.valid
44909c6f1ddSLingrui98  val backendFlush = stage2Flush || RegNext(stage2Flush)
45009c6f1ddSLingrui98  val ifuFlush = Wire(Bool())
45109c6f1ddSLingrui98
45209c6f1ddSLingrui98  val flush = stage2Flush || RegNext(stage2Flush)
45309c6f1ddSLingrui98
45409c6f1ddSLingrui98  val allowBpuIn, allowToIfu = WireInit(false.B)
45509c6f1ddSLingrui98  val flushToIfu = !allowToIfu
456df5b4b8eSYinan Xu  allowBpuIn := !ifuFlush && !backendRedirect.valid && !backendRedirectReg.valid
457df5b4b8eSYinan Xu  allowToIfu := !ifuFlush && !backendRedirect.valid && !backendRedirectReg.valid
45809c6f1ddSLingrui98
459e30430c2SJay  val bpuPtr, ifuPtr, ifuWbPtr, commPtr = RegInit(FtqPtr(false.B, 0.U))
46009c6f1ddSLingrui98  val validEntries = distanceBetween(bpuPtr, commPtr)
46109c6f1ddSLingrui98
46209c6f1ddSLingrui98  // **********************************************************************
46309c6f1ddSLingrui98  // **************************** enq from bpu ****************************
46409c6f1ddSLingrui98  // **********************************************************************
46509c6f1ddSLingrui98  val new_entry_ready = validEntries < FtqSize.U
46609c6f1ddSLingrui98  io.fromBpu.resp.ready := new_entry_ready
46709c6f1ddSLingrui98
46809c6f1ddSLingrui98  val bpu_s2_resp = io.fromBpu.resp.bits.s2
469cb4f77ceSLingrui98  val bpu_s3_resp = io.fromBpu.resp.bits.s3
47009c6f1ddSLingrui98  val bpu_s2_redirect = bpu_s2_resp.valid && bpu_s2_resp.hasRedirect
471cb4f77ceSLingrui98  val bpu_s3_redirect = bpu_s3_resp.valid && bpu_s3_resp.hasRedirect
47209c6f1ddSLingrui98
47309c6f1ddSLingrui98  io.toBpu.enq_ptr := bpuPtr
47409c6f1ddSLingrui98  val enq_fire = io.fromBpu.resp.fire() && allowBpuIn // from bpu s1
475cb4f77ceSLingrui98  val bpu_in_fire = (io.fromBpu.resp.fire() || bpu_s2_redirect || bpu_s3_redirect) && allowBpuIn
47609c6f1ddSLingrui98
477b37e4b45SLingrui98  val bpu_in_resp = io.fromBpu.resp.bits.selectedResp
478b37e4b45SLingrui98  val bpu_in_stage = io.fromBpu.resp.bits.selectedRespIdx
47909c6f1ddSLingrui98  val bpu_in_resp_ptr = Mux(bpu_in_stage === BP_S1, bpuPtr, bpu_in_resp.ftq_idx)
48009c6f1ddSLingrui98  val bpu_in_resp_idx = bpu_in_resp_ptr.value
48109c6f1ddSLingrui98
4829aca92b9SYinan Xu  // read ports:                            jumpPc + redirects + loadPred + robFlush + ifuReq1 + ifuReq2 + commitUpdate
48309c6f1ddSLingrui98  val ftq_pc_mem = Module(new SyncDataModuleTemplate(new Ftq_RF_Components, FtqSize, 1+numRedirect+2+1+1+1, 1))
48409c6f1ddSLingrui98  // resp from uBTB
48509c6f1ddSLingrui98  ftq_pc_mem.io.wen(0) := bpu_in_fire
48609c6f1ddSLingrui98  ftq_pc_mem.io.waddr(0) := bpu_in_resp_idx
48709c6f1ddSLingrui98  ftq_pc_mem.io.wdata(0).fromBranchPrediction(bpu_in_resp)
48809c6f1ddSLingrui98
48909c6f1ddSLingrui98  //                                                            ifuRedirect + backendRedirect + commit
49009c6f1ddSLingrui98  val ftq_redirect_sram = Module(new FtqNRSRAM(new Ftq_Redirect_SRAMEntry, 1+1+1))
49109c6f1ddSLingrui98  // these info is intended to enq at the last stage of bpu
49209c6f1ddSLingrui98  ftq_redirect_sram.io.wen := io.fromBpu.resp.bits.lastStage.valid
49309c6f1ddSLingrui98  ftq_redirect_sram.io.waddr := io.fromBpu.resp.bits.lastStage.ftq_idx.value
49409c6f1ddSLingrui98  ftq_redirect_sram.io.wdata.fromBranchPrediction(io.fromBpu.resp.bits.lastStage)
495*49cbc998SLingrui98  println(f"ftq redirect SRAM: entry ${ftq_redirect_sram.io.wdata.getWidth} * ${FtqSize} * 3")
496*49cbc998SLingrui98  println(f"ftq redirect SRAM: ahead fh ${ftq_redirect_sram.io.wdata.afhob.getWidth} * ${FtqSize} * 3")
49709c6f1ddSLingrui98
49809c6f1ddSLingrui98  val ftq_meta_1r_sram = Module(new FtqNRSRAM(new Ftq_1R_SRAMEntry, 1))
49909c6f1ddSLingrui98  // these info is intended to enq at the last stage of bpu
50009c6f1ddSLingrui98  ftq_meta_1r_sram.io.wen := io.fromBpu.resp.bits.lastStage.valid
50109c6f1ddSLingrui98  ftq_meta_1r_sram.io.waddr := io.fromBpu.resp.bits.lastStage.ftq_idx.value
50209c6f1ddSLingrui98  ftq_meta_1r_sram.io.wdata.meta := io.fromBpu.resp.bits.meta
50309c6f1ddSLingrui98  //                                                            ifuRedirect + backendRedirect + commit
50409c6f1ddSLingrui98  val ftb_entry_mem = Module(new SyncDataModuleTemplate(new FTBEntry, FtqSize, 1+1+1, 1))
50509c6f1ddSLingrui98  ftb_entry_mem.io.wen(0) := io.fromBpu.resp.bits.lastStage.valid
50609c6f1ddSLingrui98  ftb_entry_mem.io.waddr(0) := io.fromBpu.resp.bits.lastStage.ftq_idx.value
50709c6f1ddSLingrui98  ftb_entry_mem.io.wdata(0) := io.fromBpu.resp.bits.lastStage.ftb_entry
50809c6f1ddSLingrui98
50909c6f1ddSLingrui98
51009c6f1ddSLingrui98  // multi-write
511b37e4b45SLingrui98  val update_target = Reg(Vec(FtqSize, UInt(VAddrBits.W))) // could be taken target or fallThrough
51209c6f1ddSLingrui98  val cfiIndex_vec = Reg(Vec(FtqSize, ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))))
51309c6f1ddSLingrui98  val mispredict_vec = Reg(Vec(FtqSize, Vec(PredictWidth, Bool())))
51409c6f1ddSLingrui98  val pred_stage = Reg(Vec(FtqSize, UInt(2.W)))
51509c6f1ddSLingrui98
51609c6f1ddSLingrui98  val c_invalid :: c_valid :: c_commited :: Nil = Enum(3)
51709c6f1ddSLingrui98  val commitStateQueue = RegInit(VecInit(Seq.fill(FtqSize) {
51809c6f1ddSLingrui98    VecInit(Seq.fill(PredictWidth)(c_invalid))
51909c6f1ddSLingrui98  }))
52009c6f1ddSLingrui98
52109c6f1ddSLingrui98  val f_to_send :: f_sent :: Nil = Enum(2)
52209c6f1ddSLingrui98  val entry_fetch_status = RegInit(VecInit(Seq.fill(FtqSize)(f_sent)))
52309c6f1ddSLingrui98
52409c6f1ddSLingrui98  val h_not_hit :: h_false_hit :: h_hit :: Nil = Enum(3)
52509c6f1ddSLingrui98  val entry_hit_status = RegInit(VecInit(Seq.fill(FtqSize)(h_not_hit)))
52609c6f1ddSLingrui98
52709c6f1ddSLingrui98
52809c6f1ddSLingrui98  when (bpu_in_fire) {
52909c6f1ddSLingrui98    entry_fetch_status(bpu_in_resp_idx) := f_to_send
53009c6f1ddSLingrui98    commitStateQueue(bpu_in_resp_idx) := VecInit(Seq.fill(PredictWidth)(c_invalid))
531b37e4b45SLingrui98    cfiIndex_vec(bpu_in_resp_idx) := bpu_in_resp.cfiIndex
53209c6f1ddSLingrui98    mispredict_vec(bpu_in_resp_idx) := WireInit(VecInit(Seq.fill(PredictWidth)(false.B)))
533b37e4b45SLingrui98    update_target(bpu_in_resp_idx) := bpu_in_resp.getTarget
53409c6f1ddSLingrui98    pred_stage(bpu_in_resp_idx) := bpu_in_stage
53509c6f1ddSLingrui98  }
53609c6f1ddSLingrui98
53709c6f1ddSLingrui98  bpuPtr := bpuPtr + enq_fire
5387bb9fc10SLingrui98  ifuPtr := ifuPtr + (io.toIfu.req.fire && allowToIfu)
53909c6f1ddSLingrui98
54009c6f1ddSLingrui98  // only use ftb result to assign hit status
54109c6f1ddSLingrui98  when (bpu_s2_resp.valid) {
542b37e4b45SLingrui98    entry_hit_status(bpu_s2_resp.ftq_idx.value) := Mux(bpu_s2_resp.full_pred.hit, h_hit, h_not_hit)
54309c6f1ddSLingrui98  }
54409c6f1ddSLingrui98
54509c6f1ddSLingrui98
5462f4a3aa4SLingrui98  io.toIfu.flushFromBpu.s2.valid := bpu_s2_redirect
54709c6f1ddSLingrui98  io.toIfu.flushFromBpu.s2.bits := bpu_s2_resp.ftq_idx
54809c6f1ddSLingrui98  when (bpu_s2_resp.valid && bpu_s2_resp.hasRedirect) {
54909c6f1ddSLingrui98    bpuPtr := bpu_s2_resp.ftq_idx + 1.U
55009c6f1ddSLingrui98    // only when ifuPtr runs ahead of bpu s2 resp should we recover it
55109c6f1ddSLingrui98    when (!isBefore(ifuPtr, bpu_s2_resp.ftq_idx)) {
55209c6f1ddSLingrui98      ifuPtr := bpu_s2_resp.ftq_idx
55309c6f1ddSLingrui98    }
55409c6f1ddSLingrui98  }
55509c6f1ddSLingrui98
556cb4f77ceSLingrui98  io.toIfu.flushFromBpu.s3.valid := bpu_s3_redirect
557cb4f77ceSLingrui98  io.toIfu.flushFromBpu.s3.bits := bpu_s3_resp.ftq_idx
558cb4f77ceSLingrui98  when (bpu_s3_resp.valid && bpu_s3_resp.hasRedirect) {
559cb4f77ceSLingrui98    bpuPtr := bpu_s3_resp.ftq_idx + 1.U
560cb4f77ceSLingrui98    // only when ifuPtr runs ahead of bpu s2 resp should we recover it
561cb4f77ceSLingrui98    when (!isBefore(ifuPtr, bpu_s3_resp.ftq_idx)) {
562cb4f77ceSLingrui98      ifuPtr := bpu_s3_resp.ftq_idx
563cb4f77ceSLingrui98    }
564cb4f77ceSLingrui98  }
565cb4f77ceSLingrui98
56609c6f1ddSLingrui98  XSError(isBefore(bpuPtr, ifuPtr) && !isFull(bpuPtr, ifuPtr), "\nifuPtr is before bpuPtr!\n")
56709c6f1ddSLingrui98
56809c6f1ddSLingrui98  // ****************************************************************
56909c6f1ddSLingrui98  // **************************** to ifu ****************************
57009c6f1ddSLingrui98  // ****************************************************************
57109c6f1ddSLingrui98  val bpu_in_bypass_buf = RegEnable(ftq_pc_mem.io.wdata(0), enable=bpu_in_fire)
57209c6f1ddSLingrui98  val bpu_in_bypass_ptr = RegNext(bpu_in_resp_ptr)
57309c6f1ddSLingrui98  val last_cycle_bpu_in = RegNext(bpu_in_fire)
57409c6f1ddSLingrui98  val last_cycle_to_ifu_fire = RegNext(io.toIfu.req.fire)
57509c6f1ddSLingrui98
57609c6f1ddSLingrui98  // read pc and target
57709c6f1ddSLingrui98  ftq_pc_mem.io.raddr.init.init.last := ifuPtr.value
57809c6f1ddSLingrui98  ftq_pc_mem.io.raddr.init.last := (ifuPtr+1.U).value
57909c6f1ddSLingrui98
5807bb9fc10SLingrui98  io.toIfu.req.valid := entry_fetch_status(ifuPtr.value) === f_to_send && ifuPtr =/= bpuPtr
5815ff19bd8SLingrui98  io.toIfu.req.bits.ftqIdx := ifuPtr
582b37e4b45SLingrui98  io.toIfu.req.bits.nextStartAddr := update_target(ifuPtr.value)
5835ff19bd8SLingrui98  io.toIfu.req.bits.ftqOffset := cfiIndex_vec(ifuPtr.value)
58409c6f1ddSLingrui98
585b37e4b45SLingrui98  val toIfuPcBundle = Wire(new Ftq_RF_Components)
5867052722fSJay
58709c6f1ddSLingrui98  when (last_cycle_bpu_in && bpu_in_bypass_ptr === ifuPtr) {
588b37e4b45SLingrui98    toIfuPcBundle := bpu_in_bypass_buf
58909c6f1ddSLingrui98  }.elsewhen (last_cycle_to_ifu_fire) {
590b37e4b45SLingrui98    toIfuPcBundle := ftq_pc_mem.io.rdata.init.last
59109c6f1ddSLingrui98  }.otherwise {
592b37e4b45SLingrui98    toIfuPcBundle := ftq_pc_mem.io.rdata.init.init.last
59309c6f1ddSLingrui98  }
59409c6f1ddSLingrui98
595b37e4b45SLingrui98  io.toIfu.req.bits.fromFtqPcBundle(toIfuPcBundle)
596b37e4b45SLingrui98
59709c6f1ddSLingrui98  // when fall through is smaller in value than start address, there must be a false hit
598b37e4b45SLingrui98  when (toIfuPcBundle.fallThruError && entry_hit_status(ifuPtr.value) === h_hit) {
59909c6f1ddSLingrui98    when (io.toIfu.req.fire &&
600cb4f77ceSLingrui98      !(bpu_s2_redirect && bpu_s2_resp.ftq_idx === ifuPtr) &&
601cb4f77ceSLingrui98      !(bpu_s3_redirect && bpu_s3_resp.ftq_idx === ifuPtr)
60209c6f1ddSLingrui98    ) {
60309c6f1ddSLingrui98      entry_hit_status(ifuPtr.value) := h_false_hit
604352db50aSLingrui98      // XSError(true.B, "FTB false hit by fallThroughError, startAddr: %x, fallTHru: %x\n", io.toIfu.req.bits.startAddr, io.toIfu.req.bits.nextStartAddr)
60509c6f1ddSLingrui98    }
606b37e4b45SLingrui98    XSDebug(true.B, "fallThruError! start:%x, fallThru:%x\n", io.toIfu.req.bits.startAddr, io.toIfu.req.bits.nextStartAddr)
60709c6f1ddSLingrui98  }
60809c6f1ddSLingrui98
60909c6f1ddSLingrui98  val ifu_req_should_be_flushed =
610cb4f77ceSLingrui98    io.toIfu.flushFromBpu.shouldFlushByStage2(io.toIfu.req.bits.ftqIdx) ||
611cb4f77ceSLingrui98    io.toIfu.flushFromBpu.shouldFlushByStage3(io.toIfu.req.bits.ftqIdx)
61209c6f1ddSLingrui98
61309c6f1ddSLingrui98    when (io.toIfu.req.fire && !ifu_req_should_be_flushed) {
61409c6f1ddSLingrui98      entry_fetch_status(ifuPtr.value) := f_sent
61509c6f1ddSLingrui98    }
61609c6f1ddSLingrui98
61709c6f1ddSLingrui98  // *********************************************************************
61809c6f1ddSLingrui98  // **************************** wb from ifu ****************************
61909c6f1ddSLingrui98  // *********************************************************************
62009c6f1ddSLingrui98  val pdWb = io.fromIfu.pdWb
62109c6f1ddSLingrui98  val pds = pdWb.bits.pd
62209c6f1ddSLingrui98  val ifu_wb_valid = pdWb.valid
62309c6f1ddSLingrui98  val ifu_wb_idx = pdWb.bits.ftqIdx.value
62409c6f1ddSLingrui98  // read ports:                                                         commit update
62509c6f1ddSLingrui98  val ftq_pd_mem = Module(new SyncDataModuleTemplate(new Ftq_pd_Entry, FtqSize, 1, 1))
62609c6f1ddSLingrui98  ftq_pd_mem.io.wen(0) := ifu_wb_valid
62709c6f1ddSLingrui98  ftq_pd_mem.io.waddr(0) := pdWb.bits.ftqIdx.value
62809c6f1ddSLingrui98  ftq_pd_mem.io.wdata(0).fromPdWb(pdWb.bits)
62909c6f1ddSLingrui98
63009c6f1ddSLingrui98  val hit_pd_valid = entry_hit_status(ifu_wb_idx) === h_hit && ifu_wb_valid
63109c6f1ddSLingrui98  val hit_pd_mispred = hit_pd_valid && pdWb.bits.misOffset.valid
63209c6f1ddSLingrui98  val hit_pd_mispred_reg = RegNext(hit_pd_mispred, init=false.B)
63309c6f1ddSLingrui98  val pd_reg       = RegEnable(pds,             enable = pdWb.valid)
63409c6f1ddSLingrui98  val start_pc_reg = RegEnable(pdWb.bits.pc(0), enable = pdWb.valid)
63509c6f1ddSLingrui98  val wb_idx_reg   = RegEnable(ifu_wb_idx,      enable = pdWb.valid)
63609c6f1ddSLingrui98
63709c6f1ddSLingrui98  when (ifu_wb_valid) {
63809c6f1ddSLingrui98    val comm_stq_wen = VecInit(pds.map(_.valid).zip(pdWb.bits.instrRange).map{
63909c6f1ddSLingrui98      case (v, inRange) => v && inRange
64009c6f1ddSLingrui98    })
64109c6f1ddSLingrui98    (commitStateQueue(ifu_wb_idx) zip comm_stq_wen).map{
64209c6f1ddSLingrui98      case (qe, v) => when (v) { qe := c_valid }
64309c6f1ddSLingrui98    }
64409c6f1ddSLingrui98  }
64509c6f1ddSLingrui98
64609c6f1ddSLingrui98  ifuWbPtr := ifuWbPtr + ifu_wb_valid
64709c6f1ddSLingrui98
64809c6f1ddSLingrui98  ftb_entry_mem.io.raddr.head := ifu_wb_idx
64909c6f1ddSLingrui98  val has_false_hit = WireInit(false.B)
65009c6f1ddSLingrui98  when (RegNext(hit_pd_valid)) {
65109c6f1ddSLingrui98    // check for false hit
65209c6f1ddSLingrui98    val pred_ftb_entry = ftb_entry_mem.io.rdata.head
653eeb5ff92SLingrui98    val brSlots = pred_ftb_entry.brSlots
654eeb5ff92SLingrui98    val tailSlot = pred_ftb_entry.tailSlot
65509c6f1ddSLingrui98    // we check cfis that bpu predicted
65609c6f1ddSLingrui98
657eeb5ff92SLingrui98    // bpu predicted branches but denied by predecode
658eeb5ff92SLingrui98    val br_false_hit =
659eeb5ff92SLingrui98      brSlots.map{
660eeb5ff92SLingrui98        s => s.valid && !(pd_reg(s.offset).valid && pd_reg(s.offset).isBr)
661eeb5ff92SLingrui98      }.reduce(_||_) ||
662b37e4b45SLingrui98      (tailSlot.valid && pred_ftb_entry.tailSlot.sharing &&
663eeb5ff92SLingrui98        !(pd_reg(tailSlot.offset).valid && pd_reg(tailSlot.offset).isBr))
664eeb5ff92SLingrui98
665eeb5ff92SLingrui98    val jmpOffset = tailSlot.offset
66609c6f1ddSLingrui98    val jmp_pd = pd_reg(jmpOffset)
66709c6f1ddSLingrui98    val jal_false_hit = pred_ftb_entry.jmpValid &&
66809c6f1ddSLingrui98      ((pred_ftb_entry.isJal  && !(jmp_pd.valid && jmp_pd.isJal)) ||
66909c6f1ddSLingrui98       (pred_ftb_entry.isJalr && !(jmp_pd.valid && jmp_pd.isJalr)) ||
67009c6f1ddSLingrui98       (pred_ftb_entry.isCall && !(jmp_pd.valid && jmp_pd.isCall)) ||
67109c6f1ddSLingrui98       (pred_ftb_entry.isRet  && !(jmp_pd.valid && jmp_pd.isRet))
67209c6f1ddSLingrui98      )
67309c6f1ddSLingrui98
67409c6f1ddSLingrui98    has_false_hit := br_false_hit || jal_false_hit || hit_pd_mispred_reg
67565fddcf0Szoujr    XSDebug(has_false_hit, "FTB false hit by br or jal or hit_pd, startAddr: %x\n", pdWb.bits.pc(0))
67665fddcf0Szoujr
677352db50aSLingrui98    // assert(!has_false_hit)
67809c6f1ddSLingrui98  }
67909c6f1ddSLingrui98
68009c6f1ddSLingrui98  when (has_false_hit) {
68109c6f1ddSLingrui98    entry_hit_status(wb_idx_reg) := h_false_hit
68209c6f1ddSLingrui98  }
68309c6f1ddSLingrui98
68409c6f1ddSLingrui98
68509c6f1ddSLingrui98  // **********************************************************************
68609c6f1ddSLingrui98  // **************************** backend read ****************************
68709c6f1ddSLingrui98  // **********************************************************************
68809c6f1ddSLingrui98
68909c6f1ddSLingrui98  // pc reads
69009c6f1ddSLingrui98  for ((req, i) <- io.toBackend.pc_reads.zipWithIndex) {
69109c6f1ddSLingrui98    ftq_pc_mem.io.raddr(i) := req.ptr.value
69209c6f1ddSLingrui98    req.data := ftq_pc_mem.io.rdata(i).getPc(RegNext(req.offset))
69309c6f1ddSLingrui98  }
69409c6f1ddSLingrui98  // target read
69509c6f1ddSLingrui98  io.toBackend.target_read.data := RegNext(update_target(io.toBackend.target_read.ptr.value))
69609c6f1ddSLingrui98
69709c6f1ddSLingrui98  // *******************************************************************************
69809c6f1ddSLingrui98  // **************************** redirect from backend ****************************
69909c6f1ddSLingrui98  // *******************************************************************************
70009c6f1ddSLingrui98
70109c6f1ddSLingrui98  // redirect read cfiInfo, couples to redirectGen s2
702df5b4b8eSYinan Xu  ftq_redirect_sram.io.ren.init.last := io.fromBackend.redirect.valid
703df5b4b8eSYinan Xu  ftq_redirect_sram.io.raddr.init.last := io.fromBackend.redirect.bits.ftqIdx.value
70409c6f1ddSLingrui98
705df5b4b8eSYinan Xu  ftb_entry_mem.io.raddr.init.last := io.fromBackend.redirect.bits.ftqIdx.value
70609c6f1ddSLingrui98
70709c6f1ddSLingrui98  val stage3CfiInfo = ftq_redirect_sram.io.rdata.init.last
708df5b4b8eSYinan Xu  val fromBackendRedirect = WireInit(backendRedirectReg)
70909c6f1ddSLingrui98  val backendRedirectCfi = fromBackendRedirect.bits.cfiUpdate
71009c6f1ddSLingrui98  backendRedirectCfi.fromFtqRedirectSram(stage3CfiInfo)
71109c6f1ddSLingrui98
71209c6f1ddSLingrui98  val r_ftb_entry = ftb_entry_mem.io.rdata.init.last
71309c6f1ddSLingrui98  val r_ftqOffset = fromBackendRedirect.bits.ftqOffset
71409c6f1ddSLingrui98
71509c6f1ddSLingrui98  when (entry_hit_status(fromBackendRedirect.bits.ftqIdx.value) === h_hit) {
71609c6f1ddSLingrui98    backendRedirectCfi.shift := PopCount(r_ftb_entry.getBrMaskByOffset(r_ftqOffset)) +&
71709c6f1ddSLingrui98      (backendRedirectCfi.pd.isBr && !r_ftb_entry.brIsSaved(r_ftqOffset) &&
718eeb5ff92SLingrui98      !r_ftb_entry.newBrCanNotInsert(r_ftqOffset))
71909c6f1ddSLingrui98
72009c6f1ddSLingrui98    backendRedirectCfi.addIntoHist := backendRedirectCfi.pd.isBr && (r_ftb_entry.brIsSaved(r_ftqOffset) ||
721eeb5ff92SLingrui98        !r_ftb_entry.newBrCanNotInsert(r_ftqOffset))
72209c6f1ddSLingrui98  }.otherwise {
72309c6f1ddSLingrui98    backendRedirectCfi.shift := (backendRedirectCfi.pd.isBr && backendRedirectCfi.taken).asUInt
72409c6f1ddSLingrui98    backendRedirectCfi.addIntoHist := backendRedirectCfi.pd.isBr.asUInt
72509c6f1ddSLingrui98  }
72609c6f1ddSLingrui98
72709c6f1ddSLingrui98
72809c6f1ddSLingrui98  // ***************************************************************************
72909c6f1ddSLingrui98  // **************************** redirect from ifu ****************************
73009c6f1ddSLingrui98  // ***************************************************************************
73109c6f1ddSLingrui98  val fromIfuRedirect = WireInit(0.U.asTypeOf(Valid(new Redirect)))
73209c6f1ddSLingrui98  fromIfuRedirect.valid := pdWb.valid && pdWb.bits.misOffset.valid && !backendFlush
73309c6f1ddSLingrui98  fromIfuRedirect.bits.ftqIdx := pdWb.bits.ftqIdx
73409c6f1ddSLingrui98  fromIfuRedirect.bits.ftqOffset := pdWb.bits.misOffset.bits
73509c6f1ddSLingrui98  fromIfuRedirect.bits.level := RedirectLevel.flushAfter
73609c6f1ddSLingrui98
73709c6f1ddSLingrui98  val ifuRedirectCfiUpdate = fromIfuRedirect.bits.cfiUpdate
73809c6f1ddSLingrui98  ifuRedirectCfiUpdate.pc := pdWb.bits.pc(pdWb.bits.misOffset.bits)
73909c6f1ddSLingrui98  ifuRedirectCfiUpdate.pd := pdWb.bits.pd(pdWb.bits.misOffset.bits)
74009c6f1ddSLingrui98  ifuRedirectCfiUpdate.predTaken := cfiIndex_vec(pdWb.bits.ftqIdx.value).valid
74109c6f1ddSLingrui98  ifuRedirectCfiUpdate.target := pdWb.bits.target
74209c6f1ddSLingrui98  ifuRedirectCfiUpdate.taken := pdWb.bits.cfiOffset.valid
74309c6f1ddSLingrui98  ifuRedirectCfiUpdate.isMisPred := pdWb.bits.misOffset.valid
74409c6f1ddSLingrui98
74509c6f1ddSLingrui98  val ifuRedirectReg = RegNext(fromIfuRedirect, init=0.U.asTypeOf(Valid(new Redirect)))
74609c6f1ddSLingrui98  val ifuRedirectToBpu = WireInit(ifuRedirectReg)
74709c6f1ddSLingrui98  ifuFlush := fromIfuRedirect.valid || ifuRedirectToBpu.valid
74809c6f1ddSLingrui98
74909c6f1ddSLingrui98  ftq_redirect_sram.io.ren.head := fromIfuRedirect.valid
75009c6f1ddSLingrui98  ftq_redirect_sram.io.raddr.head := fromIfuRedirect.bits.ftqIdx.value
75109c6f1ddSLingrui98
75209c6f1ddSLingrui98  ftb_entry_mem.io.raddr.head := fromIfuRedirect.bits.ftqIdx.value
75309c6f1ddSLingrui98
75409c6f1ddSLingrui98  val toBpuCfi = ifuRedirectToBpu.bits.cfiUpdate
75509c6f1ddSLingrui98  toBpuCfi.fromFtqRedirectSram(ftq_redirect_sram.io.rdata.head)
75609c6f1ddSLingrui98  when (ifuRedirectReg.bits.cfiUpdate.pd.isRet) {
75709c6f1ddSLingrui98    toBpuCfi.target := toBpuCfi.rasEntry.retAddr
75809c6f1ddSLingrui98  }
75909c6f1ddSLingrui98
76009c6f1ddSLingrui98  // *********************************************************************
76109c6f1ddSLingrui98  // **************************** wb from exu ****************************
76209c6f1ddSLingrui98  // *********************************************************************
76309c6f1ddSLingrui98
76409c6f1ddSLingrui98  def extractRedirectInfo(wb: Valid[Redirect]) = {
76509c6f1ddSLingrui98    val ftqIdx = wb.bits.ftqIdx.value
76609c6f1ddSLingrui98    val ftqOffset = wb.bits.ftqOffset
76709c6f1ddSLingrui98    val taken = wb.bits.cfiUpdate.taken
76809c6f1ddSLingrui98    val mispred = wb.bits.cfiUpdate.isMisPred
76909c6f1ddSLingrui98    (wb.valid, ftqIdx, ftqOffset, taken, mispred)
77009c6f1ddSLingrui98  }
77109c6f1ddSLingrui98
77209c6f1ddSLingrui98  // fix mispredict entry
77309c6f1ddSLingrui98  val lastIsMispredict = RegNext(
774df5b4b8eSYinan Xu    backendRedirect.valid && backendRedirect.bits.level === RedirectLevel.flushAfter, init = false.B
77509c6f1ddSLingrui98  )
77609c6f1ddSLingrui98
77709c6f1ddSLingrui98  def updateCfiInfo(redirect: Valid[Redirect], isBackend: Boolean = true) = {
77809c6f1ddSLingrui98    val (r_valid, r_idx, r_offset, r_taken, r_mispred) = extractRedirectInfo(redirect)
77909c6f1ddSLingrui98    val cfiIndex_bits_wen = r_valid && r_taken && r_offset < cfiIndex_vec(r_idx).bits
78009c6f1ddSLingrui98    val cfiIndex_valid_wen = r_valid && r_offset === cfiIndex_vec(r_idx).bits
78109c6f1ddSLingrui98    when (cfiIndex_bits_wen || cfiIndex_valid_wen) {
78209c6f1ddSLingrui98      cfiIndex_vec(r_idx).valid := cfiIndex_bits_wen || cfiIndex_valid_wen && r_taken
78309c6f1ddSLingrui98    }
78409c6f1ddSLingrui98    when (cfiIndex_bits_wen) {
78509c6f1ddSLingrui98      cfiIndex_vec(r_idx).bits := r_offset
78609c6f1ddSLingrui98    }
78709c6f1ddSLingrui98    update_target(r_idx) := redirect.bits.cfiUpdate.target
78809c6f1ddSLingrui98    if (isBackend) {
78909c6f1ddSLingrui98      mispredict_vec(r_idx)(r_offset) := r_mispred
79009c6f1ddSLingrui98    }
79109c6f1ddSLingrui98  }
79209c6f1ddSLingrui98
793df5b4b8eSYinan Xu  when(backendRedirectReg.valid && lastIsMispredict) {
794df5b4b8eSYinan Xu    updateCfiInfo(backendRedirectReg)
79509c6f1ddSLingrui98  }.elsewhen (ifuRedirectToBpu.valid) {
79609c6f1ddSLingrui98    updateCfiInfo(ifuRedirectToBpu, isBackend=false)
79709c6f1ddSLingrui98  }
79809c6f1ddSLingrui98
79909c6f1ddSLingrui98  // ***********************************************************************************
80009c6f1ddSLingrui98  // **************************** flush ptr and state queue ****************************
80109c6f1ddSLingrui98  // ***********************************************************************************
80209c6f1ddSLingrui98
803df5b4b8eSYinan Xu  val redirectVec = VecInit(backendRedirect, fromIfuRedirect)
80409c6f1ddSLingrui98
80509c6f1ddSLingrui98  // when redirect, we should reset ptrs and status queues
80609c6f1ddSLingrui98  when(redirectVec.map(r => r.valid).reduce(_||_)){
8072f4a3aa4SLingrui98    val r = PriorityMux(redirectVec.map(r => (r.valid -> r.bits)))
80809c6f1ddSLingrui98    val notIfu = redirectVec.dropRight(1).map(r => r.valid).reduce(_||_)
8092f4a3aa4SLingrui98    val (idx, offset, flushItSelf) = (r.ftqIdx, r.ftqOffset, RedirectLevel.flushItself(r.level))
81009c6f1ddSLingrui98    val next = idx + 1.U
81109c6f1ddSLingrui98    bpuPtr := next
81209c6f1ddSLingrui98    ifuPtr := next
81309c6f1ddSLingrui98    ifuWbPtr := next
81409c6f1ddSLingrui98    when (notIfu) {
81509c6f1ddSLingrui98      commitStateQueue(idx.value).zipWithIndex.foreach({ case (s, i) =>
81609c6f1ddSLingrui98        when(i.U > offset || i.U === offset && flushItSelf){
81709c6f1ddSLingrui98          s := c_invalid
81809c6f1ddSLingrui98        }
81909c6f1ddSLingrui98      })
82009c6f1ddSLingrui98    }
82109c6f1ddSLingrui98  }
82209c6f1ddSLingrui98
82309c6f1ddSLingrui98  // only the valid bit is actually needed
824df5b4b8eSYinan Xu  io.toIfu.redirect.bits    := backendRedirect.bits
82509c6f1ddSLingrui98  io.toIfu.redirect.valid   := stage2Flush
82609c6f1ddSLingrui98
82709c6f1ddSLingrui98  // commit
8289aca92b9SYinan Xu  for (c <- io.fromBackend.rob_commits) {
82909c6f1ddSLingrui98    when(c.valid) {
83009c6f1ddSLingrui98      commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset) := c_commited
83188825c5cSYinan Xu      // TODO: remove this
83288825c5cSYinan Xu      // For instruction fusions, we also update the next instruction
833c3abb8b6SYinan Xu      when (c.bits.commitType === 4.U) {
83488825c5cSYinan Xu        commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset + 1.U) := c_commited
835c3abb8b6SYinan Xu      }.elsewhen(c.bits.commitType === 5.U) {
83688825c5cSYinan Xu        commitStateQueue(c.bits.ftqIdx.value)(c.bits.ftqOffset + 2.U) := c_commited
837c3abb8b6SYinan Xu      }.elsewhen(c.bits.commitType === 6.U) {
83888825c5cSYinan Xu        val index = (c.bits.ftqIdx + 1.U).value
83988825c5cSYinan Xu        commitStateQueue(index)(0) := c_commited
840c3abb8b6SYinan Xu      }.elsewhen(c.bits.commitType === 7.U) {
84188825c5cSYinan Xu        val index = (c.bits.ftqIdx + 1.U).value
84288825c5cSYinan Xu        commitStateQueue(index)(1) := c_commited
84388825c5cSYinan Xu      }
84409c6f1ddSLingrui98    }
84509c6f1ddSLingrui98  }
84609c6f1ddSLingrui98
84709c6f1ddSLingrui98  // ****************************************************************
84809c6f1ddSLingrui98  // **************************** to bpu ****************************
84909c6f1ddSLingrui98  // ****************************************************************
85009c6f1ddSLingrui98
85109c6f1ddSLingrui98  io.toBpu.redirect <> Mux(fromBackendRedirect.valid, fromBackendRedirect, ifuRedirectToBpu)
85209c6f1ddSLingrui98
8535371700eSzoujr  val may_have_stall_from_bpu = RegInit(false.B)
8545371700eSzoujr  val canCommit = commPtr =/= ifuWbPtr && !may_have_stall_from_bpu &&
85509c6f1ddSLingrui98    Cat(commitStateQueue(commPtr.value).map(s => {
85609c6f1ddSLingrui98      s === c_invalid || s === c_commited
85709c6f1ddSLingrui98    })).andR()
85809c6f1ddSLingrui98
85909c6f1ddSLingrui98  // commit reads
86009c6f1ddSLingrui98  ftq_pc_mem.io.raddr.last := commPtr.value
86109c6f1ddSLingrui98  val commit_pc_bundle = ftq_pc_mem.io.rdata.last
86209c6f1ddSLingrui98  ftq_pd_mem.io.raddr.last := commPtr.value
86309c6f1ddSLingrui98  val commit_pd = ftq_pd_mem.io.rdata.last
86409c6f1ddSLingrui98  ftq_redirect_sram.io.ren.last := canCommit
86509c6f1ddSLingrui98  ftq_redirect_sram.io.raddr.last := commPtr.value
86609c6f1ddSLingrui98  val commit_spec_meta = ftq_redirect_sram.io.rdata.last
86709c6f1ddSLingrui98  ftq_meta_1r_sram.io.ren(0) := canCommit
86809c6f1ddSLingrui98  ftq_meta_1r_sram.io.raddr(0) := commPtr.value
86909c6f1ddSLingrui98  val commit_meta = ftq_meta_1r_sram.io.rdata(0)
87009c6f1ddSLingrui98  ftb_entry_mem.io.raddr.last := commPtr.value
87109c6f1ddSLingrui98  val commit_ftb_entry = ftb_entry_mem.io.rdata.last
87209c6f1ddSLingrui98
87309c6f1ddSLingrui98  // need one cycle to read mem and srams
87409c6f1ddSLingrui98  val do_commit_ptr = RegNext(commPtr)
8755371700eSzoujr  val do_commit = RegNext(canCommit, init=false.B)
87609c6f1ddSLingrui98  when (canCommit) { commPtr := commPtr + 1.U }
87709c6f1ddSLingrui98  val commit_state = RegNext(commitStateQueue(commPtr.value))
8785371700eSzoujr  val can_commit_cfi = WireInit(cfiIndex_vec(commPtr.value))
8795371700eSzoujr  when (commitStateQueue(commPtr.value)(can_commit_cfi.bits) =/= c_commited) {
8805371700eSzoujr    can_commit_cfi.valid := false.B
88109c6f1ddSLingrui98  }
8825371700eSzoujr  val commit_cfi = RegNext(can_commit_cfi)
88309c6f1ddSLingrui98
88409c6f1ddSLingrui98  val commit_mispredict = VecInit((RegNext(mispredict_vec(commPtr.value)) zip commit_state).map {
88509c6f1ddSLingrui98    case (mis, state) => mis && state === c_commited
88609c6f1ddSLingrui98  })
8875371700eSzoujr  val can_commit_hit = entry_hit_status(commPtr.value)
8885371700eSzoujr  val commit_hit = RegNext(can_commit_hit)
88909c6f1ddSLingrui98  val commit_target = RegNext(update_target(commPtr.value))
890edc18578SLingrui98  val commit_stage = RegNext(pred_stage(commPtr.value))
89109c6f1ddSLingrui98  val commit_valid = commit_hit === h_hit || commit_cfi.valid // hit or taken
89209c6f1ddSLingrui98
8935371700eSzoujr  val to_bpu_hit = can_commit_hit === h_hit || can_commit_hit === h_false_hit
8941c8d9e26Szoujr  may_have_stall_from_bpu := can_commit_cfi.valid && !to_bpu_hit && !may_have_stall_from_bpu
89509c6f1ddSLingrui98
89609c6f1ddSLingrui98  io.toBpu.update := DontCare
89709c6f1ddSLingrui98  io.toBpu.update.valid := commit_valid && do_commit
89809c6f1ddSLingrui98  val update = io.toBpu.update.bits
89909c6f1ddSLingrui98  update.false_hit   := commit_hit === h_false_hit
90009c6f1ddSLingrui98  update.pc          := commit_pc_bundle.startAddr
90109c6f1ddSLingrui98  update.meta        := commit_meta.meta
9028ffcd86aSLingrui98  update.full_target := commit_target
903edc18578SLingrui98  update.from_stage  := commit_stage
90409c6f1ddSLingrui98  update.fromFtqRedirectSram(commit_spec_meta)
90509c6f1ddSLingrui98
90609c6f1ddSLingrui98  val commit_real_hit = commit_hit === h_hit
90709c6f1ddSLingrui98  val update_ftb_entry = update.ftb_entry
90809c6f1ddSLingrui98
90909c6f1ddSLingrui98  val ftbEntryGen = Module(new FTBEntryGen).io
91009c6f1ddSLingrui98  ftbEntryGen.start_addr     := commit_pc_bundle.startAddr
91109c6f1ddSLingrui98  ftbEntryGen.old_entry      := commit_ftb_entry
91209c6f1ddSLingrui98  ftbEntryGen.pd             := commit_pd
91309c6f1ddSLingrui98  ftbEntryGen.cfiIndex       := commit_cfi
91409c6f1ddSLingrui98  ftbEntryGen.target         := commit_target
91509c6f1ddSLingrui98  ftbEntryGen.hit            := commit_real_hit
91609c6f1ddSLingrui98  ftbEntryGen.mispredict_vec := commit_mispredict
91709c6f1ddSLingrui98
91809c6f1ddSLingrui98  update_ftb_entry         := ftbEntryGen.new_entry
91909c6f1ddSLingrui98  update.new_br_insert_pos := ftbEntryGen.new_br_insert_pos
92009c6f1ddSLingrui98  update.mispred_mask      := ftbEntryGen.mispred_mask
92109c6f1ddSLingrui98  update.old_entry         := ftbEntryGen.is_old_entry
922edc18578SLingrui98  update.pred_hit          := commit_hit === h_hit || commit_hit === h_false_hit
923b37e4b45SLingrui98
924b37e4b45SLingrui98  update.is_minimal := false.B
925b37e4b45SLingrui98  update.full_pred.fromFtbEntry(ftbEntryGen.new_entry, update.pc)
926b37e4b45SLingrui98  update.full_pred.br_taken_mask  := ftbEntryGen.taken_mask
927b37e4b45SLingrui98  update.full_pred.jalr_target := commit_target
928b37e4b45SLingrui98  update.full_pred.hit := true.B
929b37e4b45SLingrui98  when (update.full_pred.is_jalr) {
930b37e4b45SLingrui98    update.full_pred.targets.last := commit_target
931b37e4b45SLingrui98  }
93209c6f1ddSLingrui98
933e30430c2SJay  // ****************************************************************
934e30430c2SJay  // *********************** to prefetch ****************************
935e30430c2SJay  // ****************************************************************
936e30430c2SJay
937e30430c2SJay  if(cacheParams.hasPrefetch){
938e30430c2SJay    val prefetchPtr = RegInit(FtqPtr(false.B, 0.U))
939e30430c2SJay    prefetchPtr := prefetchPtr + io.toPrefetch.req.fire()
940e30430c2SJay
941e30430c2SJay    when (bpu_s2_resp.valid && bpu_s2_resp.hasRedirect && !isBefore(prefetchPtr, bpu_s2_resp.ftq_idx)) {
942e30430c2SJay      prefetchPtr := bpu_s2_resp.ftq_idx
943e30430c2SJay    }
944e30430c2SJay
945cb4f77ceSLingrui98    when (bpu_s3_resp.valid && bpu_s3_resp.hasRedirect && !isBefore(prefetchPtr, bpu_s3_resp.ftq_idx)) {
946cb4f77ceSLingrui98      prefetchPtr := bpu_s3_resp.ftq_idx
947a3c55791SJinYue      // XSError(true.B, "\ns3_redirect mechanism not implemented!\n")
948cb4f77ceSLingrui98    }
949de7689fcSJay
950de7689fcSJay    io.toPrefetch.req.valid := allowToIfu && prefetchPtr =/= bpuPtr && entry_fetch_status(prefetchPtr.value) === f_to_send
951de7689fcSJay    io.toPrefetch.req.bits.target := update_target(prefetchPtr.value)
952de7689fcSJay
953de7689fcSJay    when(redirectVec.map(r => r.valid).reduce(_||_)){
954de7689fcSJay      val r = PriorityMux(redirectVec.map(r => (r.valid -> r.bits)))
955de7689fcSJay      val next = r.ftqIdx + 1.U
956de7689fcSJay      prefetchPtr := next
957de7689fcSJay    }
958de7689fcSJay
959de7689fcSJay    XSError(isBefore(bpuPtr, prefetchPtr) && !isFull(bpuPtr, prefetchPtr), "\nprefetchPtr is before bpuPtr!\n")
960de7689fcSJay  }
961de7689fcSJay  else {
962de7689fcSJay    io.toPrefetch.req <> DontCare
963de7689fcSJay  }
964de7689fcSJay
96509c6f1ddSLingrui98  // ******************************************************************************
96609c6f1ddSLingrui98  // **************************** commit perf counters ****************************
96709c6f1ddSLingrui98  // ******************************************************************************
96809c6f1ddSLingrui98
96909c6f1ddSLingrui98  val commit_inst_mask    = VecInit(commit_state.map(c => c === c_commited && do_commit)).asUInt
97009c6f1ddSLingrui98  val commit_mispred_mask = commit_mispredict.asUInt
97109c6f1ddSLingrui98  val commit_not_mispred_mask = ~commit_mispred_mask
97209c6f1ddSLingrui98
97309c6f1ddSLingrui98  val commit_br_mask = commit_pd.brMask.asUInt
97409c6f1ddSLingrui98  val commit_jmp_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.jmpInfo.valid.asTypeOf(UInt(1.W)))
97509c6f1ddSLingrui98  val commit_cfi_mask = (commit_br_mask | commit_jmp_mask)
97609c6f1ddSLingrui98
97709c6f1ddSLingrui98  val mbpInstrs = commit_inst_mask & commit_cfi_mask
97809c6f1ddSLingrui98
97909c6f1ddSLingrui98  val mbpRights = mbpInstrs & commit_not_mispred_mask
98009c6f1ddSLingrui98  val mbpWrongs = mbpInstrs & commit_mispred_mask
98109c6f1ddSLingrui98
98209c6f1ddSLingrui98  io.bpuInfo.bpRight := PopCount(mbpRights)
98309c6f1ddSLingrui98  io.bpuInfo.bpWrong := PopCount(mbpWrongs)
98409c6f1ddSLingrui98
98509c6f1ddSLingrui98  // Cfi Info
98609c6f1ddSLingrui98  for (i <- 0 until PredictWidth) {
98709c6f1ddSLingrui98    val pc = commit_pc_bundle.startAddr + (i * instBytes).U
98809c6f1ddSLingrui98    val v = commit_state(i) === c_commited
98909c6f1ddSLingrui98    val isBr = commit_pd.brMask(i)
99009c6f1ddSLingrui98    val isJmp = commit_pd.jmpInfo.valid && commit_pd.jmpOffset === i.U
99109c6f1ddSLingrui98    val isCfi = isBr || isJmp
99209c6f1ddSLingrui98    val isTaken = commit_cfi.valid && commit_cfi.bits === i.U
99309c6f1ddSLingrui98    val misPred = commit_mispredict(i)
994c2ad24ebSLingrui98    // val ghist = commit_spec_meta.ghist.predHist
995c2ad24ebSLingrui98    val histPtr = commit_spec_meta.histPtr
99609c6f1ddSLingrui98    val predCycle = commit_meta.meta(63, 0)
99709c6f1ddSLingrui98    val target = commit_target
99809c6f1ddSLingrui98
99909c6f1ddSLingrui98    val brIdx = OHToUInt(Reverse(Cat(update_ftb_entry.brValids.zip(update_ftb_entry.brOffset).map{case(v, offset) => v && offset === i.U})))
100009c6f1ddSLingrui98    val inFtbEntry = update_ftb_entry.brValids.zip(update_ftb_entry.brOffset).map{case(v, offset) => v && offset === i.U}.reduce(_||_)
100109c6f1ddSLingrui98    val addIntoHist = ((commit_hit === h_hit) && inFtbEntry) || ((!(commit_hit === h_hit) && i.U === commit_cfi.bits && isBr && commit_cfi.valid))
100209c6f1ddSLingrui98    XSDebug(v && do_commit && isCfi, p"cfi_update: isBr(${isBr}) pc(${Hexadecimal(pc)}) " +
1003c2ad24ebSLingrui98    p"taken(${isTaken}) mispred(${misPred}) cycle($predCycle) hist(${histPtr.value}) " +
100409c6f1ddSLingrui98    p"startAddr(${Hexadecimal(commit_pc_bundle.startAddr)}) AddIntoHist(${addIntoHist}) " +
100509c6f1ddSLingrui98    p"brInEntry(${inFtbEntry}) brIdx(${brIdx}) target(${Hexadecimal(target)})\n")
100609c6f1ddSLingrui98  }
100709c6f1ddSLingrui98
100809c6f1ddSLingrui98  val enq = io.fromBpu.resp
1009df5b4b8eSYinan Xu  val perf_redirect = io.fromBackend.redirect
101009c6f1ddSLingrui98
101109c6f1ddSLingrui98  XSPerfAccumulate("entry", validEntries)
101209c6f1ddSLingrui98  XSPerfAccumulate("bpu_to_ftq_stall", enq.valid && !enq.ready)
101309c6f1ddSLingrui98  XSPerfAccumulate("mispredictRedirect", perf_redirect.valid && RedirectLevel.flushAfter === perf_redirect.bits.level)
101409c6f1ddSLingrui98  XSPerfAccumulate("replayRedirect", perf_redirect.valid && RedirectLevel.flushItself(perf_redirect.bits.level))
101509c6f1ddSLingrui98  XSPerfAccumulate("predecodeRedirect", fromIfuRedirect.valid)
101609c6f1ddSLingrui98
101709c6f1ddSLingrui98  XSPerfAccumulate("to_ifu_bubble", io.toIfu.req.ready && !io.toIfu.req.valid)
101809c6f1ddSLingrui98
101909c6f1ddSLingrui98  XSPerfAccumulate("to_ifu_stall", io.toIfu.req.valid && !io.toIfu.req.ready)
102009c6f1ddSLingrui98  XSPerfAccumulate("from_bpu_real_bubble", !enq.valid && enq.ready && allowBpuIn)
102112cedb6fSLingrui98  XSPerfAccumulate("bpu_to_ifu_bubble", bpuPtr === ifuPtr)
102209c6f1ddSLingrui98
102309c6f1ddSLingrui98  val from_bpu = io.fromBpu.resp.bits
102409c6f1ddSLingrui98  def in_entry_len_map_gen(resp: BranchPredictionBundle)(stage: String) = {
1025b37e4b45SLingrui98    assert(!resp.is_minimal)
102609c6f1ddSLingrui98    val entry_len = (resp.ftb_entry.getFallThrough(resp.pc) - resp.pc) >> instOffsetBits
102709c6f1ddSLingrui98    val entry_len_recording_vec = (1 to PredictWidth+1).map(i => entry_len === i.U)
102809c6f1ddSLingrui98    val entry_len_map = (1 to PredictWidth+1).map(i =>
102909c6f1ddSLingrui98      f"${stage}_ftb_entry_len_$i" -> (entry_len_recording_vec(i-1) && resp.valid)
103009c6f1ddSLingrui98    ).foldLeft(Map[String, UInt]())(_+_)
103109c6f1ddSLingrui98    entry_len_map
103209c6f1ddSLingrui98  }
103309c6f1ddSLingrui98  val s2_entry_len_map = in_entry_len_map_gen(from_bpu.s2)("s2")
1034cb4f77ceSLingrui98  val s3_entry_len_map = in_entry_len_map_gen(from_bpu.s3)("s3")
103509c6f1ddSLingrui98
103609c6f1ddSLingrui98  val to_ifu = io.toIfu.req.bits
103709c6f1ddSLingrui98
103809c6f1ddSLingrui98
103909c6f1ddSLingrui98
104009c6f1ddSLingrui98  val commit_num_inst_recording_vec = (1 to PredictWidth).map(i => PopCount(commit_inst_mask) === i.U)
104109c6f1ddSLingrui98  val commit_num_inst_map = (1 to PredictWidth).map(i =>
104209c6f1ddSLingrui98    f"commit_num_inst_$i" -> (commit_num_inst_recording_vec(i-1) && do_commit)
104309c6f1ddSLingrui98  ).foldLeft(Map[String, UInt]())(_+_)
104409c6f1ddSLingrui98
104509c6f1ddSLingrui98
104609c6f1ddSLingrui98
104709c6f1ddSLingrui98  val commit_jal_mask  = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasJal.asTypeOf(UInt(1.W)))
104809c6f1ddSLingrui98  val commit_jalr_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasJalr.asTypeOf(UInt(1.W)))
104909c6f1ddSLingrui98  val commit_call_mask = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasCall.asTypeOf(UInt(1.W)))
105009c6f1ddSLingrui98  val commit_ret_mask  = UIntToOH(commit_pd.jmpOffset) & Fill(PredictWidth, commit_pd.hasRet.asTypeOf(UInt(1.W)))
105109c6f1ddSLingrui98
105209c6f1ddSLingrui98
105309c6f1ddSLingrui98  val mbpBRights = mbpRights & commit_br_mask
105409c6f1ddSLingrui98  val mbpJRights = mbpRights & commit_jal_mask
105509c6f1ddSLingrui98  val mbpIRights = mbpRights & commit_jalr_mask
105609c6f1ddSLingrui98  val mbpCRights = mbpRights & commit_call_mask
105709c6f1ddSLingrui98  val mbpRRights = mbpRights & commit_ret_mask
105809c6f1ddSLingrui98
105909c6f1ddSLingrui98  val mbpBWrongs = mbpWrongs & commit_br_mask
106009c6f1ddSLingrui98  val mbpJWrongs = mbpWrongs & commit_jal_mask
106109c6f1ddSLingrui98  val mbpIWrongs = mbpWrongs & commit_jalr_mask
106209c6f1ddSLingrui98  val mbpCWrongs = mbpWrongs & commit_call_mask
106309c6f1ddSLingrui98  val mbpRWrongs = mbpWrongs & commit_ret_mask
106409c6f1ddSLingrui98
10651d7e5011SLingrui98  val commit_pred_stage = RegNext(pred_stage(commPtr.value))
10661d7e5011SLingrui98
10671d7e5011SLingrui98  def pred_stage_map(src: UInt, name: String) = {
10681d7e5011SLingrui98    (0 until numBpStages).map(i =>
10691d7e5011SLingrui98      f"${name}_stage_${i+1}" -> PopCount(src.asBools.map(_ && commit_pred_stage === BP_STAGES(i)))
10701d7e5011SLingrui98    ).foldLeft(Map[String, UInt]())(_+_)
10711d7e5011SLingrui98  }
10721d7e5011SLingrui98
10731d7e5011SLingrui98  val mispred_stage_map      = pred_stage_map(mbpWrongs,  "mispredict")
10741d7e5011SLingrui98  val br_mispred_stage_map   = pred_stage_map(mbpBWrongs, "br_mispredict")
10751d7e5011SLingrui98  val jalr_mispred_stage_map = pred_stage_map(mbpIWrongs, "jalr_mispredict")
10761d7e5011SLingrui98  val correct_stage_map      = pred_stage_map(mbpRights,  "correct")
10771d7e5011SLingrui98  val br_correct_stage_map   = pred_stage_map(mbpBRights, "br_correct")
10781d7e5011SLingrui98  val jalr_correct_stage_map = pred_stage_map(mbpIRights, "jalr_correct")
10791d7e5011SLingrui98
108009c6f1ddSLingrui98  val update_valid = io.toBpu.update.valid
108109c6f1ddSLingrui98  def u(cond: Bool) = update_valid && cond
108209c6f1ddSLingrui98  val ftb_false_hit = u(update.false_hit)
108365fddcf0Szoujr  // assert(!ftb_false_hit)
108409c6f1ddSLingrui98  val ftb_hit = u(commit_hit === h_hit)
108509c6f1ddSLingrui98
108609c6f1ddSLingrui98  val ftb_new_entry = u(ftbEntryGen.is_init_entry)
1087b37e4b45SLingrui98  val ftb_new_entry_only_br = ftb_new_entry && !update_ftb_entry.jmpValid
1088b37e4b45SLingrui98  val ftb_new_entry_only_jmp = ftb_new_entry && !update_ftb_entry.brValids(0)
1089b37e4b45SLingrui98  val ftb_new_entry_has_br_and_jmp = ftb_new_entry && update_ftb_entry.brValids(0) && update_ftb_entry.jmpValid
109009c6f1ddSLingrui98
109109c6f1ddSLingrui98  val ftb_old_entry = u(ftbEntryGen.is_old_entry)
109209c6f1ddSLingrui98
109309c6f1ddSLingrui98  val ftb_modified_entry = u(ftbEntryGen.is_new_br || ftbEntryGen.is_jalr_target_modified || ftbEntryGen.is_always_taken_modified)
109409c6f1ddSLingrui98  val ftb_modified_entry_new_br = u(ftbEntryGen.is_new_br)
109509c6f1ddSLingrui98  val ftb_modified_entry_jalr_target_modified = u(ftbEntryGen.is_jalr_target_modified)
109609c6f1ddSLingrui98  val ftb_modified_entry_br_full = ftb_modified_entry && ftbEntryGen.is_br_full
109709c6f1ddSLingrui98  val ftb_modified_entry_always_taken = ftb_modified_entry && ftbEntryGen.is_always_taken_modified
109809c6f1ddSLingrui98
109909c6f1ddSLingrui98  val ftb_entry_len = (ftbEntryGen.new_entry.getFallThrough(update.pc) - update.pc) >> instOffsetBits
110009c6f1ddSLingrui98  val ftb_entry_len_recording_vec = (1 to PredictWidth+1).map(i => ftb_entry_len === i.U)
110109c6f1ddSLingrui98  val ftb_init_entry_len_map = (1 to PredictWidth+1).map(i =>
110209c6f1ddSLingrui98    f"ftb_init_entry_len_$i" -> (ftb_entry_len_recording_vec(i-1) && ftb_new_entry)
110309c6f1ddSLingrui98  ).foldLeft(Map[String, UInt]())(_+_)
110409c6f1ddSLingrui98  val ftb_modified_entry_len_map = (1 to PredictWidth+1).map(i =>
110509c6f1ddSLingrui98    f"ftb_modified_entry_len_$i" -> (ftb_entry_len_recording_vec(i-1) && ftb_modified_entry)
110609c6f1ddSLingrui98  ).foldLeft(Map[String, UInt]())(_+_)
110709c6f1ddSLingrui98
110809c6f1ddSLingrui98  val ftq_occupancy_map = (0 to FtqSize).map(i =>
110909c6f1ddSLingrui98    f"ftq_has_entry_$i" ->( validEntries === i.U)
111009c6f1ddSLingrui98  ).foldLeft(Map[String, UInt]())(_+_)
111109c6f1ddSLingrui98
111209c6f1ddSLingrui98  val perfCountsMap = Map(
111309c6f1ddSLingrui98    "BpInstr" -> PopCount(mbpInstrs),
111409c6f1ddSLingrui98    "BpBInstr" -> PopCount(mbpBRights | mbpBWrongs),
111509c6f1ddSLingrui98    "BpRight"  -> PopCount(mbpRights),
111609c6f1ddSLingrui98    "BpWrong"  -> PopCount(mbpWrongs),
111709c6f1ddSLingrui98    "BpBRight" -> PopCount(mbpBRights),
111809c6f1ddSLingrui98    "BpBWrong" -> PopCount(mbpBWrongs),
111909c6f1ddSLingrui98    "BpJRight" -> PopCount(mbpJRights),
112009c6f1ddSLingrui98    "BpJWrong" -> PopCount(mbpJWrongs),
112109c6f1ddSLingrui98    "BpIRight" -> PopCount(mbpIRights),
112209c6f1ddSLingrui98    "BpIWrong" -> PopCount(mbpIWrongs),
112309c6f1ddSLingrui98    "BpCRight" -> PopCount(mbpCRights),
112409c6f1ddSLingrui98    "BpCWrong" -> PopCount(mbpCWrongs),
112509c6f1ddSLingrui98    "BpRRight" -> PopCount(mbpRRights),
112609c6f1ddSLingrui98    "BpRWrong" -> PopCount(mbpRWrongs),
112709c6f1ddSLingrui98
112809c6f1ddSLingrui98    "ftb_false_hit"                -> PopCount(ftb_false_hit),
112909c6f1ddSLingrui98    "ftb_hit"                      -> PopCount(ftb_hit),
113009c6f1ddSLingrui98    "ftb_new_entry"                -> PopCount(ftb_new_entry),
113109c6f1ddSLingrui98    "ftb_new_entry_only_br"        -> PopCount(ftb_new_entry_only_br),
113209c6f1ddSLingrui98    "ftb_new_entry_only_jmp"       -> PopCount(ftb_new_entry_only_jmp),
113309c6f1ddSLingrui98    "ftb_new_entry_has_br_and_jmp" -> PopCount(ftb_new_entry_has_br_and_jmp),
113409c6f1ddSLingrui98    "ftb_old_entry"                -> PopCount(ftb_old_entry),
113509c6f1ddSLingrui98    "ftb_modified_entry"           -> PopCount(ftb_modified_entry),
113609c6f1ddSLingrui98    "ftb_modified_entry_new_br"    -> PopCount(ftb_modified_entry_new_br),
113709c6f1ddSLingrui98    "ftb_jalr_target_modified"     -> PopCount(ftb_modified_entry_jalr_target_modified),
113809c6f1ddSLingrui98    "ftb_modified_entry_br_full"   -> PopCount(ftb_modified_entry_br_full),
113909c6f1ddSLingrui98    "ftb_modified_entry_always_taken" -> PopCount(ftb_modified_entry_always_taken)
11406d0e92edSLingrui98  ) ++ ftb_init_entry_len_map ++ ftb_modified_entry_len_map ++ s2_entry_len_map ++
1141cb4f77ceSLingrui98  s3_entry_len_map ++ commit_num_inst_map ++ ftq_occupancy_map ++
11421d7e5011SLingrui98  mispred_stage_map ++ br_mispred_stage_map ++ jalr_mispred_stage_map ++
11431d7e5011SLingrui98  correct_stage_map ++ br_correct_stage_map ++ jalr_correct_stage_map
114409c6f1ddSLingrui98
114509c6f1ddSLingrui98  for((key, value) <- perfCountsMap) {
114609c6f1ddSLingrui98    XSPerfAccumulate(key, value)
114709c6f1ddSLingrui98  }
114809c6f1ddSLingrui98
114909c6f1ddSLingrui98  // --------------------------- Debug --------------------------------
115009c6f1ddSLingrui98  // XSDebug(enq_fire, p"enq! " + io.fromBpu.resp.bits.toPrintable)
115109c6f1ddSLingrui98  XSDebug(io.toIfu.req.fire, p"fire to ifu " + io.toIfu.req.bits.toPrintable)
115209c6f1ddSLingrui98  XSDebug(do_commit, p"deq! [ptr] $do_commit_ptr\n")
115309c6f1ddSLingrui98  XSDebug(true.B, p"[bpuPtr] $bpuPtr, [ifuPtr] $ifuPtr, [ifuWbPtr] $ifuWbPtr [commPtr] $commPtr\n")
115409c6f1ddSLingrui98  XSDebug(true.B, p"[in] v:${io.fromBpu.resp.valid} r:${io.fromBpu.resp.ready} " +
115509c6f1ddSLingrui98    p"[out] v:${io.toIfu.req.valid} r:${io.toIfu.req.ready}\n")
115609c6f1ddSLingrui98  XSDebug(do_commit, p"[deq info] cfiIndex: $commit_cfi, $commit_pc_bundle, target: ${Hexadecimal(commit_target)}\n")
115709c6f1ddSLingrui98
115809c6f1ddSLingrui98  //   def ubtbCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = {
115909c6f1ddSLingrui98  //     commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map {
116009c6f1ddSLingrui98  //       case (((valid, pd), ans), taken) =>
116109c6f1ddSLingrui98  //       Mux(valid && pd.isBr,
116209c6f1ddSLingrui98  //         isWrong ^ Mux(ans.hit.asBool,
116309c6f1ddSLingrui98  //           Mux(ans.taken.asBool, taken && ans.target === commitEntry.target,
116409c6f1ddSLingrui98  //           !taken),
116509c6f1ddSLingrui98  //         !taken),
116609c6f1ddSLingrui98  //       false.B)
116709c6f1ddSLingrui98  //     }
116809c6f1ddSLingrui98  //   }
116909c6f1ddSLingrui98
117009c6f1ddSLingrui98  //   def btbCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = {
117109c6f1ddSLingrui98  //     commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map {
117209c6f1ddSLingrui98  //       case (((valid, pd), ans), taken) =>
117309c6f1ddSLingrui98  //       Mux(valid && pd.isBr,
117409c6f1ddSLingrui98  //         isWrong ^ Mux(ans.hit.asBool,
117509c6f1ddSLingrui98  //           Mux(ans.taken.asBool, taken && ans.target === commitEntry.target,
117609c6f1ddSLingrui98  //           !taken),
117709c6f1ddSLingrui98  //         !taken),
117809c6f1ddSLingrui98  //       false.B)
117909c6f1ddSLingrui98  //     }
118009c6f1ddSLingrui98  //   }
118109c6f1ddSLingrui98
118209c6f1ddSLingrui98  //   def tageCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = {
118309c6f1ddSLingrui98  //     commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map {
118409c6f1ddSLingrui98  //       case (((valid, pd), ans), taken) =>
118509c6f1ddSLingrui98  //       Mux(valid && pd.isBr,
118609c6f1ddSLingrui98  //         isWrong ^ (ans.taken.asBool === taken),
118709c6f1ddSLingrui98  //       false.B)
118809c6f1ddSLingrui98  //     }
118909c6f1ddSLingrui98  //   }
119009c6f1ddSLingrui98
119109c6f1ddSLingrui98  //   def loopCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = {
119209c6f1ddSLingrui98  //     commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map {
119309c6f1ddSLingrui98  //       case (((valid, pd), ans), taken) =>
119409c6f1ddSLingrui98  //       Mux(valid && (pd.isBr) && ans.hit.asBool,
119509c6f1ddSLingrui98  //         isWrong ^ (!taken),
119609c6f1ddSLingrui98  //           false.B)
119709c6f1ddSLingrui98  //     }
119809c6f1ddSLingrui98  //   }
119909c6f1ddSLingrui98
120009c6f1ddSLingrui98  //   def rasCheck(commit: FtqEntry, predAns: Seq[PredictorAnswer], isWrong: Bool) = {
120109c6f1ddSLingrui98  //     commit.valids.zip(commit.pd).zip(predAns).zip(commit.takens).map {
120209c6f1ddSLingrui98  //       case (((valid, pd), ans), taken) =>
120309c6f1ddSLingrui98  //       Mux(valid && pd.isRet.asBool /*&& taken*/ && ans.hit.asBool,
120409c6f1ddSLingrui98  //         isWrong ^ (ans.target === commitEntry.target),
120509c6f1ddSLingrui98  //           false.B)
120609c6f1ddSLingrui98  //     }
120709c6f1ddSLingrui98  //   }
120809c6f1ddSLingrui98
120909c6f1ddSLingrui98  //   val ubtbRights = ubtbCheck(commitEntry, commitEntry.metas.map(_.ubtbAns), false.B)
121009c6f1ddSLingrui98  //   val ubtbWrongs = ubtbCheck(commitEntry, commitEntry.metas.map(_.ubtbAns), true.B)
121109c6f1ddSLingrui98  //   // btb and ubtb pred jal and jalr as well
121209c6f1ddSLingrui98  //   val btbRights = btbCheck(commitEntry, commitEntry.metas.map(_.btbAns), false.B)
121309c6f1ddSLingrui98  //   val btbWrongs = btbCheck(commitEntry, commitEntry.metas.map(_.btbAns), true.B)
121409c6f1ddSLingrui98  //   val tageRights = tageCheck(commitEntry, commitEntry.metas.map(_.tageAns), false.B)
121509c6f1ddSLingrui98  //   val tageWrongs = tageCheck(commitEntry, commitEntry.metas.map(_.tageAns), true.B)
121609c6f1ddSLingrui98
121709c6f1ddSLingrui98  //   val loopRights = loopCheck(commitEntry, commitEntry.metas.map(_.loopAns), false.B)
121809c6f1ddSLingrui98  //   val loopWrongs = loopCheck(commitEntry, commitEntry.metas.map(_.loopAns), true.B)
121909c6f1ddSLingrui98
122009c6f1ddSLingrui98  //   val rasRights = rasCheck(commitEntry, commitEntry.metas.map(_.rasAns), false.B)
122109c6f1ddSLingrui98  //   val rasWrongs = rasCheck(commitEntry, commitEntry.metas.map(_.rasAns), true.B)
12221ca0e4f3SYinan Xu
1223cd365d4cSrvcoresjw  val perfEvents = Seq(
1224cd365d4cSrvcoresjw    ("bpu_s2_redirect        ", bpu_s2_redirect                                                             ),
1225cb4f77ceSLingrui98    ("bpu_s3_redirect        ", bpu_s3_redirect                                                             ),
1226cd365d4cSrvcoresjw    ("bpu_to_ftq_stall       ", enq.valid && ~enq.ready                                                     ),
1227cd365d4cSrvcoresjw    ("mispredictRedirect     ", perf_redirect.valid && RedirectLevel.flushAfter === perf_redirect.bits.level),
1228cd365d4cSrvcoresjw    ("replayRedirect         ", perf_redirect.valid && RedirectLevel.flushItself(perf_redirect.bits.level)  ),
1229cd365d4cSrvcoresjw    ("predecodeRedirect      ", fromIfuRedirect.valid                                                       ),
1230cd365d4cSrvcoresjw    ("to_ifu_bubble          ", io.toIfu.req.ready && !io.toIfu.req.valid                                   ),
1231cd365d4cSrvcoresjw    ("from_bpu_real_bubble   ", !enq.valid && enq.ready && allowBpuIn                                       ),
1232cd365d4cSrvcoresjw    ("BpInstr                ", PopCount(mbpInstrs)                                                         ),
1233cd365d4cSrvcoresjw    ("BpBInstr               ", PopCount(mbpBRights | mbpBWrongs)                                           ),
1234cd365d4cSrvcoresjw    ("BpRight                ", PopCount(mbpRights)                                                         ),
1235cd365d4cSrvcoresjw    ("BpWrong                ", PopCount(mbpWrongs)                                                         ),
1236cd365d4cSrvcoresjw    ("BpBRight               ", PopCount(mbpBRights)                                                        ),
1237cd365d4cSrvcoresjw    ("BpBWrong               ", PopCount(mbpBWrongs)                                                        ),
1238cd365d4cSrvcoresjw    ("BpJRight               ", PopCount(mbpJRights)                                                        ),
1239cd365d4cSrvcoresjw    ("BpJWrong               ", PopCount(mbpJWrongs)                                                        ),
1240cd365d4cSrvcoresjw    ("BpIRight               ", PopCount(mbpIRights)                                                        ),
1241cd365d4cSrvcoresjw    ("BpIWrong               ", PopCount(mbpIWrongs)                                                        ),
1242cd365d4cSrvcoresjw    ("BpCRight               ", PopCount(mbpCRights)                                                        ),
1243cd365d4cSrvcoresjw    ("BpCWrong               ", PopCount(mbpCWrongs)                                                        ),
1244cd365d4cSrvcoresjw    ("BpRRight               ", PopCount(mbpRRights)                                                        ),
1245cd365d4cSrvcoresjw    ("BpRWrong               ", PopCount(mbpRWrongs)                                                        ),
1246cd365d4cSrvcoresjw    ("ftb_false_hit          ", PopCount(ftb_false_hit)                                                     ),
1247cd365d4cSrvcoresjw    ("ftb_hit                ", PopCount(ftb_hit)                                                           ),
1248cd365d4cSrvcoresjw  )
12491ca0e4f3SYinan Xu  generatePerfEvent()
125009c6f1ddSLingrui98}
1251