1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.frontend 18 19import chipsalliance.rocketchip.config.Parameters 20import chisel3._ 21import chisel3.stage.{ChiselGeneratorAnnotation, ChiselStage} 22import chisel3.util._ 23import xiangshan._ 24import utils._ 25import chisel3.experimental.chiselName 26 27import scala.math.min 28import os.copy 29 30 31trait FTBParams extends HasXSParameter with HasBPUConst { 32 val numEntries = FtbSize 33 val numWays = FtbWays 34 val numSets = numEntries/numWays // 512 35 val tagSize = 20 36 37 38 39 val TAR_STAT_SZ = 2 40 def TAR_FIT = 0.U(TAR_STAT_SZ.W) 41 def TAR_OVF = 1.U(TAR_STAT_SZ.W) 42 def TAR_UDF = 2.U(TAR_STAT_SZ.W) 43 44 def BR_OFFSET_LEN = 12 45 def JMP_OFFSET_LEN = 20 46} 47 48class FtbSlot(val offsetLen: Int, val subOffsetLen: Option[Int] = None)(implicit p: Parameters) extends XSBundle with FTBParams { 49 if (subOffsetLen.isDefined) { 50 require(subOffsetLen.get <= offsetLen) 51 } 52 val offset = UInt(log2Ceil(PredictWidth).W) 53 val lower = UInt(offsetLen.W) 54 val tarStat = UInt(TAR_STAT_SZ.W) 55 val sharing = Bool() 56 val valid = Bool() 57 58 def setLowerStatByTarget(pc: UInt, target: UInt, isShare: Boolean) = { 59 def getTargetStatByHigher(pc_higher: UInt, target_higher: UInt) = 60 Mux(target_higher > pc_higher, TAR_OVF, 61 Mux(target_higher < pc_higher, TAR_UDF, TAR_FIT)) 62 def getLowerByTarget(target: UInt, offsetLen: Int) = target(offsetLen, 1) 63 val offLen = if (isShare) this.subOffsetLen.get else this.offsetLen 64 val pc_higher = pc(VAddrBits-1, offLen+1) 65 val target_higher = target(VAddrBits-1, offLen+1) 66 val stat = getTargetStatByHigher(pc_higher, target_higher) 67 val lower = ZeroExt(getLowerByTarget(target, offLen), this.offsetLen) 68 this.lower := lower 69 this.tarStat := stat 70 this.sharing := isShare.B 71 } 72 73 def getTarget(pc: UInt, last_stage: Option[Tuple2[UInt, Bool]] = None) = { 74 def getTarget(offLen: Int)(pc: UInt, lower: UInt, stat: UInt, 75 last_stage: Option[Tuple2[UInt, Bool]] = None) = { 76 val h = pc(VAddrBits-1, offLen+1) 77 val higher = Wire(UInt((VAddrBits-offLen-1).W)) 78 val higher_plus_one = Wire(UInt((VAddrBits-offLen-1).W)) 79 val higher_minus_one = Wire(UInt((VAddrBits-offLen-1).W)) 80 if (last_stage.isDefined) { 81 val last_stage_pc = last_stage.get._1 82 val last_stage_pc_h = last_stage_pc(VAddrBits-1, offLen+1) 83 val stage_en = last_stage.get._2 84 higher := RegEnable(last_stage_pc_h, stage_en) 85 higher_plus_one := RegEnable(last_stage_pc_h+1.U, stage_en) 86 higher_minus_one := RegEnable(last_stage_pc_h-1.U, stage_en) 87 } else { 88 higher := h 89 higher_plus_one := h + 1.U 90 higher_minus_one := h - 1.U 91 } 92 val target = 93 Cat( 94 Mux1H(Seq( 95 (stat === TAR_OVF, higher_plus_one), 96 (stat === TAR_UDF, higher_minus_one), 97 (stat === TAR_FIT, higher), 98 )), 99 lower(offLen-1, 0), 0.U(1.W) 100 ) 101 require(target.getWidth == VAddrBits) 102 require(offLen != 0) 103 target 104 } 105 if (subOffsetLen.isDefined) 106 Mux(sharing, 107 getTarget(subOffsetLen.get)(pc, lower, tarStat, last_stage), 108 getTarget(offsetLen)(pc, lower, tarStat, last_stage) 109 ) 110 else 111 getTarget(offsetLen)(pc, lower, tarStat, last_stage) 112 } 113 def fromAnotherSlot(that: FtbSlot) = { 114 require( 115 this.offsetLen > that.offsetLen && this.subOffsetLen.map(_ == that.offsetLen).getOrElse(true) || 116 this.offsetLen == that.offsetLen 117 ) 118 this.offset := that.offset 119 this.tarStat := that.tarStat 120 this.sharing := (this.offsetLen > that.offsetLen && that.offsetLen == this.subOffsetLen.get).B 121 this.valid := that.valid 122 this.lower := ZeroExt(that.lower, this.offsetLen) 123 } 124 125} 126 127class FTBEntry(implicit p: Parameters) extends XSBundle with FTBParams with BPUUtils { 128 129 130 val valid = Bool() 131 132 val brSlots = Vec(numBrSlot, new FtbSlot(BR_OFFSET_LEN)) 133 134 val tailSlot = new FtbSlot(JMP_OFFSET_LEN, Some(BR_OFFSET_LEN)) 135 136 // Partial Fall-Through Address 137 val pftAddr = UInt((log2Up(PredictWidth)+1).W) 138 val carry = Bool() 139 140 val isCall = Bool() 141 val isRet = Bool() 142 val isJalr = Bool() 143 144 // 145 val oversize = Bool() 146 147 val last_is_rvc = Bool() 148 149 val always_taken = Vec(numBr, Bool()) 150 151 def getSlotForBr(idx: Int): FtbSlot = { 152 require(idx <= numBr-1) 153 (idx, numBr) match { 154 case (i, n) if i == n-1 => this.tailSlot 155 case _ => this.brSlots(idx) 156 } 157 } 158 def allSlotsForBr = { 159 (0 until numBr).map(getSlotForBr(_)) 160 } 161 def setByBrTarget(brIdx: Int, pc: UInt, target: UInt) = { 162 val slot = getSlotForBr(brIdx) 163 slot.setLowerStatByTarget(pc, target, brIdx == numBr-1) 164 } 165 def setByJmpTarget(pc: UInt, target: UInt) = { 166 this.tailSlot.setLowerStatByTarget(pc, target, false) 167 } 168 169 def getTargetVec(pc: UInt, last_stage: Option[Tuple2[UInt, Bool]] = None) = { 170 VecInit((brSlots :+ tailSlot).map(_.getTarget(pc, last_stage))) 171 } 172 173 def getOffsetVec = VecInit(brSlots.map(_.offset) :+ tailSlot.offset) 174 def isJal = !isJalr 175 def getFallThrough(pc: UInt) = getFallThroughAddr(pc, carry, pftAddr) 176 def hasBr(offset: UInt) = 177 brSlots.map{ s => s.valid && s.offset <= offset}.reduce(_||_) || 178 (tailSlot.valid && tailSlot.offset <= offset && tailSlot.sharing) 179 180 def getBrMaskByOffset(offset: UInt) = 181 brSlots.map{ s => s.valid && s.offset <= offset } :+ 182 (tailSlot.valid && tailSlot.offset <= offset && tailSlot.sharing) 183 184 def getBrRecordedVec(offset: UInt) = { 185 VecInit( 186 brSlots.map(s => s.valid && s.offset === offset) :+ 187 (tailSlot.valid && tailSlot.offset === offset && tailSlot.sharing) 188 ) 189 } 190 191 def brIsSaved(offset: UInt) = getBrRecordedVec(offset).reduce(_||_) 192 193 def brValids = { 194 VecInit( 195 brSlots.map(_.valid) :+ (tailSlot.valid && tailSlot.sharing) 196 ) 197 } 198 199 def noEmptySlotForNewBr = { 200 VecInit(brSlots.map(_.valid) :+ tailSlot.valid).reduce(_&&_) 201 } 202 203 def newBrCanNotInsert(offset: UInt) = { 204 val lastSlotForBr = tailSlot 205 lastSlotForBr.valid && lastSlotForBr.offset < offset 206 } 207 208 def jmpValid = { 209 tailSlot.valid && !tailSlot.sharing 210 } 211 212 def brOffset = { 213 VecInit(brSlots.map(_.offset) :+ tailSlot.offset) 214 } 215 216 def display(cond: Bool): Unit = { 217 XSDebug(cond, p"-----------FTB entry----------- \n") 218 XSDebug(cond, p"v=${valid}\n") 219 for(i <- 0 until numBr) { 220 XSDebug(cond, p"[br$i]: v=${allSlotsForBr(i).valid}, offset=${allSlotsForBr(i).offset}," + 221 p"lower=${Hexadecimal(allSlotsForBr(i).lower)}\n") 222 } 223 XSDebug(cond, p"[tailSlot]: v=${tailSlot.valid}, offset=${tailSlot.offset}," + 224 p"lower=${Hexadecimal(tailSlot.lower)}, sharing=${tailSlot.sharing}}\n") 225 XSDebug(cond, p"pftAddr=${Hexadecimal(pftAddr)}, carry=$carry\n") 226 XSDebug(cond, p"isCall=$isCall, isRet=$isRet, isjalr=$isJalr\n") 227 XSDebug(cond, p"oversize=$oversize, last_is_rvc=$last_is_rvc\n") 228 XSDebug(cond, p"------------------------------- \n") 229 } 230 231} 232 233class FTBEntryWithTag(implicit p: Parameters) extends XSBundle with FTBParams with BPUUtils { 234 val entry = new FTBEntry 235 val tag = UInt(tagSize.W) 236 def display(cond: Bool): Unit = { 237 entry.display(cond) 238 XSDebug(cond, p"tag is ${Hexadecimal(tag)}\n------------------------------- \n") 239 } 240} 241 242class FTBMeta(implicit p: Parameters) extends XSBundle with FTBParams { 243 val writeWay = UInt(log2Ceil(numWays).W) 244 val hit = Bool() 245 val pred_cycle = if (!env.FPGAPlatform) Some(UInt(64.W)) else None 246} 247 248object FTBMeta { 249 def apply(writeWay: UInt, hit: Bool, pred_cycle: UInt)(implicit p: Parameters): FTBMeta = { 250 val e = Wire(new FTBMeta) 251 e.writeWay := writeWay 252 e.hit := hit 253 e.pred_cycle.map(_ := pred_cycle) 254 e 255 } 256} 257 258// class UpdateQueueEntry(implicit p: Parameters) extends XSBundle with FTBParams { 259// val pc = UInt(VAddrBits.W) 260// val ftb_entry = new FTBEntry 261// val hit = Bool() 262// val hit_way = UInt(log2Ceil(numWays).W) 263// } 264// 265// object UpdateQueueEntry { 266// def apply(pc: UInt, fe: FTBEntry, hit: Bool, hit_way: UInt)(implicit p: Parameters): UpdateQueueEntry = { 267// val e = Wire(new UpdateQueueEntry) 268// e.pc := pc 269// e.ftb_entry := fe 270// e.hit := hit 271// e.hit_way := hit_way 272// e 273// } 274// } 275 276class FTB(implicit p: Parameters) extends BasePredictor with FTBParams with BPUUtils 277 with HasCircularQueuePtrHelper with HasPerfEvents { 278 override val meta_size = WireInit(0.U.asTypeOf(new FTBMeta)).getWidth 279 280 val ftbAddr = new TableAddr(log2Up(numSets), 1) 281 282 class FTBBank(val numSets: Int, val nWays: Int) extends XSModule with BPUUtils { 283 val io = IO(new Bundle { 284 val s1_fire = Input(Bool()) 285 286 // when ftb hit, read_hits.valid is true, and read_hits.bits is OH of hit way 287 // when ftb not hit, read_hits.valid is false, and read_hits is OH of allocWay 288 // val read_hits = Valid(Vec(numWays, Bool())) 289 val req_pc = Flipped(DecoupledIO(UInt(VAddrBits.W))) 290 val read_resp = Output(new FTBEntry) 291 val read_hits = Valid(UInt(log2Ceil(numWays).W)) 292 293 val u_req_pc = Flipped(DecoupledIO(UInt(VAddrBits.W))) 294 val update_hits = Valid(UInt(log2Ceil(numWays).W)) 295 val update_access = Input(Bool()) 296 297 val update_pc = Input(UInt(VAddrBits.W)) 298 val update_write_data = Flipped(Valid(new FTBEntryWithTag)) 299 val update_write_way = Input(UInt(log2Ceil(numWays).W)) 300 val update_write_alloc = Input(Bool()) 301 }) 302 303 // Extract holdRead logic to fix bug that update read override predict read result 304 val ftb = Module(new SRAMTemplate(new FTBEntryWithTag, set = numSets, way = numWays, shouldReset = true, holdRead = false, singlePort = true)) 305 306 val pred_rdata = HoldUnless(ftb.io.r.resp.data, RegNext(io.req_pc.valid && !io.update_access)) 307 ftb.io.r.req.valid := io.req_pc.valid || io.u_req_pc.valid // io.s0_fire 308 ftb.io.r.req.bits.setIdx := Mux(io.u_req_pc.valid, ftbAddr.getIdx(io.u_req_pc.bits), ftbAddr.getIdx(io.req_pc.bits)) // s0_idx 309 310 assert(!(io.req_pc.valid && io.u_req_pc.valid)) 311 312 io.req_pc.ready := ftb.io.r.req.ready 313 io.u_req_pc.ready := ftb.io.r.req.ready 314 315 val req_tag = RegEnable(ftbAddr.getTag(io.req_pc.bits)(tagSize-1, 0), io.req_pc.valid) 316 val req_idx = RegEnable(ftbAddr.getIdx(io.req_pc.bits), io.req_pc.valid) 317 318 val u_req_tag = RegEnable(ftbAddr.getTag(io.u_req_pc.bits)(tagSize-1, 0), io.u_req_pc.valid) 319 320 val read_entries = pred_rdata.map(_.entry) 321 val read_tags = pred_rdata.map(_.tag) 322 323 val total_hits = VecInit((0 until numWays).map(b => read_tags(b) === req_tag && read_entries(b).valid && io.s1_fire)) 324 val hit = total_hits.reduce(_||_) 325 // val hit_way_1h = VecInit(PriorityEncoderOH(total_hits)) 326 val hit_way = OHToUInt(total_hits) 327 328 val u_total_hits = VecInit((0 until numWays).map(b => 329 ftb.io.r.resp.data(b).tag === u_req_tag && ftb.io.r.resp.data(b).entry.valid && RegNext(io.update_access))) 330 val u_hit = u_total_hits.reduce(_||_) 331 // val hit_way_1h = VecInit(PriorityEncoderOH(total_hits)) 332 val u_hit_way = OHToUInt(u_total_hits) 333 334 assert(PopCount(total_hits) === 1.U || PopCount(total_hits) === 0.U) 335 assert(PopCount(u_total_hits) === 1.U || PopCount(u_total_hits) === 0.U) 336 337 val replacer = ReplacementPolicy.fromString(Some("setplru"), numWays, numSets) 338 // val allocWriteWay = replacer.way(req_idx) 339 340 val touch_set = Seq.fill(1)(Wire(UInt(log2Ceil(numSets).W))) 341 val touch_way = Seq.fill(1)(Wire(Valid(UInt(log2Ceil(numWays).W)))) 342 343 touch_set(0) := req_idx 344 345 touch_way(0).valid := hit 346 touch_way(0).bits := hit_way 347 348 replacer.access(touch_set, touch_way) 349 350 // def allocWay(valids: UInt, meta_tags: UInt, req_tag: UInt) = { 351 // val randomAlloc = false 352 // if (numWays > 1) { 353 // val w = Wire(UInt(log2Up(numWays).W)) 354 // val valid = WireInit(valids.andR) 355 // val tags = Cat(meta_tags, req_tag) 356 // val l = log2Up(numWays) 357 // val nChunks = (tags.getWidth + l - 1) / l 358 // val chunks = (0 until nChunks).map( i => 359 // tags(min((i+1)*l, tags.getWidth)-1, i*l) 360 // ) 361 // w := Mux(valid, if (randomAlloc) {LFSR64()(log2Up(numWays)-1,0)} else {chunks.reduce(_^_)}, PriorityEncoder(~valids)) 362 // w 363 // } else { 364 // val w = WireInit(0.U) 365 // w 366 // } 367 // } 368 369 // val allocWriteWay = allocWay( 370 // VecInit(read_entries.map(_.valid)).asUInt, 371 // VecInit(read_tags).asUInt, 372 // req_tag 373 // ) 374 375 def allocWay(valids: UInt, idx: UInt) = { 376 if (numWays > 1) { 377 val w = Wire(UInt(log2Up(numWays).W)) 378 val valid = WireInit(valids.andR) 379 w := Mux(valid, replacer.way(idx), PriorityEncoder(~valids)) 380 w 381 }else { 382 val w = WireInit(0.U) 383 w 384 } 385 } 386 387 io.read_resp := Mux1H(total_hits, read_entries) // Mux1H 388 io.read_hits.valid := hit 389 // io.read_hits.bits := Mux(hit, hit_way_1h, VecInit(UIntToOH(allocWriteWay).asBools())) 390 io.read_hits.bits := hit_way 391 392 io.update_hits.valid := u_hit 393 io.update_hits.bits := u_hit_way 394 395 // XSDebug(!hit, "FTB not hit, alloc a way: %d\n", allocWriteWay) 396 397 // Update logic 398 val u_valid = io.update_write_data.valid 399 val u_data = io.update_write_data.bits 400 val u_idx = ftbAddr.getIdx(io.update_pc) 401 val allocWriteWay = allocWay(VecInit(read_entries.map(_.valid)).asUInt, u_idx) 402 val u_mask = UIntToOH(Mux(io.update_write_alloc, allocWriteWay, io.update_write_way)) 403 404 for (i <- 0 until numWays) { 405 XSPerfAccumulate(f"ftb_replace_way$i", u_valid && io.update_write_alloc && OHToUInt(u_mask) === i.U) 406 XSPerfAccumulate(f"ftb_replace_way${i}_has_empty", u_valid && io.update_write_alloc && !read_entries.map(_.valid).reduce(_&&_) && OHToUInt(u_mask) === i.U) 407 XSPerfAccumulate(f"ftb_hit_way$i", hit && !io.update_access && hit_way === i.U) 408 } 409 410 ftb.io.w.apply(u_valid, u_data, u_idx, u_mask) 411 412 // print hit entry info 413 Mux1H(total_hits, ftb.io.r.resp.data).display(true.B) 414 } // FTBBank 415 416 val ftbBank = Module(new FTBBank(numSets, numWays)) 417 418 ftbBank.io.req_pc.valid := io.s0_fire 419 ftbBank.io.req_pc.bits := s0_pc 420 421 val ftb_entry = RegEnable(ftbBank.io.read_resp, io.s1_fire) 422 val s3_ftb_entry = RegEnable(ftb_entry, io.s2_fire) 423 val s1_hit = ftbBank.io.read_hits.valid 424 val s2_hit = RegEnable(s1_hit, io.s1_fire) 425 val s3_hit = RegEnable(s2_hit, io.s2_fire) 426 val writeWay = ftbBank.io.read_hits.bits 427 428 val fallThruAddr = getFallThroughAddr(s2_pc, ftb_entry.carry, ftb_entry.pftAddr) 429 430 // io.out.bits.resp := RegEnable(io.in.bits.resp_in(0), 0.U.asTypeOf(new BranchPredictionResp), io.s1_fire) 431 io.out.resp := io.in.bits.resp_in(0) 432 433 val s1_latch_call_is_rvc = DontCare // TODO: modify when add RAS 434 435 io.out.resp.s2.full_pred.hit := s2_hit 436 io.out.resp.s2.pc := s2_pc 437 io.out.resp.s2.ftb_entry := ftb_entry 438 io.out.resp.s2.full_pred.fromFtbEntry(ftb_entry, s2_pc, Some((s1_pc, io.s1_fire))) 439 io.out.resp.s2.is_minimal := false.B 440 441 io.out.resp.s3.full_pred.hit := s3_hit 442 io.out.resp.s3.pc := s3_pc 443 io.out.resp.s3.ftb_entry := s3_ftb_entry 444 io.out.resp.s3.full_pred.fromFtbEntry(s3_ftb_entry, s3_pc, Some((s2_pc, io.s2_fire))) 445 io.out.resp.s3.is_minimal := false.B 446 447 io.out.last_stage_meta := RegEnable(RegEnable(FTBMeta(writeWay.asUInt(), s1_hit, GTimer()).asUInt(), io.s1_fire), io.s2_fire) 448 449 // always taken logic 450 for (i <- 0 until numBr) { 451 io.out.resp.s2.full_pred.br_taken_mask(i) := io.in.bits.resp_in(0).s2.full_pred.br_taken_mask(i) || s2_hit && ftb_entry.always_taken(i) 452 io.out.resp.s3.full_pred.br_taken_mask(i) := io.in.bits.resp_in(0).s3.full_pred.br_taken_mask(i) || s3_hit && s3_ftb_entry.always_taken(i) 453 } 454 455 // Update logic 456 val update = RegNext(io.update.bits) 457 458 // val update_queue = Mem(64, new UpdateQueueEntry) 459 // val head, tail = RegInit(UpdateQueuePtr(false.B, 0.U)) 460 // val u_queue = Module(new Queue(new UpdateQueueEntry, entries = 64, flow = true)) 461 // assert(u_queue.io.count < 64.U) 462 463 val u_meta = update.meta.asTypeOf(new FTBMeta) 464 val u_valid = RegNext(io.update.valid && !io.update.bits.old_entry) 465 466 // io.s1_ready := ftbBank.io.req_pc.ready && u_queue.io.count === 0.U && !u_valid 467 io.s1_ready := ftbBank.io.req_pc.ready && !(u_valid && !u_meta.hit) 468 469 // val update_now = u_queue.io.deq.fire && u_queue.io.deq.bits.hit 470 val update_now = u_valid && u_meta.hit 471 472 ftbBank.io.u_req_pc.valid := u_valid && !u_meta.hit 473 ftbBank.io.u_req_pc.bits := update.pc 474 475 // assert(!(u_valid && RegNext(u_valid) && update.pc === RegNext(update.pc))) 476 // assert(!(u_valid && RegNext(u_valid))) 477 478 // val u_way = u_queue.io.deq.bits.hit_way 479 480 val ftb_write = Wire(new FTBEntryWithTag) 481 // ftb_write.entry := Mux(update_now, u_queue.io.deq.bits.ftb_entry, RegNext(u_queue.io.deq.bits.ftb_entry)) 482 // ftb_write.tag := ftbAddr.getTag(Mux(update_now, u_queue.io.deq.bits.pc, RegNext(u_queue.io.deq.bits.pc)))(tagSize-1, 0) 483 ftb_write.entry := Mux(update_now, update.ftb_entry, RegNext(update.ftb_entry)) 484 ftb_write.tag := ftbAddr.getTag(Mux(update_now, update.pc, RegNext(update.pc)))(tagSize-1, 0) 485 486 // val write_valid = update_now || RegNext(u_queue.io.deq.fire && !u_queue.io.deq.bits.hit) 487 val write_valid = update_now || RegNext(u_valid && !u_meta.hit) 488 489 // u_queue.io.enq.valid := u_valid 490 // u_queue.io.enq.bits := UpdateQueueEntry(update.pc, update.ftb_entry, u_meta.hit, u_meta.writeWay) 491 // u_queue.io.deq.ready := RegNext(!u_queue.io.deq.fire || update_now) 492 493 ftbBank.io.update_write_data.valid := write_valid 494 ftbBank.io.update_write_data.bits := ftb_write 495 // ftbBank.io.update_pc := Mux(update_now, u_queue.io.deq.bits.pc, RegNext(u_queue.io.deq.bits.pc)) 496 ftbBank.io.update_pc := Mux(update_now, update.pc, RegNext(update.pc)) 497 ftbBank.io.update_write_way := Mux(update_now, u_meta.writeWay, ftbBank.io.update_hits.bits) 498 // ftbBank.io.update_write_alloc := Mux(update_now, !u_queue.io.deq.bits.hit, !ftbBank.io.update_hits.valid) 499 ftbBank.io.update_write_alloc := Mux(update_now, false.B, !ftbBank.io.update_hits.valid) 500 ftbBank.io.update_access := u_valid && !u_meta.hit 501 ftbBank.io.s1_fire := io.s1_fire 502 503 XSDebug("req_v=%b, req_pc=%x, ready=%b (resp at next cycle)\n", io.s0_fire, s0_pc, ftbBank.io.req_pc.ready) 504 XSDebug("s2_hit=%b, hit_way=%b\n", s2_hit, writeWay.asUInt) 505 XSDebug("s2_br_taken_mask=%b, s2_real_taken_mask=%b\n", 506 io.in.bits.resp_in(0).s2.full_pred.br_taken_mask.asUInt, io.out.resp.s2.full_pred.real_slot_taken_mask().asUInt) 507 XSDebug("s2_target=%x\n", io.out.resp.s2.getTarget) 508 509 ftb_entry.display(true.B) 510 511 XSPerfAccumulate("ftb_read_hits", RegNext(io.s0_fire) && s1_hit) 512 XSPerfAccumulate("ftb_read_misses", RegNext(io.s0_fire) && !s1_hit) 513 514 XSPerfAccumulate("ftb_commit_hits", RegNext(io.update.valid) && u_meta.hit) 515 XSPerfAccumulate("ftb_commit_misses", RegNext(io.update.valid) && !u_meta.hit) 516 517 XSPerfAccumulate("ftb_update_req", io.update.valid) 518 XSPerfAccumulate("ftb_update_ignored", io.update.valid && io.update.bits.old_entry) 519 XSPerfAccumulate("ftb_updated", u_valid) 520 521 override val perfEvents = Seq( 522 ("ftb_commit_hits ", RegNext(io.update.valid) && u_meta.hit), 523 ("ftb_commit_misses ", RegNext(io.update.valid) && !u_meta.hit), 524 ) 525 generatePerfEvent() 526} 527