xref: /XiangShan/src/main/scala/xiangshan/frontend/FTB.scala (revision d4885a3f73e4b54f89a46aa3b1fac48fedd4604c)
109c6f1ddSLingrui98/***************************************************************************************
209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory
409c6f1ddSLingrui98*
509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2.
609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2.
709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at:
809c6f1ddSLingrui98*          http://license.coscl.org.cn/MulanPSL2
909c6f1ddSLingrui98*
1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1309c6f1ddSLingrui98*
1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details.
1509c6f1ddSLingrui98***************************************************************************************/
1609c6f1ddSLingrui98
1709c6f1ddSLingrui98package xiangshan.frontend
1809c6f1ddSLingrui98
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
2009c6f1ddSLingrui98import chisel3._
2109c6f1ddSLingrui98import chisel3.util._
2209c6f1ddSLingrui98import xiangshan._
2309c6f1ddSLingrui98import utils._
243c02ee8fSwakafaimport utility._
2509c6f1ddSLingrui98
2609c6f1ddSLingrui98import scala.math.min
27adc0b8dfSGuokai Chenimport scala.{Tuple2 => &}
28eeb5ff92SLingrui98import os.copy
2909c6f1ddSLingrui98
3009c6f1ddSLingrui98
3109c6f1ddSLingrui98trait FTBParams extends HasXSParameter with HasBPUConst {
32b37e4b45SLingrui98  val numEntries = FtbSize
33b37e4b45SLingrui98  val numWays    = FtbWays
3409c6f1ddSLingrui98  val numSets    = numEntries/numWays // 512
3509c6f1ddSLingrui98  val tagSize    = 20
3609c6f1ddSLingrui98
37eeb5ff92SLingrui98
38eeb5ff92SLingrui98
3909c6f1ddSLingrui98  val TAR_STAT_SZ = 2
4009c6f1ddSLingrui98  def TAR_FIT = 0.U(TAR_STAT_SZ.W)
4109c6f1ddSLingrui98  def TAR_OVF = 1.U(TAR_STAT_SZ.W)
4209c6f1ddSLingrui98  def TAR_UDF = 2.U(TAR_STAT_SZ.W)
4309c6f1ddSLingrui98
44bf358e08SLingrui98  def BR_OFFSET_LEN = 12
45bf358e08SLingrui98  def JMP_OFFSET_LEN = 20
46fd3aa057SYuandongliang
47fd3aa057SYuandongliang  def FTBCLOSE_THRESHOLD_SZ = log2Ceil(500)
48fd3aa057SYuandongliang  def FTBCLOSE_THRESHOLD = 500.U(FTBCLOSE_THRESHOLD_SZ.W) //can be modified
4909c6f1ddSLingrui98}
5009c6f1ddSLingrui98
51deb3a97eSGao-Zeyuclass FtbSlot_FtqMem(implicit p: Parameters) extends XSBundle with FTBParams {
52deb3a97eSGao-Zeyu  val offset  = UInt(log2Ceil(PredictWidth).W)
53deb3a97eSGao-Zeyu  val sharing = Bool()
54deb3a97eSGao-Zeyu  val valid   = Bool()
55deb3a97eSGao-Zeyu}
56deb3a97eSGao-Zeyu
57deb3a97eSGao-Zeyuclass FtbSlot(val offsetLen: Int, val subOffsetLen: Option[Int] = None)(implicit p: Parameters) extends FtbSlot_FtqMem with FTBParams {
58b30c10d6SLingrui98  if (subOffsetLen.isDefined) {
59b30c10d6SLingrui98    require(subOffsetLen.get <= offsetLen)
60b30c10d6SLingrui98  }
61eeb5ff92SLingrui98  val lower   = UInt(offsetLen.W)
62eeb5ff92SLingrui98  val tarStat = UInt(TAR_STAT_SZ.W)
6309c6f1ddSLingrui98
64eeb5ff92SLingrui98  def setLowerStatByTarget(pc: UInt, target: UInt, isShare: Boolean) = {
65eeb5ff92SLingrui98    def getTargetStatByHigher(pc_higher: UInt, target_higher: UInt) =
66eeb5ff92SLingrui98      Mux(target_higher > pc_higher, TAR_OVF,
67eeb5ff92SLingrui98        Mux(target_higher < pc_higher, TAR_UDF, TAR_FIT))
68eeb5ff92SLingrui98    def getLowerByTarget(target: UInt, offsetLen: Int) = target(offsetLen, 1)
69b30c10d6SLingrui98    val offLen = if (isShare) this.subOffsetLen.get else this.offsetLen
70eeb5ff92SLingrui98    val pc_higher = pc(VAddrBits-1, offLen+1)
71eeb5ff92SLingrui98    val target_higher = target(VAddrBits-1, offLen+1)
72eeb5ff92SLingrui98    val stat = getTargetStatByHigher(pc_higher, target_higher)
73eeb5ff92SLingrui98    val lower = ZeroExt(getLowerByTarget(target, offLen), this.offsetLen)
74eeb5ff92SLingrui98    this.lower := lower
75eeb5ff92SLingrui98    this.tarStat := stat
76eeb5ff92SLingrui98    this.sharing := isShare.B
77eeb5ff92SLingrui98  }
7809c6f1ddSLingrui98
79b30c10d6SLingrui98  def getTarget(pc: UInt, last_stage: Option[Tuple2[UInt, Bool]] = None) = {
80b30c10d6SLingrui98    def getTarget(offLen: Int)(pc: UInt, lower: UInt, stat: UInt,
81b30c10d6SLingrui98      last_stage: Option[Tuple2[UInt, Bool]] = None) = {
82b30c10d6SLingrui98      val h                = pc(VAddrBits - 1, offLen + 1)
83b30c10d6SLingrui98      val higher           = Wire(UInt((VAddrBits - offLen - 1).W))
84b30c10d6SLingrui98      val higher_plus_one  = Wire(UInt((VAddrBits - offLen - 1).W))
85b30c10d6SLingrui98      val higher_minus_one = Wire(UInt((VAddrBits-offLen-1).W))
8647c003a9SEaston Man
8747c003a9SEaston Man      // Switch between previous stage pc and current stage pc
8847c003a9SEaston Man      // Give flexibility for timing
89b30c10d6SLingrui98      if (last_stage.isDefined) {
90b30c10d6SLingrui98        val last_stage_pc = last_stage.get._1
91b30c10d6SLingrui98        val last_stage_pc_h = last_stage_pc(VAddrBits-1, offLen+1)
92b30c10d6SLingrui98        val stage_en = last_stage.get._2
93b30c10d6SLingrui98        higher := RegEnable(last_stage_pc_h, stage_en)
94b30c10d6SLingrui98        higher_plus_one := RegEnable(last_stage_pc_h+1.U, stage_en)
95b30c10d6SLingrui98        higher_minus_one := RegEnable(last_stage_pc_h-1.U, stage_en)
96b30c10d6SLingrui98      } else {
97b30c10d6SLingrui98        higher := h
98b30c10d6SLingrui98        higher_plus_one := h + 1.U
99b30c10d6SLingrui98        higher_minus_one := h - 1.U
100b30c10d6SLingrui98      }
101eeb5ff92SLingrui98      val target =
102eeb5ff92SLingrui98        Cat(
103b30c10d6SLingrui98          Mux1H(Seq(
104b30c10d6SLingrui98            (stat === TAR_OVF, higher_plus_one),
105b30c10d6SLingrui98            (stat === TAR_UDF, higher_minus_one),
106b30c10d6SLingrui98            (stat === TAR_FIT, higher),
107b30c10d6SLingrui98          )),
108eeb5ff92SLingrui98          lower(offLen-1, 0), 0.U(1.W)
109eeb5ff92SLingrui98        )
110eeb5ff92SLingrui98      require(target.getWidth == VAddrBits)
111eeb5ff92SLingrui98      require(offLen != 0)
112eeb5ff92SLingrui98      target
113eeb5ff92SLingrui98    }
114b30c10d6SLingrui98    if (subOffsetLen.isDefined)
115eeb5ff92SLingrui98      Mux(sharing,
116b30c10d6SLingrui98        getTarget(subOffsetLen.get)(pc, lower, tarStat, last_stage),
117b30c10d6SLingrui98        getTarget(offsetLen)(pc, lower, tarStat, last_stage)
118eeb5ff92SLingrui98      )
119eeb5ff92SLingrui98    else
120b30c10d6SLingrui98      getTarget(offsetLen)(pc, lower, tarStat, last_stage)
121eeb5ff92SLingrui98  }
122eeb5ff92SLingrui98  def fromAnotherSlot(that: FtbSlot) = {
123eeb5ff92SLingrui98    require(
124b30c10d6SLingrui98      this.offsetLen > that.offsetLen && this.subOffsetLen.map(_ == that.offsetLen).getOrElse(true) ||
125eeb5ff92SLingrui98      this.offsetLen == that.offsetLen
126eeb5ff92SLingrui98    )
127eeb5ff92SLingrui98    this.offset := that.offset
128eeb5ff92SLingrui98    this.tarStat := that.tarStat
129b30c10d6SLingrui98    this.sharing := (this.offsetLen > that.offsetLen && that.offsetLen == this.subOffsetLen.get).B
130eeb5ff92SLingrui98    this.valid := that.valid
131eeb5ff92SLingrui98    this.lower := ZeroExt(that.lower, this.offsetLen)
132eeb5ff92SLingrui98  }
133eeb5ff92SLingrui98
134fd3aa057SYuandongliang  def slotConsistent(that: FtbSlot) = {
135fd3aa057SYuandongliang    VecInit(
136fd3aa057SYuandongliang      this.offset  === that.offset,
137fd3aa057SYuandongliang      this.lower   === that.lower,
138fd3aa057SYuandongliang      this.tarStat === that.tarStat,
139fd3aa057SYuandongliang      this.sharing === that.sharing,
140fd3aa057SYuandongliang      this.valid   === that.valid
141fd3aa057SYuandongliang    ).reduce(_&&_)
142fd3aa057SYuandongliang  }
143fd3aa057SYuandongliang
144eeb5ff92SLingrui98}
145eeb5ff92SLingrui98
146deb3a97eSGao-Zeyu
147deb3a97eSGao-Zeyuclass FTBEntry_part(implicit p: Parameters) extends XSBundle with FTBParams with BPUUtils {
148deb3a97eSGao-Zeyu  val isCall      = Bool()
149deb3a97eSGao-Zeyu  val isRet       = Bool()
150deb3a97eSGao-Zeyu  val isJalr      = Bool()
151deb3a97eSGao-Zeyu
152deb3a97eSGao-Zeyu  def isJal = !isJalr
153deb3a97eSGao-Zeyu}
154deb3a97eSGao-Zeyu
155deb3a97eSGao-Zeyuclass FTBEntry_FtqMem(implicit p: Parameters) extends FTBEntry_part with FTBParams with BPUUtils {
156deb3a97eSGao-Zeyu
157deb3a97eSGao-Zeyu  val brSlots = Vec(numBrSlot, new FtbSlot_FtqMem)
158deb3a97eSGao-Zeyu  val tailSlot = new FtbSlot_FtqMem
159deb3a97eSGao-Zeyu
160deb3a97eSGao-Zeyu  def jmpValid = {
161deb3a97eSGao-Zeyu    tailSlot.valid && !tailSlot.sharing
162deb3a97eSGao-Zeyu  }
163deb3a97eSGao-Zeyu
164deb3a97eSGao-Zeyu  def getBrRecordedVec(offset: UInt) = {
165deb3a97eSGao-Zeyu    VecInit(
166deb3a97eSGao-Zeyu      brSlots.map(s => s.valid && s.offset === offset) :+
167deb3a97eSGao-Zeyu      (tailSlot.valid && tailSlot.offset === offset && tailSlot.sharing)
168deb3a97eSGao-Zeyu    )
169deb3a97eSGao-Zeyu  }
170deb3a97eSGao-Zeyu
171deb3a97eSGao-Zeyu  def brIsSaved(offset: UInt) = getBrRecordedVec(offset).reduce(_||_)
172deb3a97eSGao-Zeyu
173deb3a97eSGao-Zeyu  def getBrMaskByOffset(offset: UInt) =
174deb3a97eSGao-Zeyu    brSlots.map{ s => s.valid && s.offset <= offset } :+
175deb3a97eSGao-Zeyu    (tailSlot.valid && tailSlot.offset <= offset && tailSlot.sharing)
176deb3a97eSGao-Zeyu
177deb3a97eSGao-Zeyu  def newBrCanNotInsert(offset: UInt) = {
178deb3a97eSGao-Zeyu    val lastSlotForBr = tailSlot
179deb3a97eSGao-Zeyu    lastSlotForBr.valid && lastSlotForBr.offset < offset
180deb3a97eSGao-Zeyu  }
181deb3a97eSGao-Zeyu
182deb3a97eSGao-Zeyu}
183deb3a97eSGao-Zeyu
184deb3a97eSGao-Zeyuclass FTBEntry(implicit p: Parameters) extends FTBEntry_part with FTBParams with BPUUtils {
185eeb5ff92SLingrui98
186eeb5ff92SLingrui98
187eeb5ff92SLingrui98  val valid       = Bool()
188eeb5ff92SLingrui98
189eeb5ff92SLingrui98  val brSlots = Vec(numBrSlot, new FtbSlot(BR_OFFSET_LEN))
190eeb5ff92SLingrui98
191b30c10d6SLingrui98  val tailSlot = new FtbSlot(JMP_OFFSET_LEN, Some(BR_OFFSET_LEN))
19209c6f1ddSLingrui98
19309c6f1ddSLingrui98  // Partial Fall-Through Address
194a60a2901SLingrui98  val pftAddr     = UInt(log2Up(PredictWidth).W)
19509c6f1ddSLingrui98  val carry       = Bool()
19609c6f1ddSLingrui98
197f4ebc4b2SLingrui98  val last_may_be_rvi_call = Bool()
19809c6f1ddSLingrui98
19909c6f1ddSLingrui98  val always_taken = Vec(numBr, Bool())
20009c6f1ddSLingrui98
201eeb5ff92SLingrui98  def getSlotForBr(idx: Int): FtbSlot = {
202b37e4b45SLingrui98    require(idx <= numBr-1)
203b37e4b45SLingrui98    (idx, numBr) match {
204b37e4b45SLingrui98      case (i, n) if i == n-1 => this.tailSlot
205eeb5ff92SLingrui98      case _ => this.brSlots(idx)
20609c6f1ddSLingrui98    }
20709c6f1ddSLingrui98  }
208eeb5ff92SLingrui98  def allSlotsForBr = {
209eeb5ff92SLingrui98    (0 until numBr).map(getSlotForBr(_))
21009c6f1ddSLingrui98  }
21109c6f1ddSLingrui98  def setByBrTarget(brIdx: Int, pc: UInt, target: UInt) = {
212eeb5ff92SLingrui98    val slot = getSlotForBr(brIdx)
213b37e4b45SLingrui98    slot.setLowerStatByTarget(pc, target, brIdx == numBr-1)
21409c6f1ddSLingrui98  }
21509c6f1ddSLingrui98  def setByJmpTarget(pc: UInt, target: UInt) = {
216eeb5ff92SLingrui98    this.tailSlot.setLowerStatByTarget(pc, target, false)
21709c6f1ddSLingrui98  }
21809c6f1ddSLingrui98
219b30c10d6SLingrui98  def getTargetVec(pc: UInt, last_stage: Option[Tuple2[UInt, Bool]] = None) = {
220c08d3528SYuandongliang    /*
221c08d3528SYuandongliang    Previous design: Use the getTarget function of FTBSlot to calculate three sets of targets separately;
222c08d3528SYuandongliang    During this process, nine sets of registers will be generated to register the values of the higher plus one minus one
223c08d3528SYuandongliang    Current design: Reuse the duplicate parts of the original nine sets of registers,
224c4a59f19SYuandongliang    calculate the common high bits last_stage_pc_higher of brtarget and jmptarget,
225c4a59f19SYuandongliang    and the high bits last_stage_pc_middle that need to be added and subtracted from each other,
226c08d3528SYuandongliang    and then concatenate them according to the carry situation to obtain brtarget and jmptarget
227c08d3528SYuandongliang    */
228c08d3528SYuandongliang    val h_br                = pc(VAddrBits - 1,  BR_OFFSET_LEN + 1)
229c08d3528SYuandongliang    val higher_br           = Wire(UInt((VAddrBits - BR_OFFSET_LEN - 1).W))
230c08d3528SYuandongliang    val higher_plus_one_br  = Wire(UInt((VAddrBits - BR_OFFSET_LEN - 1).W))
231c08d3528SYuandongliang    val higher_minus_one_br = Wire(UInt((VAddrBits - BR_OFFSET_LEN - 1).W))
232c08d3528SYuandongliang    val h_tail                = pc(VAddrBits - 1,  JMP_OFFSET_LEN + 1)
233c08d3528SYuandongliang    val higher_tail           = Wire(UInt((VAddrBits - JMP_OFFSET_LEN - 1).W))
234c08d3528SYuandongliang    val higher_plus_one_tail  = Wire(UInt((VAddrBits - JMP_OFFSET_LEN - 1).W))
235c08d3528SYuandongliang    val higher_minus_one_tail = Wire(UInt((VAddrBits - JMP_OFFSET_LEN - 1).W))
236c08d3528SYuandongliang    if (last_stage.isDefined) {
237c08d3528SYuandongliang      val last_stage_pc = last_stage.get._1
238c08d3528SYuandongliang      val stage_en = last_stage.get._2
239c08d3528SYuandongliang      val last_stage_pc_higher = RegEnable(last_stage_pc(VAddrBits - 1, JMP_OFFSET_LEN + 1), stage_en)
240c08d3528SYuandongliang      val last_stage_pc_middle = RegEnable(last_stage_pc(JMP_OFFSET_LEN, BR_OFFSET_LEN + 1), stage_en)
241c08d3528SYuandongliang      val last_stage_pc_higher_plus_one  = RegEnable(last_stage_pc(VAddrBits - 1, JMP_OFFSET_LEN + 1) + 1.U, stage_en)
242c08d3528SYuandongliang      val last_stage_pc_higher_minus_one = RegEnable(last_stage_pc(VAddrBits - 1, JMP_OFFSET_LEN + 1) - 1.U, stage_en)
243c08d3528SYuandongliang      val last_stage_pc_middle_plus_one  = RegEnable(Cat(0.U(1.W), last_stage_pc(JMP_OFFSET_LEN, BR_OFFSET_LEN + 1)) + 1.U, stage_en)
244c08d3528SYuandongliang      val last_stage_pc_middle_minus_one = RegEnable(Cat(0.U(1.W), last_stage_pc(JMP_OFFSET_LEN, BR_OFFSET_LEN + 1)) - 1.U, stage_en)
245c08d3528SYuandongliang
246c08d3528SYuandongliang      higher_br := Cat(last_stage_pc_higher, last_stage_pc_middle)
247c08d3528SYuandongliang      higher_plus_one_br := Mux(
248c08d3528SYuandongliang          last_stage_pc_middle_plus_one(JMP_OFFSET_LEN - BR_OFFSET_LEN),
249c08d3528SYuandongliang          Cat(last_stage_pc_higher_plus_one, last_stage_pc_middle_plus_one(JMP_OFFSET_LEN - BR_OFFSET_LEN-1, 0)),
250c08d3528SYuandongliang          Cat(last_stage_pc_higher, last_stage_pc_middle_plus_one(JMP_OFFSET_LEN - BR_OFFSET_LEN-1, 0)))
251c08d3528SYuandongliang      higher_minus_one_br := Mux(
252c08d3528SYuandongliang          last_stage_pc_middle_minus_one(JMP_OFFSET_LEN - BR_OFFSET_LEN),
253c08d3528SYuandongliang          Cat(last_stage_pc_higher_minus_one, last_stage_pc_middle_minus_one(JMP_OFFSET_LEN - BR_OFFSET_LEN-1, 0)),
254c08d3528SYuandongliang          Cat(last_stage_pc_higher, last_stage_pc_middle_minus_one(JMP_OFFSET_LEN - BR_OFFSET_LEN-1, 0)))
255c08d3528SYuandongliang
256c08d3528SYuandongliang      higher_tail := last_stage_pc_higher
257c08d3528SYuandongliang      higher_plus_one_tail := last_stage_pc_higher_plus_one
258c08d3528SYuandongliang      higher_minus_one_tail := last_stage_pc_higher_minus_one
259c08d3528SYuandongliang    }else{
260c08d3528SYuandongliang      higher_br := h_br
261c08d3528SYuandongliang      higher_plus_one_br := h_br + 1.U
262c08d3528SYuandongliang      higher_minus_one_br := h_br - 1.U
263c08d3528SYuandongliang      higher_tail := h_tail
264c08d3528SYuandongliang      higher_plus_one_tail := h_tail + 1.U
265c08d3528SYuandongliang      higher_minus_one_tail := h_tail - 1.U
266c08d3528SYuandongliang    }
267c08d3528SYuandongliang    val br_slots_targets = VecInit(brSlots.map(s =>
268c08d3528SYuandongliang      Cat(
269c08d3528SYuandongliang          Mux1H(Seq(
270c08d3528SYuandongliang            (s.tarStat === TAR_OVF, higher_plus_one_br),
271c08d3528SYuandongliang            (s.tarStat === TAR_UDF, higher_minus_one_br),
272c08d3528SYuandongliang            (s.tarStat === TAR_FIT, higher_br),
273c08d3528SYuandongliang          )),
274c08d3528SYuandongliang          s.lower(s.offsetLen-1, 0), 0.U(1.W)
275c08d3528SYuandongliang        )
276c08d3528SYuandongliang    ))
277c08d3528SYuandongliang    val tail_target = Wire(UInt(VAddrBits.W))
278c08d3528SYuandongliang    if(tailSlot.subOffsetLen.isDefined){
279c08d3528SYuandongliang      tail_target := Mux(tailSlot.sharing,
280c08d3528SYuandongliang        Cat(
281c08d3528SYuandongliang          Mux1H(Seq(
282c08d3528SYuandongliang            (tailSlot.tarStat === TAR_OVF, higher_plus_one_br),
283c08d3528SYuandongliang            (tailSlot.tarStat === TAR_UDF, higher_minus_one_br),
284c08d3528SYuandongliang            (tailSlot.tarStat === TAR_FIT, higher_br),
285c08d3528SYuandongliang          )),
286c08d3528SYuandongliang          tailSlot.lower(tailSlot.subOffsetLen.get-1, 0), 0.U(1.W)
287c08d3528SYuandongliang        ),
288c08d3528SYuandongliang        Cat(
289c08d3528SYuandongliang          Mux1H(Seq(
290c08d3528SYuandongliang            (tailSlot.tarStat === TAR_OVF, higher_plus_one_tail),
291c08d3528SYuandongliang            (tailSlot.tarStat === TAR_UDF, higher_minus_one_tail),
292c08d3528SYuandongliang            (tailSlot.tarStat === TAR_FIT, higher_tail),
293c08d3528SYuandongliang          )),
294c08d3528SYuandongliang          tailSlot.lower(tailSlot.offsetLen-1, 0), 0.U(1.W)
295c08d3528SYuandongliang        )
296c08d3528SYuandongliang      )
297c08d3528SYuandongliang    }else{
298c08d3528SYuandongliang      tail_target := Cat(
299c08d3528SYuandongliang          Mux1H(Seq(
300c08d3528SYuandongliang            (tailSlot.tarStat === TAR_OVF, higher_plus_one_tail),
301c08d3528SYuandongliang            (tailSlot.tarStat === TAR_UDF, higher_minus_one_tail),
302c08d3528SYuandongliang            (tailSlot.tarStat === TAR_FIT, higher_tail),
303c08d3528SYuandongliang          )),
304c08d3528SYuandongliang          tailSlot.lower(tailSlot.offsetLen-1, 0), 0.U(1.W)
305c08d3528SYuandongliang        )
306c08d3528SYuandongliang    }
307c08d3528SYuandongliang
308c08d3528SYuandongliang    br_slots_targets.map(t => require(t.getWidth == VAddrBits))
309c08d3528SYuandongliang    require(tail_target.getWidth == VAddrBits)
310c08d3528SYuandongliang    val targets = VecInit(br_slots_targets :+ tail_target)
311c08d3528SYuandongliang    targets
312bf358e08SLingrui98  }
31309c6f1ddSLingrui98
314eeb5ff92SLingrui98  def getOffsetVec = VecInit(brSlots.map(_.offset) :+ tailSlot.offset)
31547c003a9SEaston Man  def getFallThrough(pc: UInt, last_stage_entry: Option[Tuple2[FTBEntry, Bool]] = None) = {
31647c003a9SEaston Man    if (last_stage_entry.isDefined) {
31747c003a9SEaston Man      var stashed_carry = RegEnable(last_stage_entry.get._1.carry, last_stage_entry.get._2)
31847c003a9SEaston Man      getFallThroughAddr(pc, stashed_carry, pftAddr)
31947c003a9SEaston Man    } else {
32047c003a9SEaston Man      getFallThroughAddr(pc, carry, pftAddr)
32147c003a9SEaston Man    }
32247c003a9SEaston Man  }
32347c003a9SEaston Man
324eeb5ff92SLingrui98  def hasBr(offset: UInt) =
325eeb5ff92SLingrui98    brSlots.map{ s => s.valid && s.offset <= offset}.reduce(_||_) ||
326b37e4b45SLingrui98    (tailSlot.valid && tailSlot.offset <= offset && tailSlot.sharing)
32709c6f1ddSLingrui98
328eeb5ff92SLingrui98  def getBrMaskByOffset(offset: UInt) =
329b37e4b45SLingrui98    brSlots.map{ s => s.valid && s.offset <= offset } :+
330b37e4b45SLingrui98    (tailSlot.valid && tailSlot.offset <= offset && tailSlot.sharing)
331eeb5ff92SLingrui98
332eeb5ff92SLingrui98  def getBrRecordedVec(offset: UInt) = {
333eeb5ff92SLingrui98    VecInit(
334b37e4b45SLingrui98      brSlots.map(s => s.valid && s.offset === offset) :+
335b37e4b45SLingrui98      (tailSlot.valid && tailSlot.offset === offset && tailSlot.sharing)
336eeb5ff92SLingrui98    )
33709c6f1ddSLingrui98  }
33809c6f1ddSLingrui98
339eeb5ff92SLingrui98  def brIsSaved(offset: UInt) = getBrRecordedVec(offset).reduce(_||_)
340eeb5ff92SLingrui98
341eeb5ff92SLingrui98  def brValids = {
342eeb5ff92SLingrui98    VecInit(
343b37e4b45SLingrui98      brSlots.map(_.valid) :+ (tailSlot.valid && tailSlot.sharing)
344eeb5ff92SLingrui98    )
345eeb5ff92SLingrui98  }
346eeb5ff92SLingrui98
347eeb5ff92SLingrui98  def noEmptySlotForNewBr = {
348b37e4b45SLingrui98    VecInit(brSlots.map(_.valid) :+ tailSlot.valid).reduce(_&&_)
349eeb5ff92SLingrui98  }
350eeb5ff92SLingrui98
351eeb5ff92SLingrui98  def newBrCanNotInsert(offset: UInt) = {
352b37e4b45SLingrui98    val lastSlotForBr = tailSlot
353eeb5ff92SLingrui98    lastSlotForBr.valid && lastSlotForBr.offset < offset
354eeb5ff92SLingrui98  }
355eeb5ff92SLingrui98
356eeb5ff92SLingrui98  def jmpValid = {
357b37e4b45SLingrui98    tailSlot.valid && !tailSlot.sharing
358eeb5ff92SLingrui98  }
359eeb5ff92SLingrui98
360eeb5ff92SLingrui98  def brOffset = {
361b37e4b45SLingrui98    VecInit(brSlots.map(_.offset) :+ tailSlot.offset)
362eeb5ff92SLingrui98  }
363eeb5ff92SLingrui98
364fd3aa057SYuandongliang  def entryConsistent(that: FTBEntry) = {
365fd3aa057SYuandongliang    val validDiff     = this.valid === that.valid
366fd3aa057SYuandongliang    val brSlotsDiffSeq  : IndexedSeq[Bool] =
367fd3aa057SYuandongliang      this.brSlots.zip(that.brSlots).map{
368fd3aa057SYuandongliang        case(x, y) => x.slotConsistent(y)
369fd3aa057SYuandongliang      }
370fd3aa057SYuandongliang    val tailSlotDiff  = this.tailSlot.slotConsistent(that.tailSlot)
371fd3aa057SYuandongliang    val pftAddrDiff   = this.pftAddr === that.pftAddr
372fd3aa057SYuandongliang    val carryDiff     = this.carry   === that.carry
373fd3aa057SYuandongliang    val isCallDiff    = this.isCall  === that.isCall
374fd3aa057SYuandongliang    val isRetDiff     = this.isRet   === that.isRet
375fd3aa057SYuandongliang    val isJalrDiff    = this.isJalr  === that.isJalr
376fd3aa057SYuandongliang    val lastMayBeRviCallDiff = this.last_may_be_rvi_call === that.last_may_be_rvi_call
377fd3aa057SYuandongliang    val alwaysTakenDiff : IndexedSeq[Bool] =
378fd3aa057SYuandongliang      this.always_taken.zip(that.always_taken).map{
379fd3aa057SYuandongliang        case(x, y) => x === y
380fd3aa057SYuandongliang      }
381fd3aa057SYuandongliang    VecInit(
382fd3aa057SYuandongliang      validDiff,
383fd3aa057SYuandongliang      brSlotsDiffSeq.reduce(_&&_),
384fd3aa057SYuandongliang      tailSlotDiff,
385fd3aa057SYuandongliang      pftAddrDiff,
386fd3aa057SYuandongliang      carryDiff,
387fd3aa057SYuandongliang      isCallDiff,
388fd3aa057SYuandongliang      isRetDiff,
389fd3aa057SYuandongliang      isJalrDiff,
390fd3aa057SYuandongliang      lastMayBeRviCallDiff,
391fd3aa057SYuandongliang      alwaysTakenDiff.reduce(_&&_)
392fd3aa057SYuandongliang    ).reduce(_&&_)
393fd3aa057SYuandongliang  }
394fd3aa057SYuandongliang
39509c6f1ddSLingrui98  def display(cond: Bool): Unit = {
39609c6f1ddSLingrui98    XSDebug(cond, p"-----------FTB entry----------- \n")
39709c6f1ddSLingrui98    XSDebug(cond, p"v=${valid}\n")
39809c6f1ddSLingrui98    for(i <- 0 until numBr) {
399eeb5ff92SLingrui98      XSDebug(cond, p"[br$i]: v=${allSlotsForBr(i).valid}, offset=${allSlotsForBr(i).offset}," +
400eeb5ff92SLingrui98        p"lower=${Hexadecimal(allSlotsForBr(i).lower)}\n")
40109c6f1ddSLingrui98    }
402eeb5ff92SLingrui98    XSDebug(cond, p"[tailSlot]: v=${tailSlot.valid}, offset=${tailSlot.offset}," +
403eeb5ff92SLingrui98      p"lower=${Hexadecimal(tailSlot.lower)}, sharing=${tailSlot.sharing}}\n")
40409c6f1ddSLingrui98    XSDebug(cond, p"pftAddr=${Hexadecimal(pftAddr)}, carry=$carry\n")
40509c6f1ddSLingrui98    XSDebug(cond, p"isCall=$isCall, isRet=$isRet, isjalr=$isJalr\n")
406f4ebc4b2SLingrui98    XSDebug(cond, p"last_may_be_rvi_call=$last_may_be_rvi_call\n")
40709c6f1ddSLingrui98    XSDebug(cond, p"------------------------------- \n")
40809c6f1ddSLingrui98  }
40909c6f1ddSLingrui98
41009c6f1ddSLingrui98}
41109c6f1ddSLingrui98
41209c6f1ddSLingrui98class FTBEntryWithTag(implicit p: Parameters) extends XSBundle with FTBParams with BPUUtils {
41309c6f1ddSLingrui98  val entry = new FTBEntry
41409c6f1ddSLingrui98  val tag = UInt(tagSize.W)
41509c6f1ddSLingrui98  def display(cond: Bool): Unit = {
416eeb5ff92SLingrui98    entry.display(cond)
417eeb5ff92SLingrui98    XSDebug(cond, p"tag is ${Hexadecimal(tag)}\n------------------------------- \n")
41809c6f1ddSLingrui98  }
41909c6f1ddSLingrui98}
42009c6f1ddSLingrui98
42109c6f1ddSLingrui98class FTBMeta(implicit p: Parameters) extends XSBundle with FTBParams {
422bb09c7feSzoujr  val writeWay = UInt(log2Ceil(numWays).W)
42309c6f1ddSLingrui98  val hit = Bool()
4241bc6e9c8SLingrui98  val pred_cycle = if (!env.FPGAPlatform) Some(UInt(64.W)) else None
42509c6f1ddSLingrui98}
42609c6f1ddSLingrui98
42709c6f1ddSLingrui98object FTBMeta {
42809c6f1ddSLingrui98  def apply(writeWay: UInt, hit: Bool, pred_cycle: UInt)(implicit p: Parameters): FTBMeta = {
42909c6f1ddSLingrui98    val e = Wire(new FTBMeta)
43009c6f1ddSLingrui98    e.writeWay := writeWay
43109c6f1ddSLingrui98    e.hit := hit
4321bc6e9c8SLingrui98    e.pred_cycle.map(_ := pred_cycle)
43309c6f1ddSLingrui98    e
43409c6f1ddSLingrui98  }
43509c6f1ddSLingrui98}
43609c6f1ddSLingrui98
437c6bf0bffSzoujr// class UpdateQueueEntry(implicit p: Parameters) extends XSBundle with FTBParams {
438c6bf0bffSzoujr//   val pc = UInt(VAddrBits.W)
439c6bf0bffSzoujr//   val ftb_entry = new FTBEntry
440c6bf0bffSzoujr//   val hit = Bool()
441c6bf0bffSzoujr//   val hit_way = UInt(log2Ceil(numWays).W)
442c6bf0bffSzoujr// }
443c6bf0bffSzoujr//
444c6bf0bffSzoujr// object UpdateQueueEntry {
445c6bf0bffSzoujr//   def apply(pc: UInt, fe: FTBEntry, hit: Bool, hit_way: UInt)(implicit p: Parameters): UpdateQueueEntry = {
446c6bf0bffSzoujr//     val e = Wire(new UpdateQueueEntry)
447c6bf0bffSzoujr//     e.pc := pc
448c6bf0bffSzoujr//     e.ftb_entry := fe
449c6bf0bffSzoujr//     e.hit := hit
450c6bf0bffSzoujr//     e.hit_way := hit_way
451c6bf0bffSzoujr//     e
452c6bf0bffSzoujr//   }
453c6bf0bffSzoujr// }
454c6bf0bffSzoujr
455*d4885a3fSEaston Man
456*d4885a3fSEaston Manclass FTBTableAddr(val idxBits: Int, val banks: Int, val skewedBits: Int)(implicit p: Parameters) extends XSBundle {
457*d4885a3fSEaston Man  val addr = new TableAddr(idxBits, banks)
458*d4885a3fSEaston Man  def getIdx(x: UInt) = addr.getIdx(x) ^ Cat(addr.getTag(x), addr.getIdx(x))(idxBits + skewedBits - 1, skewedBits)
459*d4885a3fSEaston Man  def getTag(x: UInt) = addr.getTag(x)
460*d4885a3fSEaston Man}
461*d4885a3fSEaston Man
4621ca0e4f3SYinan Xuclass FTB(implicit p: Parameters) extends BasePredictor with FTBParams with BPUUtils
4631ca0e4f3SYinan Xu  with HasCircularQueuePtrHelper with HasPerfEvents {
46409c6f1ddSLingrui98  override val meta_size = WireInit(0.U.asTypeOf(new FTBMeta)).getWidth
46509c6f1ddSLingrui98
466*d4885a3fSEaston Man  val ftbAddr = new FTBTableAddr(log2Up(numSets), 1, 3)
46709c6f1ddSLingrui98
46809c6f1ddSLingrui98  class FTBBank(val numSets: Int, val nWays: Int) extends XSModule with BPUUtils {
46909c6f1ddSLingrui98    val io = IO(new Bundle {
4705371700eSzoujr      val s1_fire = Input(Bool())
47109c6f1ddSLingrui98
47209c6f1ddSLingrui98      // when ftb hit, read_hits.valid is true, and read_hits.bits is OH of hit way
47309c6f1ddSLingrui98      // when ftb not hit, read_hits.valid is false, and read_hits is OH of allocWay
474bb09c7feSzoujr      // val read_hits = Valid(Vec(numWays, Bool()))
4751c8d9e26Szoujr      val req_pc = Flipped(DecoupledIO(UInt(VAddrBits.W)))
4761c8d9e26Szoujr      val read_resp = Output(new FTBEntry)
477bb09c7feSzoujr      val read_hits = Valid(UInt(log2Ceil(numWays).W))
47809c6f1ddSLingrui98
479fd3aa057SYuandongliang      val read_multi_entry = Output(new FTBEntry)
480fd3aa057SYuandongliang      val read_multi_hits = Valid(UInt(log2Ceil(numWays).W))
481fd3aa057SYuandongliang
4821c8d9e26Szoujr      val u_req_pc = Flipped(DecoupledIO(UInt(VAddrBits.W)))
4831c8d9e26Szoujr      val update_hits = Valid(UInt(log2Ceil(numWays).W))
4841c8d9e26Szoujr      val update_access = Input(Bool())
48509c6f1ddSLingrui98
48609c6f1ddSLingrui98      val update_pc = Input(UInt(VAddrBits.W))
48709c6f1ddSLingrui98      val update_write_data = Flipped(Valid(new FTBEntryWithTag))
488c6bf0bffSzoujr      val update_write_way = Input(UInt(log2Ceil(numWays).W))
489c6bf0bffSzoujr      val update_write_alloc = Input(Bool())
49009c6f1ddSLingrui98    })
49109c6f1ddSLingrui98
49236638515SEaston Man    // Extract holdRead logic to fix bug that update read override predict read result
49336638515SEaston Man    val ftb = Module(new SRAMTemplate(new FTBEntryWithTag, set = numSets, way = numWays, shouldReset = true, holdRead = false, singlePort = true))
49436638515SEaston Man    val ftb_r_entries = ftb.io.r.resp.data.map(_.entry)
49509c6f1ddSLingrui98
49636638515SEaston Man    val pred_rdata   = HoldUnless(ftb.io.r.resp.data, RegNext(io.req_pc.valid && !io.update_access))
49736638515SEaston Man    ftb.io.r.req.valid := io.req_pc.valid || io.u_req_pc.valid // io.s0_fire
49836638515SEaston Man    ftb.io.r.req.bits.setIdx := Mux(io.u_req_pc.valid, ftbAddr.getIdx(io.u_req_pc.bits), ftbAddr.getIdx(io.req_pc.bits)) // s0_idx
4991c8d9e26Szoujr
5001c8d9e26Szoujr    assert(!(io.req_pc.valid && io.u_req_pc.valid))
50109c6f1ddSLingrui98
50236638515SEaston Man    io.req_pc.ready := ftb.io.r.req.ready
50336638515SEaston Man    io.u_req_pc.ready := ftb.io.r.req.ready
50409c6f1ddSLingrui98
50509c6f1ddSLingrui98    val req_tag = RegEnable(ftbAddr.getTag(io.req_pc.bits)(tagSize-1, 0), io.req_pc.valid)
506ac3f6f25Szoujr    val req_idx = RegEnable(ftbAddr.getIdx(io.req_pc.bits), io.req_pc.valid)
50709c6f1ddSLingrui98
5081c8d9e26Szoujr    val u_req_tag = RegEnable(ftbAddr.getTag(io.u_req_pc.bits)(tagSize-1, 0), io.u_req_pc.valid)
50909c6f1ddSLingrui98
5101c8d9e26Szoujr    val read_entries = pred_rdata.map(_.entry)
5111c8d9e26Szoujr    val read_tags    = pred_rdata.map(_.tag)
5121c8d9e26Szoujr
5131c8d9e26Szoujr    val total_hits = VecInit((0 until numWays).map(b => read_tags(b) === req_tag && read_entries(b).valid && io.s1_fire))
51409c6f1ddSLingrui98    val hit = total_hits.reduce(_||_)
515bb09c7feSzoujr    // val hit_way_1h = VecInit(PriorityEncoderOH(total_hits))
516ab890bfeSLingrui98    val hit_way = OHToUInt(total_hits)
51709c6f1ddSLingrui98
518fd3aa057SYuandongliang    //There may be two hits in the four paths of the ftbBank, and the OHToUInt will fail.
519fd3aa057SYuandongliang    //If there is a redirect in s2 at this time, the wrong FTBEntry will be used to calculate the target,
520fd3aa057SYuandongliang    //resulting in an address error and affecting performance.
521fd3aa057SYuandongliang    //The solution is to select a hit entry during multi hit as the entry for s2.
522fd3aa057SYuandongliang    //Considering timing, use this entry in s3 and trigger s3-redirect.
523fd3aa057SYuandongliang    val total_hits_reg = RegEnable(total_hits, io.s1_fire)
524fd3aa057SYuandongliang    val read_entries_reg = read_entries.map(w => RegEnable(w, io.s1_fire))
525fd3aa057SYuandongliang
526fd3aa057SYuandongliang    val multi_hit = VecInit((0 until numWays).map{
527fd3aa057SYuandongliang      i => (0 until numWays).map(j => {
528fd3aa057SYuandongliang        if(i < j) total_hits_reg(i) && total_hits_reg(j)
529fd3aa057SYuandongliang        else false.B
530fd3aa057SYuandongliang      }).reduce(_||_)
531fd3aa057SYuandongliang    }).reduce(_||_)
532fd3aa057SYuandongliang    val multi_way = PriorityMux(Seq.tabulate(numWays)(i => ((total_hits_reg(i)) -> i.asUInt(log2Ceil(numWays).W))))
533fd3aa057SYuandongliang    val multi_hit_selectEntry = PriorityMux(Seq.tabulate(numWays)(i => ((total_hits_reg(i)) -> read_entries_reg(i))))
534fd3aa057SYuandongliang
5351c8d9e26Szoujr    val u_total_hits = VecInit((0 until numWays).map(b =>
53636638515SEaston Man        ftb.io.r.resp.data(b).tag === u_req_tag && ftb.io.r.resp.data(b).entry.valid && RegNext(io.update_access)))
5371c8d9e26Szoujr    val u_hit = u_total_hits.reduce(_||_)
5381c8d9e26Szoujr    // val hit_way_1h = VecInit(PriorityEncoderOH(total_hits))
539ab890bfeSLingrui98    val u_hit_way = OHToUInt(u_total_hits)
5401c8d9e26Szoujr
541ccd953deSSteve Gou    // assert(PopCount(total_hits) === 1.U || PopCount(total_hits) === 0.U)
542ccd953deSSteve Gou    // assert(PopCount(u_total_hits) === 1.U || PopCount(u_total_hits) === 0.U)
543ccd953deSSteve Gou    for (n <- 1 to numWays) {
544ccd953deSSteve Gou      XSPerfAccumulate(f"ftb_pred_${n}_way_hit", PopCount(total_hits) === n.U)
545ccd953deSSteve Gou      XSPerfAccumulate(f"ftb_update_${n}_way_hit", PopCount(u_total_hits) === n.U)
546ccd953deSSteve Gou    }
54709c6f1ddSLingrui98
548ac3f6f25Szoujr    val replacer = ReplacementPolicy.fromString(Some("setplru"), numWays, numSets)
549c6bf0bffSzoujr    // val allocWriteWay = replacer.way(req_idx)
55009c6f1ddSLingrui98
551ac3f6f25Szoujr    val touch_set = Seq.fill(1)(Wire(UInt(log2Ceil(numSets).W)))
552ac3f6f25Szoujr    val touch_way = Seq.fill(1)(Wire(Valid(UInt(log2Ceil(numWays).W))))
553ac3f6f25Szoujr
554a788562dSSteve Gou    val write_set = Wire(UInt(log2Ceil(numSets).W))
555a788562dSSteve Gou    val write_way = Wire(Valid(UInt(log2Ceil(numWays).W)))
556ac3f6f25Szoujr
557a788562dSSteve Gou    val read_set = Wire(UInt(log2Ceil(numSets).W))
558a788562dSSteve Gou    val read_way = Wire(Valid(UInt(log2Ceil(numWays).W)))
559a788562dSSteve Gou
560a788562dSSteve Gou    read_set := req_idx
561a788562dSSteve Gou    read_way.valid := hit
562a788562dSSteve Gou    read_way.bits  := hit_way
563a788562dSSteve Gou
56421bd6001SEaston Man    // Read replacer access is postponed for 1 cycle
56521bd6001SEaston Man    // this helps timing
56621bd6001SEaston Man    touch_set(0) := Mux(write_way.valid, write_set, RegNext(read_set))
56721bd6001SEaston Man    touch_way(0).valid := write_way.valid || RegNext(read_way.valid)
56821bd6001SEaston Man    touch_way(0).bits := Mux(write_way.valid, write_way.bits, RegNext(read_way.bits))
569ac3f6f25Szoujr
570c6bf0bffSzoujr    replacer.access(touch_set, touch_way)
571c6bf0bffSzoujr
57221bd6001SEaston Man    // Select the update allocate way
57321bd6001SEaston Man    // Selection logic:
57421bd6001SEaston Man    //    1. if any entries within the same index is not valid, select it
57521bd6001SEaston Man    //    2. if all entries is valid, use replacer
57602f21c16SLingrui98    def allocWay(valids: UInt, idx: UInt): UInt = {
57709c6f1ddSLingrui98      if (numWays > 1) {
57809c6f1ddSLingrui98        val w = Wire(UInt(log2Up(numWays).W))
57909c6f1ddSLingrui98        val valid = WireInit(valids.andR)
5805371700eSzoujr        w := Mux(valid, replacer.way(idx), PriorityEncoder(~valids))
58109c6f1ddSLingrui98        w
58209c6f1ddSLingrui98      } else {
58302f21c16SLingrui98        val w = WireInit(0.U(log2Up(numWays).W))
58409c6f1ddSLingrui98        w
58509c6f1ddSLingrui98      }
58609c6f1ddSLingrui98    }
58709c6f1ddSLingrui98
588ab890bfeSLingrui98    io.read_resp := Mux1H(total_hits, read_entries) // Mux1H
58909c6f1ddSLingrui98    io.read_hits.valid := hit
5905371700eSzoujr    io.read_hits.bits := hit_way
59109c6f1ddSLingrui98
592fd3aa057SYuandongliang    io.read_multi_entry := multi_hit_selectEntry
593fd3aa057SYuandongliang    io.read_multi_hits.valid := multi_hit
594fd3aa057SYuandongliang    io.read_multi_hits.bits := multi_way
595fd3aa057SYuandongliang
5961c8d9e26Szoujr    io.update_hits.valid := u_hit
5971c8d9e26Szoujr    io.update_hits.bits := u_hit_way
5981c8d9e26Szoujr
59909c6f1ddSLingrui98    // Update logic
60009c6f1ddSLingrui98    val u_valid = io.update_write_data.valid
60109c6f1ddSLingrui98    val u_data = io.update_write_data.bits
60209c6f1ddSLingrui98    val u_idx = ftbAddr.getIdx(io.update_pc)
60302f21c16SLingrui98    val allocWriteWay = allocWay(RegNext(VecInit(ftb_r_entries.map(_.valid))).asUInt, u_idx)
60402f21c16SLingrui98    val u_way = Mux(io.update_write_alloc, allocWriteWay, io.update_write_way)
60502f21c16SLingrui98    val u_mask = UIntToOH(u_way)
606c6bf0bffSzoujr
607c6bf0bffSzoujr    for (i <- 0 until numWays) {
60802f21c16SLingrui98      XSPerfAccumulate(f"ftb_replace_way$i", u_valid && io.update_write_alloc && u_way === i.U)
60902f21c16SLingrui98      XSPerfAccumulate(f"ftb_replace_way${i}_has_empty", u_valid && io.update_write_alloc && !ftb_r_entries.map(_.valid).reduce(_&&_) && u_way === i.U)
6105371700eSzoujr      XSPerfAccumulate(f"ftb_hit_way$i", hit && !io.update_access && hit_way === i.U)
611c6bf0bffSzoujr    }
61209c6f1ddSLingrui98
61336638515SEaston Man    ftb.io.w.apply(u_valid, u_data, u_idx, u_mask)
614eeb5ff92SLingrui98
615a788562dSSteve Gou    // for replacer
616f4e1af07SLingrui98    write_set := u_idx
617f4e1af07SLingrui98    write_way.valid := u_valid
618f4e1af07SLingrui98    write_way.bits := Mux(io.update_write_alloc, allocWriteWay, io.update_write_way)
619a788562dSSteve Gou
620eeb5ff92SLingrui98    // print hit entry info
62136638515SEaston Man    Mux1H(total_hits, ftb.io.r.resp.data).display(true.B)
62209c6f1ddSLingrui98  } // FTBBank
62309c6f1ddSLingrui98
624fd3aa057SYuandongliang  //FTB switch register & temporary storage of fauftb prediction results
625fd3aa057SYuandongliang  val s0_close_ftb_req = RegInit(false.B)
626fd3aa057SYuandongliang  val s1_close_ftb_req = RegEnable(s0_close_ftb_req, false.B, io.s0_fire(0))
627fd3aa057SYuandongliang  val s2_close_ftb_req = RegEnable(s1_close_ftb_req, false.B, io.s1_fire(0))
628fd3aa057SYuandongliang  val s2_fauftb_ftb_entry_dup = io.s1_fire.map(f => RegEnable(io.fauftb_entry_in, f))
629fd3aa057SYuandongliang  val s2_fauftb_ftb_entry_hit_dup = io.s1_fire.map(f => RegEnable(io.fauftb_entry_hit_in, f))
630fd3aa057SYuandongliang
63109c6f1ddSLingrui98  val ftbBank = Module(new FTBBank(numSets, numWays))
63209c6f1ddSLingrui98
633fd3aa057SYuandongliang  //for close ftb read_req
634fd3aa057SYuandongliang  ftbBank.io.req_pc.valid := io.s0_fire(0) && !s0_close_ftb_req
635adc0b8dfSGuokai Chen  ftbBank.io.req_pc.bits := s0_pc_dup(0)
63609c6f1ddSLingrui98
637fd3aa057SYuandongliang  val s2_multi_hit = ftbBank.io.read_multi_hits.valid && io.s2_fire(0)
638fd3aa057SYuandongliang  val s2_multi_hit_way = ftbBank.io.read_multi_hits.bits
639fd3aa057SYuandongliang  val s2_multi_hit_entry = ftbBank.io.read_multi_entry
640fd3aa057SYuandongliang  val s2_multi_hit_enable = s2_multi_hit && io.s2_redirect(0)
641fd3aa057SYuandongliang  XSPerfAccumulate("ftb_s2_multi_hit", s2_multi_hit)
642fd3aa057SYuandongliang  XSPerfAccumulate("ftb_s2_multi_hit_enable", s2_multi_hit_enable)
643adc0b8dfSGuokai Chen
644fd3aa057SYuandongliang  //After closing ftb, the entry output from s2 is the entry of FauFTB cached in s1
645fd3aa057SYuandongliang  val btb_enable_dup = dup(RegNext(io.ctrl.btb_enable))
646fd3aa057SYuandongliang  val s1_read_resp = Mux(s1_close_ftb_req, io.fauftb_entry_in, ftbBank.io.read_resp)
647fd3aa057SYuandongliang  val s2_ftbBank_dup = io.s1_fire.map(f => RegEnable(ftbBank.io.read_resp, f))
648fd3aa057SYuandongliang  val s2_ftb_entry_dup = dup(0.U.asTypeOf(new FTBEntry))
649fd3aa057SYuandongliang  for(((s2_fauftb_entry, s2_ftbBank_entry), s2_ftb_entry) <-
650fd3aa057SYuandongliang    s2_fauftb_ftb_entry_dup zip s2_ftbBank_dup zip s2_ftb_entry_dup){
651fd3aa057SYuandongliang      s2_ftb_entry := Mux(s2_close_ftb_req, s2_fauftb_entry, s2_ftbBank_entry)
652fd3aa057SYuandongliang  }
653fd3aa057SYuandongliang  val s3_ftb_entry_dup  = io.s2_fire.zip(s2_ftb_entry_dup).map {case (f, e) => RegEnable(Mux(s2_multi_hit_enable, s2_multi_hit_entry, e), f)}
6549402431eSmy-mayfly  val real_s2_ftb_entry = Mux(s2_multi_hit_enable, s2_multi_hit_entry, s2_ftb_entry_dup(0))
6559402431eSmy-mayfly  val real_s2_pc        = s2_pc_dup(0).getAddr()
6569402431eSmy-mayfly  val real_s2_startLower          = Cat(0.U(1.W),    real_s2_pc(instOffsetBits+log2Ceil(PredictWidth)-1, instOffsetBits))
6579402431eSmy-mayfly  val real_s2_endLowerwithCarry   = Cat(real_s2_ftb_entry.carry, real_s2_ftb_entry.pftAddr)
6589402431eSmy-mayfly  val real_s2_fallThroughErr      = real_s2_startLower >= real_s2_endLowerwithCarry || real_s2_endLowerwithCarry > (real_s2_startLower + (PredictWidth).U)
659a1c30bb9Smy-mayfly  val real_s3_fallThroughErr_dup  = io.s2_fire.map {f => RegEnable(real_s2_fallThroughErr, f)}
660fd3aa057SYuandongliang
661fd3aa057SYuandongliang  //After closing ftb, the hit output from s2 is the hit of FauFTB cached in s1.
662fd3aa057SYuandongliang  //s1_hit is the ftbBank hit.
663fd3aa057SYuandongliang  val s1_hit = Mux(s1_close_ftb_req, false.B, ftbBank.io.read_hits.valid && io.ctrl.btb_enable)
664fd3aa057SYuandongliang  val s2_ftb_hit_dup = io.s1_fire.map(f => RegEnable(s1_hit, 0.B, f))
665fd3aa057SYuandongliang  val s2_hit_dup = dup(0.U.asTypeOf(Bool()))
666fd3aa057SYuandongliang  for(((s2_fauftb_hit, s2_ftb_hit), s2_hit) <-
667fd3aa057SYuandongliang    s2_fauftb_ftb_entry_hit_dup zip s2_ftb_hit_dup zip s2_hit_dup){
668fd3aa057SYuandongliang      s2_hit := Mux(s2_close_ftb_req, s2_fauftb_hit, s2_ftb_hit)
669fd3aa057SYuandongliang  }
670a1c30bb9Smy-mayfly  val s3_hit_dup = io.s2_fire.zip(s2_hit_dup).map {case (f, h) => RegEnable(Mux(s2_multi_hit_enable, s2_multi_hit, h), 0.B, f)}
6719402431eSmy-mayfly  val s3_multi_hit_dup = io.s2_fire.map(f => RegEnable(s2_multi_hit_enable,f))
672fd3aa057SYuandongliang  val writeWay = Mux(s1_close_ftb_req, 0.U, ftbBank.io.read_hits.bits)
673fd3aa057SYuandongliang  val s2_ftb_meta = RegEnable(FTBMeta(writeWay.asUInt, s1_hit, GTimer()).asUInt, io.s1_fire(0))
674fd3aa057SYuandongliang  val s2_multi_hit_meta = FTBMeta(s2_multi_hit_way.asUInt, s2_multi_hit, GTimer()).asUInt
675fd3aa057SYuandongliang
676fd3aa057SYuandongliang  //Consistent count of entries for fauftb and ftb
677fd3aa057SYuandongliang  val fauftb_ftb_entry_consistent_counter = RegInit(0.U(FTBCLOSE_THRESHOLD_SZ.W))
678fd3aa057SYuandongliang  val fauftb_ftb_entry_consistent = s2_fauftb_ftb_entry_dup(0).entryConsistent(s2_ftbBank_dup(0))
679fd3aa057SYuandongliang
680fd3aa057SYuandongliang  //if close ftb_req, the counter need keep
681fd3aa057SYuandongliang  when(io.s2_fire(0) && s2_fauftb_ftb_entry_hit_dup(0) && s2_ftb_hit_dup(0) ){
682fd3aa057SYuandongliang    fauftb_ftb_entry_consistent_counter := Mux(fauftb_ftb_entry_consistent, fauftb_ftb_entry_consistent_counter + 1.U, 0.U)
683fd3aa057SYuandongliang  } .elsewhen(io.s2_fire(0) && !s2_fauftb_ftb_entry_hit_dup(0) && s2_ftb_hit_dup(0) ){
684fd3aa057SYuandongliang    fauftb_ftb_entry_consistent_counter := 0.U
685fd3aa057SYuandongliang  }
686fd3aa057SYuandongliang
687fd3aa057SYuandongliang  when((fauftb_ftb_entry_consistent_counter >= FTBCLOSE_THRESHOLD) && io.s0_fire(0)){
688fd3aa057SYuandongliang    s0_close_ftb_req := true.B
689fd3aa057SYuandongliang  }
690fd3aa057SYuandongliang
691fd3aa057SYuandongliang  //Clear counter during false_hit or ifuRedirect
692fd3aa057SYuandongliang  val ftb_false_hit = WireInit(false.B)
693fd3aa057SYuandongliang  val needReopen = s0_close_ftb_req && (ftb_false_hit || io.redirectFromIFU)
694fd3aa057SYuandongliang  ftb_false_hit := io.update.valid && io.update.bits.false_hit
695fd3aa057SYuandongliang  when(needReopen){
696fd3aa057SYuandongliang    fauftb_ftb_entry_consistent_counter := 0.U
697fd3aa057SYuandongliang    s0_close_ftb_req := false.B
698fd3aa057SYuandongliang  }
699fd3aa057SYuandongliang
700fd3aa057SYuandongliang  val s2_close_consistent = s2_fauftb_ftb_entry_dup(0).entryConsistent(s2_ftb_entry_dup(0))
701fd3aa057SYuandongliang  val s2_not_close_consistent = s2_ftbBank_dup(0).entryConsistent(s2_ftb_entry_dup(0))
702fd3aa057SYuandongliang
703fd3aa057SYuandongliang  when(s2_close_ftb_req && io.s2_fire(0)){
704fd3aa057SYuandongliang    assert(s2_close_consistent, s"Entry inconsistency after ftb req is closed!")
705fd3aa057SYuandongliang  }.elsewhen(!s2_close_ftb_req &&  io.s2_fire(0)){
706fd3aa057SYuandongliang    assert(s2_not_close_consistent, s"Entry inconsistency after ftb req is not closed!")
707fd3aa057SYuandongliang  }
708fd3aa057SYuandongliang
709fd3aa057SYuandongliang  val  reopenCounter = !s1_close_ftb_req && s2_close_ftb_req &&  io.s2_fire(0)
710fd3aa057SYuandongliang  val  falseHitReopenCounter = ftb_false_hit && s1_close_ftb_req
711fd3aa057SYuandongliang  XSPerfAccumulate("ftb_req_reopen_counter", reopenCounter)
712fd3aa057SYuandongliang  XSPerfAccumulate("false_hit_reopen_Counter", falseHitReopenCounter)
713fd3aa057SYuandongliang  XSPerfAccumulate("ifuRedirec_needReopen",s1_close_ftb_req && io.redirectFromIFU)
714fd3aa057SYuandongliang  XSPerfAccumulate("this_cycle_is_close",s2_close_ftb_req && io.s2_fire(0))
715fd3aa057SYuandongliang  XSPerfAccumulate("this_cycle_is_open",!s2_close_ftb_req && io.s2_fire(0))
71609c6f1ddSLingrui98
71709c6f1ddSLingrui98  // io.out.bits.resp := RegEnable(io.in.bits.resp_in(0), 0.U.asTypeOf(new BranchPredictionResp), io.s1_fire)
718c2d1ec7dSLingrui98  io.out := io.in.bits.resp_in(0)
71909c6f1ddSLingrui98
720fd3aa057SYuandongliang  io.out.s2.full_pred.map {case fp => fp.multiHit := false.B}
721fd3aa057SYuandongliang
722adc0b8dfSGuokai Chen  io.out.s2.full_pred.zip(s2_hit_dup).map {case (fp, h) => fp.hit := h}
723adc0b8dfSGuokai Chen  for (full_pred & s2_ftb_entry & s2_pc & s1_pc & s1_fire <-
724adc0b8dfSGuokai Chen    io.out.s2.full_pred zip s2_ftb_entry_dup zip s2_pc_dup zip s1_pc_dup zip io.s1_fire) {
72547c003a9SEaston Man      full_pred.fromFtbEntry(s2_ftb_entry,
726ae21bd31SEaston Man        s2_pc.getAddr(),
72747c003a9SEaston Man        // Previous stage meta for better timing
72847c003a9SEaston Man        Some(s1_pc, s1_fire),
729fd3aa057SYuandongliang        Some(s1_read_resp, s1_fire)
73047c003a9SEaston Man      )
731adc0b8dfSGuokai Chen  }
73209c6f1ddSLingrui98
733adc0b8dfSGuokai Chen  io.out.s3.full_pred.zip(s3_hit_dup).map {case (fp, h) => fp.hit := h}
7349402431eSmy-mayfly  io.out.s3.full_pred.zip(s3_multi_hit_dup).map {case (fp, m) => fp.multiHit := m}
735adc0b8dfSGuokai Chen  for (full_pred & s3_ftb_entry & s3_pc & s2_pc & s2_fire <-
736adc0b8dfSGuokai Chen    io.out.s3.full_pred zip s3_ftb_entry_dup zip s3_pc_dup zip s2_pc_dup zip io.s2_fire)
737ae21bd31SEaston Man      full_pred.fromFtbEntry(s3_ftb_entry, s3_pc.getAddr(), Some((s2_pc.getAddr(), s2_fire)))
738cb4f77ceSLingrui98
739a1c30bb9Smy-mayfly  // Overwrite the fallThroughErr value
740a1c30bb9Smy-mayfly  io.out.s3.full_pred.zipWithIndex.map {case(fp, i) => fp.fallThroughErr := real_s3_fallThroughErr_dup(i)}
741a1c30bb9Smy-mayfly
742adc0b8dfSGuokai Chen  io.out.last_stage_ftb_entry := s3_ftb_entry_dup(0)
743fd3aa057SYuandongliang  io.out.last_stage_meta := RegEnable(Mux(s2_multi_hit_enable, s2_multi_hit_meta, s2_ftb_meta), io.s2_fire(0))
744c4a59f19SYuandongliang  io.out.s1_ftbCloseReq := s1_close_ftb_req
745c4a59f19SYuandongliang  io.out.s1_uftbHit := io.fauftb_entry_hit_in
746c4a59f19SYuandongliang  val s1_uftbHasIndirect = io.fauftb_entry_in.jmpValid &&
747c4a59f19SYuandongliang    io.fauftb_entry_in.isJalr && !io.fauftb_entry_in.isRet // uFTB determines that it's real JALR, RET and JAL are excluded
748c4a59f19SYuandongliang  io.out.s1_uftbHasIndirect := s1_uftbHasIndirect
74909c6f1ddSLingrui98
75009c6f1ddSLingrui98  // always taken logic
75109c6f1ddSLingrui98  for (i <- 0 until numBr) {
752adc0b8dfSGuokai Chen    for (out_fp & in_fp & s2_hit & s2_ftb_entry <-
753adc0b8dfSGuokai Chen      io.out.s2.full_pred zip io.in.bits.resp_in(0).s2.full_pred zip s2_hit_dup zip s2_ftb_entry_dup)
754adc0b8dfSGuokai Chen      out_fp.br_taken_mask(i) := in_fp.br_taken_mask(i) || s2_hit && s2_ftb_entry.always_taken(i)
755adc0b8dfSGuokai Chen    for (out_fp & in_fp & s3_hit & s3_ftb_entry <-
756adc0b8dfSGuokai Chen      io.out.s3.full_pred zip io.in.bits.resp_in(0).s3.full_pred zip s3_hit_dup zip s3_ftb_entry_dup)
757adc0b8dfSGuokai Chen      out_fp.br_taken_mask(i) := in_fp.br_taken_mask(i) || s3_hit && s3_ftb_entry.always_taken(i)
75809c6f1ddSLingrui98  }
75909c6f1ddSLingrui98
76009c6f1ddSLingrui98  // Update logic
76102f21c16SLingrui98  val update = io.update.bits
762c6bf0bffSzoujr
76309c6f1ddSLingrui98  val u_meta = update.meta.asTypeOf(new FTBMeta)
76402f21c16SLingrui98  val u_valid = io.update.valid && !io.update.bits.old_entry
765bb09c7feSzoujr
7667af6acb0SEaston Man  val (_, delay2_pc) = DelayNWithValid(update.pc, u_valid, 2)
7677af6acb0SEaston Man  val (_, delay2_entry) = DelayNWithValid(update.ftb_entry, u_valid, 2)
768bb09c7feSzoujr
76902f21c16SLingrui98
770c6bf0bffSzoujr  val update_now = u_valid && u_meta.hit
77102f21c16SLingrui98  val update_need_read = u_valid && !u_meta.hit
77202f21c16SLingrui98  // stall one more cycle because we use a whole cycle to do update read tag hit
77302f21c16SLingrui98  io.s1_ready := ftbBank.io.req_pc.ready && !(update_need_read) && !RegNext(update_need_read)
774c6bf0bffSzoujr
77502f21c16SLingrui98  ftbBank.io.u_req_pc.valid := update_need_read
7761c8d9e26Szoujr  ftbBank.io.u_req_pc.bits := update.pc
777bb09c7feSzoujr
778bb09c7feSzoujr
77909c6f1ddSLingrui98
78009c6f1ddSLingrui98  val ftb_write = Wire(new FTBEntryWithTag)
78102f21c16SLingrui98  ftb_write.entry := Mux(update_now, update.ftb_entry, delay2_entry)
78202f21c16SLingrui98  ftb_write.tag   := ftbAddr.getTag(Mux(update_now, update.pc, delay2_pc))(tagSize-1, 0)
78309c6f1ddSLingrui98
78402f21c16SLingrui98  val write_valid = update_now || DelayN(u_valid && !u_meta.hit, 2)
785fd3aa057SYuandongliang  val write_pc    = Mux(update_now, update.pc, delay2_pc)
786c6bf0bffSzoujr
787c6bf0bffSzoujr  ftbBank.io.update_write_data.valid := write_valid
78809c6f1ddSLingrui98  ftbBank.io.update_write_data.bits := ftb_write
789fd3aa057SYuandongliang  ftbBank.io.update_pc          := write_pc
79002f21c16SLingrui98  ftbBank.io.update_write_way   := Mux(update_now, u_meta.writeWay, RegNext(ftbBank.io.update_hits.bits)) // use it one cycle later
79102f21c16SLingrui98  ftbBank.io.update_write_alloc := Mux(update_now, false.B, RegNext(!ftbBank.io.update_hits.valid)) // use it one cycle later
7921c8d9e26Szoujr  ftbBank.io.update_access := u_valid && !u_meta.hit
793adc0b8dfSGuokai Chen  ftbBank.io.s1_fire := io.s1_fire(0)
79409c6f1ddSLingrui98
795fd3aa057SYuandongliang  val ftb_write_fallThrough = ftb_write.entry.getFallThrough(write_pc)
796fd3aa057SYuandongliang  when(write_valid){
797fd3aa057SYuandongliang    assert(write_pc + (FetchWidth * 4).U >= ftb_write_fallThrough, s"FTB write_entry fallThrough address error!")
798fd3aa057SYuandongliang  }
799fd3aa057SYuandongliang
800adc0b8dfSGuokai Chen  XSDebug("req_v=%b, req_pc=%x, ready=%b (resp at next cycle)\n", io.s0_fire(0), s0_pc_dup(0), ftbBank.io.req_pc.ready)
801adc0b8dfSGuokai Chen  XSDebug("s2_hit=%b, hit_way=%b\n", s2_hit_dup(0), writeWay.asUInt)
802eeb5ff92SLingrui98  XSDebug("s2_br_taken_mask=%b, s2_real_taken_mask=%b\n",
803adc0b8dfSGuokai Chen    io.in.bits.resp_in(0).s2.full_pred(0).br_taken_mask.asUInt, io.out.s2.full_pred(0).real_slot_taken_mask().asUInt)
804adc0b8dfSGuokai Chen  XSDebug("s2_target=%x\n", io.out.s2.getTarget(0))
80509c6f1ddSLingrui98
806adc0b8dfSGuokai Chen  s2_ftb_entry_dup(0).display(true.B)
80709c6f1ddSLingrui98
808adc0b8dfSGuokai Chen  XSPerfAccumulate("ftb_read_hits", RegNext(io.s0_fire(0)) && s1_hit)
809adc0b8dfSGuokai Chen  XSPerfAccumulate("ftb_read_misses", RegNext(io.s0_fire(0)) && !s1_hit)
81009c6f1ddSLingrui98
81102f21c16SLingrui98  XSPerfAccumulate("ftb_commit_hits", io.update.valid && u_meta.hit)
81202f21c16SLingrui98  XSPerfAccumulate("ftb_commit_misses", io.update.valid && !u_meta.hit)
81309c6f1ddSLingrui98
81409c6f1ddSLingrui98  XSPerfAccumulate("ftb_update_req", io.update.valid)
81509c6f1ddSLingrui98  XSPerfAccumulate("ftb_update_ignored", io.update.valid && io.update.bits.old_entry)
81609c6f1ddSLingrui98  XSPerfAccumulate("ftb_updated", u_valid)
817cd365d4cSrvcoresjw
8184813e060SLingrui98  override val perfEvents = Seq(
819adc0b8dfSGuokai Chen    ("ftb_commit_hits            ", io.update.valid  &&  u_meta.hit),
820adc0b8dfSGuokai Chen    ("ftb_commit_misses          ", io.update.valid  && !u_meta.hit),
821cd365d4cSrvcoresjw  )
8221ca0e4f3SYinan Xu  generatePerfEvent()
82309c6f1ddSLingrui98}
824