xref: /XiangShan/src/main/scala/xiangshan/frontend/FTB.scala (revision cf7d6b7a1a781c73aeb87de112de2e7fe5ea3b7c)
109c6f1ddSLingrui98/***************************************************************************************
209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory
409c6f1ddSLingrui98*
509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2.
609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2.
709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at:
809c6f1ddSLingrui98*          http://license.coscl.org.cn/MulanPSL2
909c6f1ddSLingrui98*
1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1309c6f1ddSLingrui98*
1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details.
1509c6f1ddSLingrui98***************************************************************************************/
1609c6f1ddSLingrui98
1709c6f1ddSLingrui98package xiangshan.frontend
1809c6f1ddSLingrui98
1909c6f1ddSLingrui98import chisel3._
2009c6f1ddSLingrui98import chisel3.util._
21*cf7d6b7aSMuziimport org.chipsalliance.cde.config.Parameters
22eeb5ff92SLingrui98import os.copy
23*cf7d6b7aSMuziimport scala.{Tuple2 => &}
24*cf7d6b7aSMuziimport scala.math.min
25*cf7d6b7aSMuziimport utility._
26*cf7d6b7aSMuziimport utils._
27*cf7d6b7aSMuziimport xiangshan._
2809c6f1ddSLingrui98
2909c6f1ddSLingrui98trait FTBParams extends HasXSParameter with HasBPUConst {
30b37e4b45SLingrui98  val numEntries = FtbSize
31b37e4b45SLingrui98  val numWays    = FtbWays
3209c6f1ddSLingrui98  val numSets    = numEntries / numWays // 512
3309c6f1ddSLingrui98  val tagSize    = 20
3409c6f1ddSLingrui98
3509c6f1ddSLingrui98  val TAR_STAT_SZ = 2
3609c6f1ddSLingrui98  def TAR_FIT     = 0.U(TAR_STAT_SZ.W)
3709c6f1ddSLingrui98  def TAR_OVF     = 1.U(TAR_STAT_SZ.W)
3809c6f1ddSLingrui98  def TAR_UDF     = 2.U(TAR_STAT_SZ.W)
3909c6f1ddSLingrui98
40bf358e08SLingrui98  def BR_OFFSET_LEN  = 12
41bf358e08SLingrui98  def JMP_OFFSET_LEN = 20
42fd3aa057SYuandongliang
43fd3aa057SYuandongliang  def FTBCLOSE_THRESHOLD_SZ = log2Ceil(500)
44fd3aa057SYuandongliang  def FTBCLOSE_THRESHOLD    = 500.U(FTBCLOSE_THRESHOLD_SZ.W) // can be modified
4509c6f1ddSLingrui98}
4609c6f1ddSLingrui98
47deb3a97eSGao-Zeyuclass FtbSlot_FtqMem(implicit p: Parameters) extends XSBundle with FTBParams {
48deb3a97eSGao-Zeyu  val offset  = UInt(log2Ceil(PredictWidth).W)
49deb3a97eSGao-Zeyu  val sharing = Bool()
50deb3a97eSGao-Zeyu  val valid   = Bool()
51deb3a97eSGao-Zeyu}
52deb3a97eSGao-Zeyu
53*cf7d6b7aSMuziclass FtbSlot(val offsetLen: Int, val subOffsetLen: Option[Int] = None)(implicit p: Parameters) extends FtbSlot_FtqMem
54*cf7d6b7aSMuzi    with FTBParams {
55b30c10d6SLingrui98  if (subOffsetLen.isDefined) {
56b30c10d6SLingrui98    require(subOffsetLen.get <= offsetLen)
57b30c10d6SLingrui98  }
58eeb5ff92SLingrui98  val lower   = UInt(offsetLen.W)
59eeb5ff92SLingrui98  val tarStat = UInt(TAR_STAT_SZ.W)
6009c6f1ddSLingrui98
61eeb5ff92SLingrui98  def setLowerStatByTarget(pc: UInt, target: UInt, isShare: Boolean) = {
62eeb5ff92SLingrui98    def getTargetStatByHigher(pc_higher: UInt, target_higher: UInt) =
63*cf7d6b7aSMuzi      Mux(target_higher > pc_higher, TAR_OVF, Mux(target_higher < pc_higher, TAR_UDF, TAR_FIT))
64eeb5ff92SLingrui98    def getLowerByTarget(target: UInt, offsetLen: Int) = target(offsetLen, 1)
65b30c10d6SLingrui98    val offLen        = if (isShare) this.subOffsetLen.get else this.offsetLen
66eeb5ff92SLingrui98    val pc_higher     = pc(VAddrBits - 1, offLen + 1)
67eeb5ff92SLingrui98    val target_higher = target(VAddrBits - 1, offLen + 1)
68eeb5ff92SLingrui98    val stat          = getTargetStatByHigher(pc_higher, target_higher)
69eeb5ff92SLingrui98    val lower         = ZeroExt(getLowerByTarget(target, offLen), this.offsetLen)
70eeb5ff92SLingrui98    this.lower   := lower
71eeb5ff92SLingrui98    this.tarStat := stat
72eeb5ff92SLingrui98    this.sharing := isShare.B
73eeb5ff92SLingrui98  }
7409c6f1ddSLingrui98
75b30c10d6SLingrui98  def getTarget(pc: UInt, last_stage: Option[Tuple2[UInt, Bool]] = None) = {
76*cf7d6b7aSMuzi    def getTarget(offLen: Int)(pc: UInt, lower: UInt, stat: UInt, last_stage: Option[Tuple2[UInt, Bool]] = None) = {
77b30c10d6SLingrui98      val h                = pc(VAddrBits - 1, offLen + 1)
78b30c10d6SLingrui98      val higher           = Wire(UInt((VAddrBits - offLen - 1).W))
79b30c10d6SLingrui98      val higher_plus_one  = Wire(UInt((VAddrBits - offLen - 1).W))
80b30c10d6SLingrui98      val higher_minus_one = Wire(UInt((VAddrBits - offLen - 1).W))
8147c003a9SEaston Man
8247c003a9SEaston Man      // Switch between previous stage pc and current stage pc
8347c003a9SEaston Man      // Give flexibility for timing
84b30c10d6SLingrui98      if (last_stage.isDefined) {
85b30c10d6SLingrui98        val last_stage_pc   = last_stage.get._1
86b30c10d6SLingrui98        val last_stage_pc_h = last_stage_pc(VAddrBits - 1, offLen + 1)
87b30c10d6SLingrui98        val stage_en        = last_stage.get._2
88b30c10d6SLingrui98        higher           := RegEnable(last_stage_pc_h, stage_en)
89b30c10d6SLingrui98        higher_plus_one  := RegEnable(last_stage_pc_h + 1.U, stage_en)
90b30c10d6SLingrui98        higher_minus_one := RegEnable(last_stage_pc_h - 1.U, stage_en)
91b30c10d6SLingrui98      } else {
92b30c10d6SLingrui98        higher           := h
93b30c10d6SLingrui98        higher_plus_one  := h + 1.U
94b30c10d6SLingrui98        higher_minus_one := h - 1.U
95b30c10d6SLingrui98      }
96eeb5ff92SLingrui98      val target =
97eeb5ff92SLingrui98        Cat(
98b30c10d6SLingrui98          Mux1H(Seq(
99b30c10d6SLingrui98            (stat === TAR_OVF, higher_plus_one),
100b30c10d6SLingrui98            (stat === TAR_UDF, higher_minus_one),
101*cf7d6b7aSMuzi            (stat === TAR_FIT, higher)
102b30c10d6SLingrui98          )),
103*cf7d6b7aSMuzi          lower(offLen - 1, 0),
104*cf7d6b7aSMuzi          0.U(1.W)
105eeb5ff92SLingrui98        )
106eeb5ff92SLingrui98      require(target.getWidth == VAddrBits)
107eeb5ff92SLingrui98      require(offLen != 0)
108eeb5ff92SLingrui98      target
109eeb5ff92SLingrui98    }
110b30c10d6SLingrui98    if (subOffsetLen.isDefined)
111*cf7d6b7aSMuzi      Mux(
112*cf7d6b7aSMuzi        sharing,
113b30c10d6SLingrui98        getTarget(subOffsetLen.get)(pc, lower, tarStat, last_stage),
114b30c10d6SLingrui98        getTarget(offsetLen)(pc, lower, tarStat, last_stage)
115eeb5ff92SLingrui98      )
116eeb5ff92SLingrui98    else
117b30c10d6SLingrui98      getTarget(offsetLen)(pc, lower, tarStat, last_stage)
118eeb5ff92SLingrui98  }
119eeb5ff92SLingrui98  def fromAnotherSlot(that: FtbSlot) = {
120eeb5ff92SLingrui98    require(
121b30c10d6SLingrui98      this.offsetLen > that.offsetLen && this.subOffsetLen.map(_ == that.offsetLen).getOrElse(true) ||
122eeb5ff92SLingrui98        this.offsetLen == that.offsetLen
123eeb5ff92SLingrui98    )
124eeb5ff92SLingrui98    this.offset  := that.offset
125eeb5ff92SLingrui98    this.tarStat := that.tarStat
126b30c10d6SLingrui98    this.sharing := (this.offsetLen > that.offsetLen && that.offsetLen == this.subOffsetLen.get).B
127eeb5ff92SLingrui98    this.valid   := that.valid
128eeb5ff92SLingrui98    this.lower   := ZeroExt(that.lower, this.offsetLen)
129eeb5ff92SLingrui98  }
130eeb5ff92SLingrui98
131*cf7d6b7aSMuzi  def slotConsistent(that: FtbSlot) =
132fd3aa057SYuandongliang    VecInit(
133fd3aa057SYuandongliang      this.offset === that.offset,
134fd3aa057SYuandongliang      this.lower === that.lower,
135fd3aa057SYuandongliang      this.tarStat === that.tarStat,
136fd3aa057SYuandongliang      this.sharing === that.sharing,
137fd3aa057SYuandongliang      this.valid === that.valid
138fd3aa057SYuandongliang    ).reduce(_ && _)
139fd3aa057SYuandongliang
140eeb5ff92SLingrui98}
141eeb5ff92SLingrui98
142deb3a97eSGao-Zeyuclass FTBEntry_part(implicit p: Parameters) extends XSBundle with FTBParams with BPUUtils {
143deb3a97eSGao-Zeyu  val isCall = Bool()
144deb3a97eSGao-Zeyu  val isRet  = Bool()
145deb3a97eSGao-Zeyu  val isJalr = Bool()
146deb3a97eSGao-Zeyu
147deb3a97eSGao-Zeyu  def isJal = !isJalr
148deb3a97eSGao-Zeyu}
149deb3a97eSGao-Zeyu
150deb3a97eSGao-Zeyuclass FTBEntry_FtqMem(implicit p: Parameters) extends FTBEntry_part with FTBParams with BPUUtils {
151deb3a97eSGao-Zeyu
152deb3a97eSGao-Zeyu  val brSlots  = Vec(numBrSlot, new FtbSlot_FtqMem)
153deb3a97eSGao-Zeyu  val tailSlot = new FtbSlot_FtqMem
154deb3a97eSGao-Zeyu
155*cf7d6b7aSMuzi  def jmpValid =
156deb3a97eSGao-Zeyu    tailSlot.valid && !tailSlot.sharing
157deb3a97eSGao-Zeyu
158*cf7d6b7aSMuzi  def getBrRecordedVec(offset: UInt) =
159deb3a97eSGao-Zeyu    VecInit(
160deb3a97eSGao-Zeyu      brSlots.map(s => s.valid && s.offset === offset) :+
161deb3a97eSGao-Zeyu        (tailSlot.valid && tailSlot.offset === offset && tailSlot.sharing)
162deb3a97eSGao-Zeyu    )
163deb3a97eSGao-Zeyu
164deb3a97eSGao-Zeyu  def brIsSaved(offset: UInt) = getBrRecordedVec(offset).reduce(_ || _)
165deb3a97eSGao-Zeyu
166deb3a97eSGao-Zeyu  def getBrMaskByOffset(offset: UInt) =
167*cf7d6b7aSMuzi    brSlots.map { s =>
168*cf7d6b7aSMuzi      s.valid && s.offset <= offset
169*cf7d6b7aSMuzi    } :+
170deb3a97eSGao-Zeyu      (tailSlot.valid && tailSlot.offset <= offset && tailSlot.sharing)
171deb3a97eSGao-Zeyu
172deb3a97eSGao-Zeyu  def newBrCanNotInsert(offset: UInt) = {
173deb3a97eSGao-Zeyu    val lastSlotForBr = tailSlot
174deb3a97eSGao-Zeyu    lastSlotForBr.valid && lastSlotForBr.offset < offset
175deb3a97eSGao-Zeyu  }
176deb3a97eSGao-Zeyu
177deb3a97eSGao-Zeyu}
178deb3a97eSGao-Zeyu
179deb3a97eSGao-Zeyuclass FTBEntry(implicit p: Parameters) extends FTBEntry_part with FTBParams with BPUUtils {
180eeb5ff92SLingrui98
181eeb5ff92SLingrui98  val valid = Bool()
182eeb5ff92SLingrui98
183eeb5ff92SLingrui98  val brSlots = Vec(numBrSlot, new FtbSlot(BR_OFFSET_LEN))
184eeb5ff92SLingrui98
185b30c10d6SLingrui98  val tailSlot = new FtbSlot(JMP_OFFSET_LEN, Some(BR_OFFSET_LEN))
18609c6f1ddSLingrui98
18709c6f1ddSLingrui98  // Partial Fall-Through Address
188a60a2901SLingrui98  val pftAddr = UInt(log2Up(PredictWidth).W)
18909c6f1ddSLingrui98  val carry   = Bool()
19009c6f1ddSLingrui98
191f4ebc4b2SLingrui98  val last_may_be_rvi_call = Bool()
19209c6f1ddSLingrui98
19309c6f1ddSLingrui98  val always_taken = Vec(numBr, Bool())
19409c6f1ddSLingrui98
195eeb5ff92SLingrui98  def getSlotForBr(idx: Int): FtbSlot = {
196b37e4b45SLingrui98    require(idx <= numBr - 1)
197b37e4b45SLingrui98    (idx, numBr) match {
198b37e4b45SLingrui98      case (i, n) if i == n - 1 => this.tailSlot
199eeb5ff92SLingrui98      case _                    => this.brSlots(idx)
20009c6f1ddSLingrui98    }
20109c6f1ddSLingrui98  }
202*cf7d6b7aSMuzi  def allSlotsForBr =
203eeb5ff92SLingrui98    (0 until numBr).map(getSlotForBr(_))
20409c6f1ddSLingrui98  def setByBrTarget(brIdx: Int, pc: UInt, target: UInt) = {
205eeb5ff92SLingrui98    val slot = getSlotForBr(brIdx)
206b37e4b45SLingrui98    slot.setLowerStatByTarget(pc, target, brIdx == numBr - 1)
20709c6f1ddSLingrui98  }
208*cf7d6b7aSMuzi  def setByJmpTarget(pc: UInt, target: UInt) =
209eeb5ff92SLingrui98    this.tailSlot.setLowerStatByTarget(pc, target, false)
21009c6f1ddSLingrui98
211b30c10d6SLingrui98  def getTargetVec(pc: UInt, last_stage: Option[Tuple2[UInt, Bool]] = None) = {
212c08d3528SYuandongliang    /*
213c08d3528SYuandongliang    Previous design: Use the getTarget function of FTBSlot to calculate three sets of targets separately;
214c08d3528SYuandongliang    During this process, nine sets of registers will be generated to register the values of the higher plus one minus one
215c08d3528SYuandongliang    Current design: Reuse the duplicate parts of the original nine sets of registers,
216c4a59f19SYuandongliang    calculate the common high bits last_stage_pc_higher of brtarget and jmptarget,
217c4a59f19SYuandongliang    and the high bits last_stage_pc_middle that need to be added and subtracted from each other,
218c08d3528SYuandongliang    and then concatenate them according to the carry situation to obtain brtarget and jmptarget
219c08d3528SYuandongliang     */
220c08d3528SYuandongliang    val h_br                  = pc(VAddrBits - 1, BR_OFFSET_LEN + 1)
221c08d3528SYuandongliang    val higher_br             = Wire(UInt((VAddrBits - BR_OFFSET_LEN - 1).W))
222c08d3528SYuandongliang    val higher_plus_one_br    = Wire(UInt((VAddrBits - BR_OFFSET_LEN - 1).W))
223c08d3528SYuandongliang    val higher_minus_one_br   = Wire(UInt((VAddrBits - BR_OFFSET_LEN - 1).W))
224c08d3528SYuandongliang    val h_tail                = pc(VAddrBits - 1, JMP_OFFSET_LEN + 1)
225c08d3528SYuandongliang    val higher_tail           = Wire(UInt((VAddrBits - JMP_OFFSET_LEN - 1).W))
226c08d3528SYuandongliang    val higher_plus_one_tail  = Wire(UInt((VAddrBits - JMP_OFFSET_LEN - 1).W))
227c08d3528SYuandongliang    val higher_minus_one_tail = Wire(UInt((VAddrBits - JMP_OFFSET_LEN - 1).W))
228c08d3528SYuandongliang    if (last_stage.isDefined) {
229c08d3528SYuandongliang      val last_stage_pc                  = last_stage.get._1
230c08d3528SYuandongliang      val stage_en                       = last_stage.get._2
231c08d3528SYuandongliang      val last_stage_pc_higher           = RegEnable(last_stage_pc(VAddrBits - 1, JMP_OFFSET_LEN + 1), stage_en)
232c08d3528SYuandongliang      val last_stage_pc_middle           = RegEnable(last_stage_pc(JMP_OFFSET_LEN, BR_OFFSET_LEN + 1), stage_en)
233c08d3528SYuandongliang      val last_stage_pc_higher_plus_one  = RegEnable(last_stage_pc(VAddrBits - 1, JMP_OFFSET_LEN + 1) + 1.U, stage_en)
234c08d3528SYuandongliang      val last_stage_pc_higher_minus_one = RegEnable(last_stage_pc(VAddrBits - 1, JMP_OFFSET_LEN + 1) - 1.U, stage_en)
235*cf7d6b7aSMuzi      val last_stage_pc_middle_plus_one =
236*cf7d6b7aSMuzi        RegEnable(Cat(0.U(1.W), last_stage_pc(JMP_OFFSET_LEN, BR_OFFSET_LEN + 1)) + 1.U, stage_en)
237*cf7d6b7aSMuzi      val last_stage_pc_middle_minus_one =
238*cf7d6b7aSMuzi        RegEnable(Cat(0.U(1.W), last_stage_pc(JMP_OFFSET_LEN, BR_OFFSET_LEN + 1)) - 1.U, stage_en)
239c08d3528SYuandongliang
240c08d3528SYuandongliang      higher_br := Cat(last_stage_pc_higher, last_stage_pc_middle)
241c08d3528SYuandongliang      higher_plus_one_br := Mux(
242c08d3528SYuandongliang        last_stage_pc_middle_plus_one(JMP_OFFSET_LEN - BR_OFFSET_LEN),
243c08d3528SYuandongliang        Cat(last_stage_pc_higher_plus_one, last_stage_pc_middle_plus_one(JMP_OFFSET_LEN - BR_OFFSET_LEN - 1, 0)),
244*cf7d6b7aSMuzi        Cat(last_stage_pc_higher, last_stage_pc_middle_plus_one(JMP_OFFSET_LEN - BR_OFFSET_LEN - 1, 0))
245*cf7d6b7aSMuzi      )
246c08d3528SYuandongliang      higher_minus_one_br := Mux(
247c08d3528SYuandongliang        last_stage_pc_middle_minus_one(JMP_OFFSET_LEN - BR_OFFSET_LEN),
248c08d3528SYuandongliang        Cat(last_stage_pc_higher_minus_one, last_stage_pc_middle_minus_one(JMP_OFFSET_LEN - BR_OFFSET_LEN - 1, 0)),
249*cf7d6b7aSMuzi        Cat(last_stage_pc_higher, last_stage_pc_middle_minus_one(JMP_OFFSET_LEN - BR_OFFSET_LEN - 1, 0))
250*cf7d6b7aSMuzi      )
251c08d3528SYuandongliang
252c08d3528SYuandongliang      higher_tail           := last_stage_pc_higher
253c08d3528SYuandongliang      higher_plus_one_tail  := last_stage_pc_higher_plus_one
254c08d3528SYuandongliang      higher_minus_one_tail := last_stage_pc_higher_minus_one
255c08d3528SYuandongliang    } else {
256c08d3528SYuandongliang      higher_br             := h_br
257c08d3528SYuandongliang      higher_plus_one_br    := h_br + 1.U
258c08d3528SYuandongliang      higher_minus_one_br   := h_br - 1.U
259c08d3528SYuandongliang      higher_tail           := h_tail
260c08d3528SYuandongliang      higher_plus_one_tail  := h_tail + 1.U
261c08d3528SYuandongliang      higher_minus_one_tail := h_tail - 1.U
262c08d3528SYuandongliang    }
263c08d3528SYuandongliang    val br_slots_targets = VecInit(brSlots.map(s =>
264c08d3528SYuandongliang      Cat(
265c08d3528SYuandongliang        Mux1H(Seq(
266c08d3528SYuandongliang          (s.tarStat === TAR_OVF, higher_plus_one_br),
267c08d3528SYuandongliang          (s.tarStat === TAR_UDF, higher_minus_one_br),
268*cf7d6b7aSMuzi          (s.tarStat === TAR_FIT, higher_br)
269c08d3528SYuandongliang        )),
270*cf7d6b7aSMuzi        s.lower(s.offsetLen - 1, 0),
271*cf7d6b7aSMuzi        0.U(1.W)
272c08d3528SYuandongliang      )
273c08d3528SYuandongliang    ))
274c08d3528SYuandongliang    val tail_target = Wire(UInt(VAddrBits.W))
275c08d3528SYuandongliang    if (tailSlot.subOffsetLen.isDefined) {
276*cf7d6b7aSMuzi      tail_target := Mux(
277*cf7d6b7aSMuzi        tailSlot.sharing,
278c08d3528SYuandongliang        Cat(
279c08d3528SYuandongliang          Mux1H(Seq(
280c08d3528SYuandongliang            (tailSlot.tarStat === TAR_OVF, higher_plus_one_br),
281c08d3528SYuandongliang            (tailSlot.tarStat === TAR_UDF, higher_minus_one_br),
282*cf7d6b7aSMuzi            (tailSlot.tarStat === TAR_FIT, higher_br)
283c08d3528SYuandongliang          )),
284*cf7d6b7aSMuzi          tailSlot.lower(tailSlot.subOffsetLen.get - 1, 0),
285*cf7d6b7aSMuzi          0.U(1.W)
286c08d3528SYuandongliang        ),
287c08d3528SYuandongliang        Cat(
288c08d3528SYuandongliang          Mux1H(Seq(
289c08d3528SYuandongliang            (tailSlot.tarStat === TAR_OVF, higher_plus_one_tail),
290c08d3528SYuandongliang            (tailSlot.tarStat === TAR_UDF, higher_minus_one_tail),
291*cf7d6b7aSMuzi            (tailSlot.tarStat === TAR_FIT, higher_tail)
292c08d3528SYuandongliang          )),
293*cf7d6b7aSMuzi          tailSlot.lower(tailSlot.offsetLen - 1, 0),
294*cf7d6b7aSMuzi          0.U(1.W)
295c08d3528SYuandongliang        )
296c08d3528SYuandongliang      )
297c08d3528SYuandongliang    } else {
298c08d3528SYuandongliang      tail_target := Cat(
299c08d3528SYuandongliang        Mux1H(Seq(
300c08d3528SYuandongliang          (tailSlot.tarStat === TAR_OVF, higher_plus_one_tail),
301c08d3528SYuandongliang          (tailSlot.tarStat === TAR_UDF, higher_minus_one_tail),
302*cf7d6b7aSMuzi          (tailSlot.tarStat === TAR_FIT, higher_tail)
303c08d3528SYuandongliang        )),
304*cf7d6b7aSMuzi        tailSlot.lower(tailSlot.offsetLen - 1, 0),
305*cf7d6b7aSMuzi        0.U(1.W)
306c08d3528SYuandongliang      )
307c08d3528SYuandongliang    }
308c08d3528SYuandongliang
309c08d3528SYuandongliang    br_slots_targets.map(t => require(t.getWidth == VAddrBits))
310c08d3528SYuandongliang    require(tail_target.getWidth == VAddrBits)
311c08d3528SYuandongliang    val targets = VecInit(br_slots_targets :+ tail_target)
312c08d3528SYuandongliang    targets
313bf358e08SLingrui98  }
31409c6f1ddSLingrui98
315eeb5ff92SLingrui98  def getOffsetVec = VecInit(brSlots.map(_.offset) :+ tailSlot.offset)
316*cf7d6b7aSMuzi  def getFallThrough(pc: UInt, last_stage_entry: Option[Tuple2[FTBEntry, Bool]] = None) =
31747c003a9SEaston Man    if (last_stage_entry.isDefined) {
31847c003a9SEaston Man      var stashed_carry = RegEnable(last_stage_entry.get._1.carry, last_stage_entry.get._2)
31947c003a9SEaston Man      getFallThroughAddr(pc, stashed_carry, pftAddr)
32047c003a9SEaston Man    } else {
32147c003a9SEaston Man      getFallThroughAddr(pc, carry, pftAddr)
32247c003a9SEaston Man    }
32347c003a9SEaston Man
324eeb5ff92SLingrui98  def hasBr(offset: UInt) =
325*cf7d6b7aSMuzi    brSlots.map(s => s.valid && s.offset <= offset).reduce(_ || _) ||
326b37e4b45SLingrui98      (tailSlot.valid && tailSlot.offset <= offset && tailSlot.sharing)
32709c6f1ddSLingrui98
328eeb5ff92SLingrui98  def getBrMaskByOffset(offset: UInt) =
329*cf7d6b7aSMuzi    brSlots.map { s =>
330*cf7d6b7aSMuzi      s.valid && s.offset <= offset
331*cf7d6b7aSMuzi    } :+
332b37e4b45SLingrui98      (tailSlot.valid && tailSlot.offset <= offset && tailSlot.sharing)
333eeb5ff92SLingrui98
334*cf7d6b7aSMuzi  def getBrRecordedVec(offset: UInt) =
335eeb5ff92SLingrui98    VecInit(
336b37e4b45SLingrui98      brSlots.map(s => s.valid && s.offset === offset) :+
337b37e4b45SLingrui98        (tailSlot.valid && tailSlot.offset === offset && tailSlot.sharing)
338eeb5ff92SLingrui98    )
33909c6f1ddSLingrui98
340eeb5ff92SLingrui98  def brIsSaved(offset: UInt) = getBrRecordedVec(offset).reduce(_ || _)
341eeb5ff92SLingrui98
342*cf7d6b7aSMuzi  def brValids =
343eeb5ff92SLingrui98    VecInit(
344b37e4b45SLingrui98      brSlots.map(_.valid) :+ (tailSlot.valid && tailSlot.sharing)
345eeb5ff92SLingrui98    )
346eeb5ff92SLingrui98
347*cf7d6b7aSMuzi  def noEmptySlotForNewBr =
348b37e4b45SLingrui98    VecInit(brSlots.map(_.valid) :+ tailSlot.valid).reduce(_ && _)
349eeb5ff92SLingrui98
350eeb5ff92SLingrui98  def newBrCanNotInsert(offset: UInt) = {
351b37e4b45SLingrui98    val lastSlotForBr = tailSlot
352eeb5ff92SLingrui98    lastSlotForBr.valid && lastSlotForBr.offset < offset
353eeb5ff92SLingrui98  }
354eeb5ff92SLingrui98
355*cf7d6b7aSMuzi  def jmpValid =
356b37e4b45SLingrui98    tailSlot.valid && !tailSlot.sharing
357eeb5ff92SLingrui98
358*cf7d6b7aSMuzi  def brOffset =
359b37e4b45SLingrui98    VecInit(brSlots.map(_.offset) :+ tailSlot.offset)
360eeb5ff92SLingrui98
361fd3aa057SYuandongliang  def entryConsistent(that: FTBEntry) = {
362fd3aa057SYuandongliang    val validDiff = this.valid === that.valid
363fd3aa057SYuandongliang    val brSlotsDiffSeq: IndexedSeq[Bool] =
364fd3aa057SYuandongliang      this.brSlots.zip(that.brSlots).map {
365fd3aa057SYuandongliang        case (x, y) => x.slotConsistent(y)
366fd3aa057SYuandongliang      }
367fd3aa057SYuandongliang    val tailSlotDiff         = this.tailSlot.slotConsistent(that.tailSlot)
368fd3aa057SYuandongliang    val pftAddrDiff          = this.pftAddr === that.pftAddr
369fd3aa057SYuandongliang    val carryDiff            = this.carry === that.carry
370fd3aa057SYuandongliang    val isCallDiff           = this.isCall === that.isCall
371fd3aa057SYuandongliang    val isRetDiff            = this.isRet === that.isRet
372fd3aa057SYuandongliang    val isJalrDiff           = this.isJalr === that.isJalr
373fd3aa057SYuandongliang    val lastMayBeRviCallDiff = this.last_may_be_rvi_call === that.last_may_be_rvi_call
374fd3aa057SYuandongliang    val alwaysTakenDiff: IndexedSeq[Bool] =
375fd3aa057SYuandongliang      this.always_taken.zip(that.always_taken).map {
376fd3aa057SYuandongliang        case (x, y) => x === y
377fd3aa057SYuandongliang      }
378fd3aa057SYuandongliang    VecInit(
379fd3aa057SYuandongliang      validDiff,
380fd3aa057SYuandongliang      brSlotsDiffSeq.reduce(_ && _),
381fd3aa057SYuandongliang      tailSlotDiff,
382fd3aa057SYuandongliang      pftAddrDiff,
383fd3aa057SYuandongliang      carryDiff,
384fd3aa057SYuandongliang      isCallDiff,
385fd3aa057SYuandongliang      isRetDiff,
386fd3aa057SYuandongliang      isJalrDiff,
387fd3aa057SYuandongliang      lastMayBeRviCallDiff,
388fd3aa057SYuandongliang      alwaysTakenDiff.reduce(_ && _)
389fd3aa057SYuandongliang    ).reduce(_ && _)
390fd3aa057SYuandongliang  }
391fd3aa057SYuandongliang
39209c6f1ddSLingrui98  def display(cond: Bool): Unit = {
39309c6f1ddSLingrui98    XSDebug(cond, p"-----------FTB entry----------- \n")
39409c6f1ddSLingrui98    XSDebug(cond, p"v=${valid}\n")
39509c6f1ddSLingrui98    for (i <- 0 until numBr) {
396*cf7d6b7aSMuzi      XSDebug(
397*cf7d6b7aSMuzi        cond,
398*cf7d6b7aSMuzi        p"[br$i]: v=${allSlotsForBr(i).valid}, offset=${allSlotsForBr(i).offset}," +
399*cf7d6b7aSMuzi          p"lower=${Hexadecimal(allSlotsForBr(i).lower)}\n"
400*cf7d6b7aSMuzi      )
40109c6f1ddSLingrui98    }
402*cf7d6b7aSMuzi    XSDebug(
403*cf7d6b7aSMuzi      cond,
404*cf7d6b7aSMuzi      p"[tailSlot]: v=${tailSlot.valid}, offset=${tailSlot.offset}," +
405*cf7d6b7aSMuzi        p"lower=${Hexadecimal(tailSlot.lower)}, sharing=${tailSlot.sharing}}\n"
406*cf7d6b7aSMuzi    )
40709c6f1ddSLingrui98    XSDebug(cond, p"pftAddr=${Hexadecimal(pftAddr)}, carry=$carry\n")
40809c6f1ddSLingrui98    XSDebug(cond, p"isCall=$isCall, isRet=$isRet, isjalr=$isJalr\n")
409f4ebc4b2SLingrui98    XSDebug(cond, p"last_may_be_rvi_call=$last_may_be_rvi_call\n")
41009c6f1ddSLingrui98    XSDebug(cond, p"------------------------------- \n")
41109c6f1ddSLingrui98  }
41209c6f1ddSLingrui98
41309c6f1ddSLingrui98}
41409c6f1ddSLingrui98
41509c6f1ddSLingrui98class FTBEntryWithTag(implicit p: Parameters) extends XSBundle with FTBParams with BPUUtils {
41609c6f1ddSLingrui98  val entry = new FTBEntry
41709c6f1ddSLingrui98  val tag   = UInt(tagSize.W)
41809c6f1ddSLingrui98  def display(cond: Bool): Unit = {
419eeb5ff92SLingrui98    entry.display(cond)
420eeb5ff92SLingrui98    XSDebug(cond, p"tag is ${Hexadecimal(tag)}\n------------------------------- \n")
42109c6f1ddSLingrui98  }
42209c6f1ddSLingrui98}
42309c6f1ddSLingrui98
42409c6f1ddSLingrui98class FTBMeta(implicit p: Parameters) extends XSBundle with FTBParams {
425bb09c7feSzoujr  val writeWay   = UInt(log2Ceil(numWays).W)
42609c6f1ddSLingrui98  val hit        = Bool()
4271bc6e9c8SLingrui98  val pred_cycle = if (!env.FPGAPlatform) Some(UInt(64.W)) else None
42809c6f1ddSLingrui98}
42909c6f1ddSLingrui98
43009c6f1ddSLingrui98object FTBMeta {
43109c6f1ddSLingrui98  def apply(writeWay: UInt, hit: Bool, pred_cycle: UInt)(implicit p: Parameters): FTBMeta = {
43209c6f1ddSLingrui98    val e = Wire(new FTBMeta)
43309c6f1ddSLingrui98    e.writeWay := writeWay
43409c6f1ddSLingrui98    e.hit      := hit
4351bc6e9c8SLingrui98    e.pred_cycle.map(_ := pred_cycle)
43609c6f1ddSLingrui98    e
43709c6f1ddSLingrui98  }
43809c6f1ddSLingrui98}
43909c6f1ddSLingrui98
440c6bf0bffSzoujr// class UpdateQueueEntry(implicit p: Parameters) extends XSBundle with FTBParams {
441c6bf0bffSzoujr//   val pc = UInt(VAddrBits.W)
442c6bf0bffSzoujr//   val ftb_entry = new FTBEntry
443c6bf0bffSzoujr//   val hit = Bool()
444c6bf0bffSzoujr//   val hit_way = UInt(log2Ceil(numWays).W)
445c6bf0bffSzoujr// }
446c6bf0bffSzoujr//
447c6bf0bffSzoujr// object UpdateQueueEntry {
448c6bf0bffSzoujr//   def apply(pc: UInt, fe: FTBEntry, hit: Bool, hit_way: UInt)(implicit p: Parameters): UpdateQueueEntry = {
449c6bf0bffSzoujr//     val e = Wire(new UpdateQueueEntry)
450c6bf0bffSzoujr//     e.pc := pc
451c6bf0bffSzoujr//     e.ftb_entry := fe
452c6bf0bffSzoujr//     e.hit := hit
453c6bf0bffSzoujr//     e.hit_way := hit_way
454c6bf0bffSzoujr//     e
455c6bf0bffSzoujr//   }
456c6bf0bffSzoujr// }
457c6bf0bffSzoujr
458d4885a3fSEaston Manclass FTBTableAddr(val idxBits: Int, val banks: Int, val skewedBits: Int)(implicit p: Parameters) extends XSBundle {
459d4885a3fSEaston Man  val addr = new TableAddr(idxBits, banks)
460d4885a3fSEaston Man  def getIdx(x: UInt) = addr.getIdx(x) ^ Cat(addr.getTag(x), addr.getIdx(x))(idxBits + skewedBits - 1, skewedBits)
461d4885a3fSEaston Man  def getTag(x: UInt) = addr.getTag(x)
462d4885a3fSEaston Man}
463d4885a3fSEaston Man
4641ca0e4f3SYinan Xuclass FTB(implicit p: Parameters) extends BasePredictor with FTBParams with BPUUtils
4651ca0e4f3SYinan Xu    with HasCircularQueuePtrHelper with HasPerfEvents {
46609c6f1ddSLingrui98  override val meta_size = WireInit(0.U.asTypeOf(new FTBMeta)).getWidth
46709c6f1ddSLingrui98
468d4885a3fSEaston Man  val ftbAddr = new FTBTableAddr(log2Up(numSets), 1, 3)
46909c6f1ddSLingrui98
47009c6f1ddSLingrui98  class FTBBank(val numSets: Int, val nWays: Int) extends XSModule with BPUUtils {
47109c6f1ddSLingrui98    val io = IO(new Bundle {
4725371700eSzoujr      val s1_fire = Input(Bool())
47309c6f1ddSLingrui98
47409c6f1ddSLingrui98      // when ftb hit, read_hits.valid is true, and read_hits.bits is OH of hit way
47509c6f1ddSLingrui98      // when ftb not hit, read_hits.valid is false, and read_hits is OH of allocWay
476bb09c7feSzoujr      // val read_hits = Valid(Vec(numWays, Bool()))
4771c8d9e26Szoujr      val req_pc    = Flipped(DecoupledIO(UInt(VAddrBits.W)))
4781c8d9e26Szoujr      val read_resp = Output(new FTBEntry)
479bb09c7feSzoujr      val read_hits = Valid(UInt(log2Ceil(numWays).W))
48009c6f1ddSLingrui98
481fd3aa057SYuandongliang      val read_multi_entry = Output(new FTBEntry)
482fd3aa057SYuandongliang      val read_multi_hits  = Valid(UInt(log2Ceil(numWays).W))
483fd3aa057SYuandongliang
4841c8d9e26Szoujr      val u_req_pc      = Flipped(DecoupledIO(UInt(VAddrBits.W)))
4851c8d9e26Szoujr      val update_hits   = Valid(UInt(log2Ceil(numWays).W))
4861c8d9e26Szoujr      val update_access = Input(Bool())
48709c6f1ddSLingrui98
48809c6f1ddSLingrui98      val update_pc          = Input(UInt(VAddrBits.W))
48909c6f1ddSLingrui98      val update_write_data  = Flipped(Valid(new FTBEntryWithTag))
490c6bf0bffSzoujr      val update_write_way   = Input(UInt(log2Ceil(numWays).W))
491c6bf0bffSzoujr      val update_write_alloc = Input(Bool())
49209c6f1ddSLingrui98    })
49309c6f1ddSLingrui98
49436638515SEaston Man    // Extract holdRead logic to fix bug that update read override predict read result
495*cf7d6b7aSMuzi    val ftb = Module(new SRAMTemplate(
496*cf7d6b7aSMuzi      new FTBEntryWithTag,
497*cf7d6b7aSMuzi      set = numSets,
498*cf7d6b7aSMuzi      way = numWays,
499*cf7d6b7aSMuzi      shouldReset = true,
500*cf7d6b7aSMuzi      holdRead = false,
501*cf7d6b7aSMuzi      singlePort = true
502*cf7d6b7aSMuzi    ))
50336638515SEaston Man    val ftb_r_entries = ftb.io.r.resp.data.map(_.entry)
50409c6f1ddSLingrui98
50536638515SEaston Man    val pred_rdata = HoldUnless(ftb.io.r.resp.data, RegNext(io.req_pc.valid && !io.update_access))
50636638515SEaston Man    ftb.io.r.req.valid := io.req_pc.valid || io.u_req_pc.valid // io.s0_fire
507*cf7d6b7aSMuzi    ftb.io.r.req.bits.setIdx := Mux(
508*cf7d6b7aSMuzi      io.u_req_pc.valid,
509*cf7d6b7aSMuzi      ftbAddr.getIdx(io.u_req_pc.bits),
510*cf7d6b7aSMuzi      ftbAddr.getIdx(io.req_pc.bits)
511*cf7d6b7aSMuzi    ) // s0_idx
5121c8d9e26Szoujr
5131c8d9e26Szoujr    assert(!(io.req_pc.valid && io.u_req_pc.valid))
51409c6f1ddSLingrui98
51536638515SEaston Man    io.req_pc.ready   := ftb.io.r.req.ready
51636638515SEaston Man    io.u_req_pc.ready := ftb.io.r.req.ready
51709c6f1ddSLingrui98
51809c6f1ddSLingrui98    val req_tag = RegEnable(ftbAddr.getTag(io.req_pc.bits)(tagSize - 1, 0), io.req_pc.valid)
519ac3f6f25Szoujr    val req_idx = RegEnable(ftbAddr.getIdx(io.req_pc.bits), io.req_pc.valid)
52009c6f1ddSLingrui98
5211c8d9e26Szoujr    val u_req_tag = RegEnable(ftbAddr.getTag(io.u_req_pc.bits)(tagSize - 1, 0), io.u_req_pc.valid)
52209c6f1ddSLingrui98
5231c8d9e26Szoujr    val read_entries = pred_rdata.map(_.entry)
5241c8d9e26Szoujr    val read_tags    = pred_rdata.map(_.tag)
5251c8d9e26Szoujr
526*cf7d6b7aSMuzi    val total_hits =
527*cf7d6b7aSMuzi      VecInit((0 until numWays).map(b => read_tags(b) === req_tag && read_entries(b).valid && io.s1_fire))
52809c6f1ddSLingrui98    val hit = total_hits.reduce(_ || _)
529bb09c7feSzoujr    // val hit_way_1h = VecInit(PriorityEncoderOH(total_hits))
530ab890bfeSLingrui98    val hit_way = OHToUInt(total_hits)
53109c6f1ddSLingrui98
532fd3aa057SYuandongliang    // There may be two hits in the four paths of the ftbBank, and the OHToUInt will fail.
533fd3aa057SYuandongliang    // If there is a redirect in s2 at this time, the wrong FTBEntry will be used to calculate the target,
534fd3aa057SYuandongliang    // resulting in an address error and affecting performance.
535fd3aa057SYuandongliang    // The solution is to select a hit entry during multi hit as the entry for s2.
536fd3aa057SYuandongliang    // Considering timing, use this entry in s3 and trigger s3-redirect.
537fd3aa057SYuandongliang    val total_hits_reg   = RegEnable(total_hits, io.s1_fire)
538fd3aa057SYuandongliang    val read_entries_reg = read_entries.map(w => RegEnable(w, io.s1_fire))
539fd3aa057SYuandongliang
540fd3aa057SYuandongliang    val multi_hit = VecInit((0 until numWays).map {
541*cf7d6b7aSMuzi      i =>
542*cf7d6b7aSMuzi        (0 until numWays).map { j =>
543fd3aa057SYuandongliang          if (i < j) total_hits_reg(i) && total_hits_reg(j)
544fd3aa057SYuandongliang          else false.B
545*cf7d6b7aSMuzi        }.reduce(_ || _)
546fd3aa057SYuandongliang    }).reduce(_ || _)
547*cf7d6b7aSMuzi    val multi_way = PriorityMux(Seq.tabulate(numWays)(i => (total_hits_reg(i)) -> i.asUInt(log2Ceil(numWays).W)))
548*cf7d6b7aSMuzi    val multi_hit_selectEntry = PriorityMux(Seq.tabulate(numWays)(i => (total_hits_reg(i)) -> read_entries_reg(i)))
549fd3aa057SYuandongliang
550cabb9f41SYuandongliang    // Check if the entry read by ftbBank is legal.
551cabb9f41SYuandongliang    for (n <- 0 to numWays - 1) {
552cabb9f41SYuandongliang      val req_pc_reg       = RegEnable(io.req_pc.bits, 0.U.asTypeOf(io.req_pc.bits), io.req_pc.valid)
553cabb9f41SYuandongliang      val req_pc_reg_lower = Cat(0.U(1.W), req_pc_reg(instOffsetBits + log2Ceil(PredictWidth) - 1, instOffsetBits))
554cabb9f41SYuandongliang      val ftbEntryEndLowerwithCarry = Cat(read_entries(n).carry, read_entries(n).pftAddr)
555*cf7d6b7aSMuzi      val fallThroughErr            = req_pc_reg_lower + PredictWidth.U >= ftbEntryEndLowerwithCarry
556cabb9f41SYuandongliang      when(read_entries(n).valid && total_hits(n) && io.s1_fire) {
557cabb9f41SYuandongliang        assert(fallThroughErr, s"FTB read sram entry in way${n} fallThrough address error!")
558cabb9f41SYuandongliang      }
559cabb9f41SYuandongliang    }
560cabb9f41SYuandongliang
5611c8d9e26Szoujr    val u_total_hits = VecInit((0 until numWays).map(b =>
562*cf7d6b7aSMuzi      ftb.io.r.resp.data(b).tag === u_req_tag && ftb.io.r.resp.data(b).entry.valid && RegNext(io.update_access)
563*cf7d6b7aSMuzi    ))
5641c8d9e26Szoujr    val u_hit = u_total_hits.reduce(_ || _)
5651c8d9e26Szoujr    // val hit_way_1h = VecInit(PriorityEncoderOH(total_hits))
566ab890bfeSLingrui98    val u_hit_way = OHToUInt(u_total_hits)
5671c8d9e26Szoujr
568ccd953deSSteve Gou    // assert(PopCount(total_hits) === 1.U || PopCount(total_hits) === 0.U)
569ccd953deSSteve Gou    // assert(PopCount(u_total_hits) === 1.U || PopCount(u_total_hits) === 0.U)
570ccd953deSSteve Gou    for (n <- 1 to numWays) {
571ccd953deSSteve Gou      XSPerfAccumulate(f"ftb_pred_${n}_way_hit", PopCount(total_hits) === n.U)
572ccd953deSSteve Gou      XSPerfAccumulate(f"ftb_update_${n}_way_hit", PopCount(u_total_hits) === n.U)
573ccd953deSSteve Gou    }
57409c6f1ddSLingrui98
575ac3f6f25Szoujr    val replacer = ReplacementPolicy.fromString(Some("setplru"), numWays, numSets)
576c6bf0bffSzoujr    // val allocWriteWay = replacer.way(req_idx)
57709c6f1ddSLingrui98
578ac3f6f25Szoujr    val touch_set = Seq.fill(1)(Wire(UInt(log2Ceil(numSets).W)))
579ac3f6f25Szoujr    val touch_way = Seq.fill(1)(Wire(Valid(UInt(log2Ceil(numWays).W))))
580ac3f6f25Szoujr
581a788562dSSteve Gou    val write_set = Wire(UInt(log2Ceil(numSets).W))
582a788562dSSteve Gou    val write_way = Wire(Valid(UInt(log2Ceil(numWays).W)))
583ac3f6f25Szoujr
584a788562dSSteve Gou    val read_set = Wire(UInt(log2Ceil(numSets).W))
585a788562dSSteve Gou    val read_way = Wire(Valid(UInt(log2Ceil(numWays).W)))
586a788562dSSteve Gou
587a788562dSSteve Gou    read_set       := req_idx
588a788562dSSteve Gou    read_way.valid := hit
589a788562dSSteve Gou    read_way.bits  := hit_way
590a788562dSSteve Gou
59121bd6001SEaston Man    // Read replacer access is postponed for 1 cycle
59221bd6001SEaston Man    // this helps timing
59321bd6001SEaston Man    touch_set(0)       := Mux(write_way.valid, write_set, RegNext(read_set))
59421bd6001SEaston Man    touch_way(0).valid := write_way.valid || RegNext(read_way.valid)
59521bd6001SEaston Man    touch_way(0).bits  := Mux(write_way.valid, write_way.bits, RegNext(read_way.bits))
596ac3f6f25Szoujr
597c6bf0bffSzoujr    replacer.access(touch_set, touch_way)
598c6bf0bffSzoujr
59921bd6001SEaston Man    // Select the update allocate way
60021bd6001SEaston Man    // Selection logic:
60121bd6001SEaston Man    //    1. if any entries within the same index is not valid, select it
60221bd6001SEaston Man    //    2. if all entries is valid, use replacer
603*cf7d6b7aSMuzi    def allocWay(valids: UInt, idx: UInt): UInt =
60409c6f1ddSLingrui98      if (numWays > 1) {
60509c6f1ddSLingrui98        val w     = Wire(UInt(log2Up(numWays).W))
60609c6f1ddSLingrui98        val valid = WireInit(valids.andR)
6075371700eSzoujr        w := Mux(valid, replacer.way(idx), PriorityEncoder(~valids))
60809c6f1ddSLingrui98        w
60909c6f1ddSLingrui98      } else {
61002f21c16SLingrui98        val w = WireInit(0.U(log2Up(numWays).W))
61109c6f1ddSLingrui98        w
61209c6f1ddSLingrui98      }
61309c6f1ddSLingrui98
614ab890bfeSLingrui98    io.read_resp       := Mux1H(total_hits, read_entries) // Mux1H
61509c6f1ddSLingrui98    io.read_hits.valid := hit
6165371700eSzoujr    io.read_hits.bits  := hit_way
61709c6f1ddSLingrui98
618fd3aa057SYuandongliang    io.read_multi_entry      := multi_hit_selectEntry
619fd3aa057SYuandongliang    io.read_multi_hits.valid := multi_hit
620fd3aa057SYuandongliang    io.read_multi_hits.bits  := multi_way
621fd3aa057SYuandongliang
6221c8d9e26Szoujr    io.update_hits.valid := u_hit
6231c8d9e26Szoujr    io.update_hits.bits  := u_hit_way
6241c8d9e26Szoujr
62509c6f1ddSLingrui98    // Update logic
62609c6f1ddSLingrui98    val u_valid       = io.update_write_data.valid
62709c6f1ddSLingrui98    val u_data        = io.update_write_data.bits
62809c6f1ddSLingrui98    val u_idx         = ftbAddr.getIdx(io.update_pc)
62902f21c16SLingrui98    val allocWriteWay = allocWay(RegNext(VecInit(ftb_r_entries.map(_.valid))).asUInt, u_idx)
63002f21c16SLingrui98    val u_way         = Mux(io.update_write_alloc, allocWriteWay, io.update_write_way)
63102f21c16SLingrui98    val u_mask        = UIntToOH(u_way)
632c6bf0bffSzoujr
633c6bf0bffSzoujr    for (i <- 0 until numWays) {
63402f21c16SLingrui98      XSPerfAccumulate(f"ftb_replace_way$i", u_valid && io.update_write_alloc && u_way === i.U)
635*cf7d6b7aSMuzi      XSPerfAccumulate(
636*cf7d6b7aSMuzi        f"ftb_replace_way${i}_has_empty",
637*cf7d6b7aSMuzi        u_valid && io.update_write_alloc && !ftb_r_entries.map(_.valid).reduce(_ && _) && u_way === i.U
638*cf7d6b7aSMuzi      )
6395371700eSzoujr      XSPerfAccumulate(f"ftb_hit_way$i", hit && !io.update_access && hit_way === i.U)
640c6bf0bffSzoujr    }
64109c6f1ddSLingrui98
64236638515SEaston Man    ftb.io.w.apply(u_valid, u_data, u_idx, u_mask)
643eeb5ff92SLingrui98
644a788562dSSteve Gou    // for replacer
645f4e1af07SLingrui98    write_set       := u_idx
646f4e1af07SLingrui98    write_way.valid := u_valid
647f4e1af07SLingrui98    write_way.bits  := Mux(io.update_write_alloc, allocWriteWay, io.update_write_way)
648a788562dSSteve Gou
649eeb5ff92SLingrui98    // print hit entry info
65036638515SEaston Man    Mux1H(total_hits, ftb.io.r.resp.data).display(true.B)
65109c6f1ddSLingrui98  } // FTBBank
65209c6f1ddSLingrui98
653fd3aa057SYuandongliang  // FTB switch register & temporary storage of fauftb prediction results
654fd3aa057SYuandongliang  val s0_close_ftb_req            = RegInit(false.B)
655fd3aa057SYuandongliang  val s1_close_ftb_req            = RegEnable(s0_close_ftb_req, false.B, io.s0_fire(0))
656fd3aa057SYuandongliang  val s2_close_ftb_req            = RegEnable(s1_close_ftb_req, false.B, io.s1_fire(0))
657fd3aa057SYuandongliang  val s2_fauftb_ftb_entry_dup     = io.s1_fire.map(f => RegEnable(io.fauftb_entry_in, f))
658fd3aa057SYuandongliang  val s2_fauftb_ftb_entry_hit_dup = io.s1_fire.map(f => RegEnable(io.fauftb_entry_hit_in, f))
659fd3aa057SYuandongliang
66009c6f1ddSLingrui98  val ftbBank = Module(new FTBBank(numSets, numWays))
66109c6f1ddSLingrui98
662fd3aa057SYuandongliang  // for close ftb read_req
663fd3aa057SYuandongliang  ftbBank.io.req_pc.valid := io.s0_fire(0) && !s0_close_ftb_req
664adc0b8dfSGuokai Chen  ftbBank.io.req_pc.bits  := s0_pc_dup(0)
66509c6f1ddSLingrui98
666fd3aa057SYuandongliang  val s2_multi_hit        = ftbBank.io.read_multi_hits.valid && io.s2_fire(0)
667fd3aa057SYuandongliang  val s2_multi_hit_way    = ftbBank.io.read_multi_hits.bits
668fd3aa057SYuandongliang  val s2_multi_hit_entry  = ftbBank.io.read_multi_entry
669cabb9f41SYuandongliang  val s2_multi_hit_enable = s2_multi_hit && !s2_close_ftb_req
670fd3aa057SYuandongliang  XSPerfAccumulate("ftb_s2_multi_hit", s2_multi_hit)
671fd3aa057SYuandongliang  XSPerfAccumulate("ftb_s2_multi_hit_enable", s2_multi_hit_enable)
672adc0b8dfSGuokai Chen
673fd3aa057SYuandongliang  // After closing ftb, the entry output from s2 is the entry of FauFTB cached in s1
674fd3aa057SYuandongliang  val btb_enable_dup   = dup(RegNext(io.ctrl.btb_enable))
675fd3aa057SYuandongliang  val s1_read_resp     = Mux(s1_close_ftb_req, io.fauftb_entry_in, ftbBank.io.read_resp)
676fd3aa057SYuandongliang  val s2_ftbBank_dup   = io.s1_fire.map(f => RegEnable(ftbBank.io.read_resp, f))
677fd3aa057SYuandongliang  val s2_ftb_entry_dup = dup(0.U.asTypeOf(new FTBEntry))
678*cf7d6b7aSMuzi  for (
679*cf7d6b7aSMuzi    ((s2_fauftb_entry, s2_ftbBank_entry), s2_ftb_entry) <-
680*cf7d6b7aSMuzi      s2_fauftb_ftb_entry_dup zip s2_ftbBank_dup zip s2_ftb_entry_dup
681*cf7d6b7aSMuzi  ) {
682fd3aa057SYuandongliang    s2_ftb_entry := Mux(s2_close_ftb_req, s2_fauftb_entry, s2_ftbBank_entry)
683fd3aa057SYuandongliang  }
684*cf7d6b7aSMuzi  val s3_ftb_entry_dup = io.s2_fire.zip(s2_ftb_entry_dup).map { case (f, e) =>
685*cf7d6b7aSMuzi    RegEnable(Mux(s2_multi_hit_enable, s2_multi_hit_entry, e), f)
686*cf7d6b7aSMuzi  }
6879402431eSmy-mayfly  val real_s2_ftb_entry         = Mux(s2_multi_hit_enable, s2_multi_hit_entry, s2_ftb_entry_dup(0))
6889402431eSmy-mayfly  val real_s2_pc                = s2_pc_dup(0).getAddr()
6899402431eSmy-mayfly  val real_s2_startLower        = Cat(0.U(1.W), real_s2_pc(instOffsetBits + log2Ceil(PredictWidth) - 1, instOffsetBits))
6909402431eSmy-mayfly  val real_s2_endLowerwithCarry = Cat(real_s2_ftb_entry.carry, real_s2_ftb_entry.pftAddr)
691*cf7d6b7aSMuzi  val real_s2_fallThroughErr =
692*cf7d6b7aSMuzi    real_s2_startLower >= real_s2_endLowerwithCarry || real_s2_endLowerwithCarry > (real_s2_startLower + PredictWidth.U)
693*cf7d6b7aSMuzi  val real_s3_fallThroughErr_dup = io.s2_fire.map(f => RegEnable(real_s2_fallThroughErr, f))
694fd3aa057SYuandongliang
695fd3aa057SYuandongliang  // After closing ftb, the hit output from s2 is the hit of FauFTB cached in s1.
696fd3aa057SYuandongliang  // s1_hit is the ftbBank hit.
697fd3aa057SYuandongliang  val s1_hit         = Mux(s1_close_ftb_req, false.B, ftbBank.io.read_hits.valid && io.ctrl.btb_enable)
698fd3aa057SYuandongliang  val s2_ftb_hit_dup = io.s1_fire.map(f => RegEnable(s1_hit, 0.B, f))
699fd3aa057SYuandongliang  val s2_hit_dup     = dup(0.U.asTypeOf(Bool()))
700*cf7d6b7aSMuzi  for (
701*cf7d6b7aSMuzi    ((s2_fauftb_hit, s2_ftb_hit), s2_hit) <-
702*cf7d6b7aSMuzi      s2_fauftb_ftb_entry_hit_dup zip s2_ftb_hit_dup zip s2_hit_dup
703*cf7d6b7aSMuzi  ) {
704fd3aa057SYuandongliang    s2_hit := Mux(s2_close_ftb_req, s2_fauftb_hit, s2_ftb_hit)
705fd3aa057SYuandongliang  }
706*cf7d6b7aSMuzi  val s3_hit_dup = io.s2_fire.zip(s2_hit_dup).map { case (f, h) =>
707*cf7d6b7aSMuzi    RegEnable(Mux(s2_multi_hit_enable, s2_multi_hit, h), 0.B, f)
708*cf7d6b7aSMuzi  }
7099402431eSmy-mayfly  val s3_multi_hit_dup  = io.s2_fire.map(f => RegEnable(s2_multi_hit_enable, f))
710fd3aa057SYuandongliang  val writeWay          = Mux(s1_close_ftb_req, 0.U, ftbBank.io.read_hits.bits)
711fd3aa057SYuandongliang  val s2_ftb_meta       = RegEnable(FTBMeta(writeWay.asUInt, s1_hit, GTimer()).asUInt, io.s1_fire(0))
712fd3aa057SYuandongliang  val s2_multi_hit_meta = FTBMeta(s2_multi_hit_way.asUInt, s2_multi_hit, GTimer()).asUInt
713fd3aa057SYuandongliang
714fd3aa057SYuandongliang  // Consistent count of entries for fauftb and ftb
715fd3aa057SYuandongliang  val fauftb_ftb_entry_consistent_counter = RegInit(0.U(FTBCLOSE_THRESHOLD_SZ.W))
716fd3aa057SYuandongliang  val fauftb_ftb_entry_consistent         = s2_fauftb_ftb_entry_dup(0).entryConsistent(s2_ftbBank_dup(0))
717fd3aa057SYuandongliang
718fd3aa057SYuandongliang  // if close ftb_req, the counter need keep
719fd3aa057SYuandongliang  when(io.s2_fire(0) && s2_fauftb_ftb_entry_hit_dup(0) && s2_ftb_hit_dup(0)) {
720*cf7d6b7aSMuzi    fauftb_ftb_entry_consistent_counter := Mux(
721*cf7d6b7aSMuzi      fauftb_ftb_entry_consistent,
722*cf7d6b7aSMuzi      fauftb_ftb_entry_consistent_counter + 1.U,
723*cf7d6b7aSMuzi      0.U
724*cf7d6b7aSMuzi    )
725fd3aa057SYuandongliang  }.elsewhen(io.s2_fire(0) && !s2_fauftb_ftb_entry_hit_dup(0) && s2_ftb_hit_dup(0)) {
726fd3aa057SYuandongliang    fauftb_ftb_entry_consistent_counter := 0.U
727fd3aa057SYuandongliang  }
728fd3aa057SYuandongliang
729fd3aa057SYuandongliang  when((fauftb_ftb_entry_consistent_counter >= FTBCLOSE_THRESHOLD) && io.s0_fire(0)) {
730fd3aa057SYuandongliang    s0_close_ftb_req := true.B
731fd3aa057SYuandongliang  }
732fd3aa057SYuandongliang
733fd3aa057SYuandongliang  // Clear counter during false_hit or ifuRedirect
734fd3aa057SYuandongliang  val ftb_false_hit = WireInit(false.B)
735fd3aa057SYuandongliang  val needReopen    = s0_close_ftb_req && (ftb_false_hit || io.redirectFromIFU)
736fd3aa057SYuandongliang  ftb_false_hit := io.update.valid && io.update.bits.false_hit
737fd3aa057SYuandongliang  when(needReopen) {
738fd3aa057SYuandongliang    fauftb_ftb_entry_consistent_counter := 0.U
739fd3aa057SYuandongliang    s0_close_ftb_req                    := false.B
740fd3aa057SYuandongliang  }
741fd3aa057SYuandongliang
742fd3aa057SYuandongliang  val s2_close_consistent     = s2_fauftb_ftb_entry_dup(0).entryConsistent(s2_ftb_entry_dup(0))
743fd3aa057SYuandongliang  val s2_not_close_consistent = s2_ftbBank_dup(0).entryConsistent(s2_ftb_entry_dup(0))
744fd3aa057SYuandongliang
745fd3aa057SYuandongliang  when(s2_close_ftb_req && io.s2_fire(0)) {
746fd3aa057SYuandongliang    assert(s2_close_consistent, s"Entry inconsistency after ftb req is closed!")
747fd3aa057SYuandongliang  }.elsewhen(!s2_close_ftb_req && io.s2_fire(0)) {
748fd3aa057SYuandongliang    assert(s2_not_close_consistent, s"Entry inconsistency after ftb req is not closed!")
749fd3aa057SYuandongliang  }
750fd3aa057SYuandongliang
751fd3aa057SYuandongliang  val reopenCounter         = !s1_close_ftb_req && s2_close_ftb_req && io.s2_fire(0)
752fd3aa057SYuandongliang  val falseHitReopenCounter = ftb_false_hit && s1_close_ftb_req
753fd3aa057SYuandongliang  XSPerfAccumulate("ftb_req_reopen_counter", reopenCounter)
754fd3aa057SYuandongliang  XSPerfAccumulate("false_hit_reopen_Counter", falseHitReopenCounter)
755fd3aa057SYuandongliang  XSPerfAccumulate("ifuRedirec_needReopen", s1_close_ftb_req && io.redirectFromIFU)
756fd3aa057SYuandongliang  XSPerfAccumulate("this_cycle_is_close", s2_close_ftb_req && io.s2_fire(0))
757fd3aa057SYuandongliang  XSPerfAccumulate("this_cycle_is_open", !s2_close_ftb_req && io.s2_fire(0))
75809c6f1ddSLingrui98
75909c6f1ddSLingrui98  // io.out.bits.resp := RegEnable(io.in.bits.resp_in(0), 0.U.asTypeOf(new BranchPredictionResp), io.s1_fire)
760c2d1ec7dSLingrui98  io.out := io.in.bits.resp_in(0)
76109c6f1ddSLingrui98
762fd3aa057SYuandongliang  io.out.s2.full_pred.map { case fp => fp.multiHit := false.B }
763fd3aa057SYuandongliang
764adc0b8dfSGuokai Chen  io.out.s2.full_pred.zip(s2_hit_dup).map { case (fp, h) => fp.hit := h }
765*cf7d6b7aSMuzi  for (
766*cf7d6b7aSMuzi    full_pred & s2_ftb_entry & s2_pc & s1_pc & s1_fire <-
767*cf7d6b7aSMuzi      io.out.s2.full_pred zip s2_ftb_entry_dup zip s2_pc_dup zip s1_pc_dup zip io.s1_fire
768*cf7d6b7aSMuzi  ) {
769*cf7d6b7aSMuzi    full_pred.fromFtbEntry(
770*cf7d6b7aSMuzi      s2_ftb_entry,
771ae21bd31SEaston Man      s2_pc.getAddr(),
77247c003a9SEaston Man      // Previous stage meta for better timing
77347c003a9SEaston Man      Some(s1_pc, s1_fire),
774fd3aa057SYuandongliang      Some(s1_read_resp, s1_fire)
77547c003a9SEaston Man    )
776adc0b8dfSGuokai Chen  }
77709c6f1ddSLingrui98
778adc0b8dfSGuokai Chen  io.out.s3.full_pred.zip(s3_hit_dup).map { case (fp, h) => fp.hit := h }
7799402431eSmy-mayfly  io.out.s3.full_pred.zip(s3_multi_hit_dup).map { case (fp, m) => fp.multiHit := m }
780*cf7d6b7aSMuzi  for (
781*cf7d6b7aSMuzi    full_pred & s3_ftb_entry & s3_pc & s2_pc & s2_fire <-
782*cf7d6b7aSMuzi      io.out.s3.full_pred zip s3_ftb_entry_dup zip s3_pc_dup zip s2_pc_dup zip io.s2_fire
783*cf7d6b7aSMuzi  )
784ae21bd31SEaston Man    full_pred.fromFtbEntry(s3_ftb_entry, s3_pc.getAddr(), Some((s2_pc.getAddr(), s2_fire)))
785cb4f77ceSLingrui98
786a1c30bb9Smy-mayfly  // Overwrite the fallThroughErr value
787a1c30bb9Smy-mayfly  io.out.s3.full_pred.zipWithIndex.map { case (fp, i) => fp.fallThroughErr := real_s3_fallThroughErr_dup(i) }
788a1c30bb9Smy-mayfly
789adc0b8dfSGuokai Chen  io.out.last_stage_ftb_entry := s3_ftb_entry_dup(0)
790fd3aa057SYuandongliang  io.out.last_stage_meta      := RegEnable(Mux(s2_multi_hit_enable, s2_multi_hit_meta, s2_ftb_meta), io.s2_fire(0))
791c4a59f19SYuandongliang  io.out.s1_ftbCloseReq       := s1_close_ftb_req
792c4a59f19SYuandongliang  io.out.s1_uftbHit           := io.fauftb_entry_hit_in
793c4a59f19SYuandongliang  val s1_uftbHasIndirect = io.fauftb_entry_in.jmpValid &&
794c4a59f19SYuandongliang    io.fauftb_entry_in.isJalr && !io.fauftb_entry_in.isRet // uFTB determines that it's real JALR, RET and JAL are excluded
795c4a59f19SYuandongliang  io.out.s1_uftbHasIndirect := s1_uftbHasIndirect
79609c6f1ddSLingrui98
79709c6f1ddSLingrui98  // always taken logic
79809c6f1ddSLingrui98  for (i <- 0 until numBr) {
799*cf7d6b7aSMuzi    for (
800*cf7d6b7aSMuzi      out_fp & in_fp & s2_hit & s2_ftb_entry <-
801*cf7d6b7aSMuzi        io.out.s2.full_pred zip io.in.bits.resp_in(0).s2.full_pred zip s2_hit_dup zip s2_ftb_entry_dup
802*cf7d6b7aSMuzi    )
803adc0b8dfSGuokai Chen      out_fp.br_taken_mask(i) := in_fp.br_taken_mask(i) || s2_hit && s2_ftb_entry.always_taken(i)
804*cf7d6b7aSMuzi    for (
805*cf7d6b7aSMuzi      out_fp & in_fp & s3_hit & s3_ftb_entry <-
806*cf7d6b7aSMuzi        io.out.s3.full_pred zip io.in.bits.resp_in(0).s3.full_pred zip s3_hit_dup zip s3_ftb_entry_dup
807*cf7d6b7aSMuzi    )
808adc0b8dfSGuokai Chen      out_fp.br_taken_mask(i) := in_fp.br_taken_mask(i) || s3_hit && s3_ftb_entry.always_taken(i)
80909c6f1ddSLingrui98  }
81009c6f1ddSLingrui98
81109c6f1ddSLingrui98  // Update logic
81202f21c16SLingrui98  val update = io.update.bits
813c6bf0bffSzoujr
81409c6f1ddSLingrui98  val u_meta  = update.meta.asTypeOf(new FTBMeta)
81502f21c16SLingrui98  val u_valid = io.update.valid && !io.update.bits.old_entry
816bb09c7feSzoujr
8177af6acb0SEaston Man  val (_, delay2_pc)    = DelayNWithValid(update.pc, u_valid, 2)
8187af6acb0SEaston Man  val (_, delay2_entry) = DelayNWithValid(update.ftb_entry, u_valid, 2)
819bb09c7feSzoujr
820c6bf0bffSzoujr  val update_now       = u_valid && u_meta.hit
82102f21c16SLingrui98  val update_need_read = u_valid && !u_meta.hit
82202f21c16SLingrui98  // stall one more cycle because we use a whole cycle to do update read tag hit
823*cf7d6b7aSMuzi  io.s1_ready := ftbBank.io.req_pc.ready && !update_need_read && !RegNext(update_need_read)
824c6bf0bffSzoujr
82502f21c16SLingrui98  ftbBank.io.u_req_pc.valid := update_need_read
8261c8d9e26Szoujr  ftbBank.io.u_req_pc.bits  := update.pc
827bb09c7feSzoujr
82809c6f1ddSLingrui98  val ftb_write = Wire(new FTBEntryWithTag)
82902f21c16SLingrui98  ftb_write.entry := Mux(update_now, update.ftb_entry, delay2_entry)
83002f21c16SLingrui98  ftb_write.tag   := ftbAddr.getTag(Mux(update_now, update.pc, delay2_pc))(tagSize - 1, 0)
83109c6f1ddSLingrui98
83202f21c16SLingrui98  val write_valid = update_now || DelayN(u_valid && !u_meta.hit, 2)
833fd3aa057SYuandongliang  val write_pc    = Mux(update_now, update.pc, delay2_pc)
834c6bf0bffSzoujr
835c6bf0bffSzoujr  ftbBank.io.update_write_data.valid := write_valid
83609c6f1ddSLingrui98  ftbBank.io.update_write_data.bits  := ftb_write
837fd3aa057SYuandongliang  ftbBank.io.update_pc               := write_pc
838*cf7d6b7aSMuzi  ftbBank.io.update_write_way := Mux(
839*cf7d6b7aSMuzi    update_now,
840*cf7d6b7aSMuzi    u_meta.writeWay,
841*cf7d6b7aSMuzi    RegNext(ftbBank.io.update_hits.bits)
842*cf7d6b7aSMuzi  ) // use it one cycle later
843*cf7d6b7aSMuzi  ftbBank.io.update_write_alloc := Mux(
844*cf7d6b7aSMuzi    update_now,
845*cf7d6b7aSMuzi    false.B,
846*cf7d6b7aSMuzi    RegNext(!ftbBank.io.update_hits.valid)
847*cf7d6b7aSMuzi  ) // use it one cycle later
8481c8d9e26Szoujr  ftbBank.io.update_access := u_valid && !u_meta.hit
849adc0b8dfSGuokai Chen  ftbBank.io.s1_fire       := io.s1_fire(0)
85009c6f1ddSLingrui98
851fd3aa057SYuandongliang  val ftb_write_fallThrough = ftb_write.entry.getFallThrough(write_pc)
852fd3aa057SYuandongliang  when(write_valid) {
853fd3aa057SYuandongliang    assert(write_pc + (FetchWidth * 4).U >= ftb_write_fallThrough, s"FTB write_entry fallThrough address error!")
854fd3aa057SYuandongliang  }
855fd3aa057SYuandongliang
856adc0b8dfSGuokai Chen  XSDebug("req_v=%b, req_pc=%x, ready=%b (resp at next cycle)\n", io.s0_fire(0), s0_pc_dup(0), ftbBank.io.req_pc.ready)
857adc0b8dfSGuokai Chen  XSDebug("s2_hit=%b, hit_way=%b\n", s2_hit_dup(0), writeWay.asUInt)
858*cf7d6b7aSMuzi  XSDebug(
859*cf7d6b7aSMuzi    "s2_br_taken_mask=%b, s2_real_taken_mask=%b\n",
860*cf7d6b7aSMuzi    io.in.bits.resp_in(0).s2.full_pred(0).br_taken_mask.asUInt,
861*cf7d6b7aSMuzi    io.out.s2.full_pred(0).real_slot_taken_mask().asUInt
862*cf7d6b7aSMuzi  )
863adc0b8dfSGuokai Chen  XSDebug("s2_target=%x\n", io.out.s2.getTarget(0))
86409c6f1ddSLingrui98
865adc0b8dfSGuokai Chen  s2_ftb_entry_dup(0).display(true.B)
86609c6f1ddSLingrui98
867adc0b8dfSGuokai Chen  XSPerfAccumulate("ftb_read_hits", RegNext(io.s0_fire(0)) && s1_hit)
868adc0b8dfSGuokai Chen  XSPerfAccumulate("ftb_read_misses", RegNext(io.s0_fire(0)) && !s1_hit)
86909c6f1ddSLingrui98
87002f21c16SLingrui98  XSPerfAccumulate("ftb_commit_hits", io.update.valid && u_meta.hit)
87102f21c16SLingrui98  XSPerfAccumulate("ftb_commit_misses", io.update.valid && !u_meta.hit)
87209c6f1ddSLingrui98
87309c6f1ddSLingrui98  XSPerfAccumulate("ftb_update_req", io.update.valid)
87409c6f1ddSLingrui98  XSPerfAccumulate("ftb_update_ignored", io.update.valid && io.update.bits.old_entry)
87509c6f1ddSLingrui98  XSPerfAccumulate("ftb_updated", u_valid)
876cd365d4cSrvcoresjw
8774813e060SLingrui98  override val perfEvents = Seq(
878adc0b8dfSGuokai Chen    ("ftb_commit_hits            ", io.update.valid && u_meta.hit),
879*cf7d6b7aSMuzi    ("ftb_commit_misses          ", io.update.valid && !u_meta.hit)
880cd365d4cSrvcoresjw  )
8811ca0e4f3SYinan Xu  generatePerfEvent()
88209c6f1ddSLingrui98}
883