109c6f1ddSLingrui98/*************************************************************************************** 209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory 409c6f1ddSLingrui98* 509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2. 609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2. 709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at: 809c6f1ddSLingrui98* http://license.coscl.org.cn/MulanPSL2 909c6f1ddSLingrui98* 1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 1309c6f1ddSLingrui98* 1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details. 1509c6f1ddSLingrui98***************************************************************************************/ 1609c6f1ddSLingrui98 1709c6f1ddSLingrui98package xiangshan.frontend 1809c6f1ddSLingrui98 1909c6f1ddSLingrui98import chipsalliance.rocketchip.config.Parameters 2009c6f1ddSLingrui98import chisel3._ 2109c6f1ddSLingrui98import chisel3.stage.{ChiselGeneratorAnnotation, ChiselStage} 2209c6f1ddSLingrui98import chisel3.util._ 2309c6f1ddSLingrui98import xiangshan._ 2409c6f1ddSLingrui98import utils._ 2509c6f1ddSLingrui98import chisel3.experimental.chiselName 2609c6f1ddSLingrui98 2709c6f1ddSLingrui98import scala.math.min 28eeb5ff92SLingrui98import os.copy 2909c6f1ddSLingrui98 3009c6f1ddSLingrui98 3109c6f1ddSLingrui98trait FTBParams extends HasXSParameter with HasBPUConst { 32b37e4b45SLingrui98 val numEntries = FtbSize 33b37e4b45SLingrui98 val numWays = FtbWays 3409c6f1ddSLingrui98 val numSets = numEntries/numWays // 512 3509c6f1ddSLingrui98 val tagSize = 20 3609c6f1ddSLingrui98 37eeb5ff92SLingrui98 38eeb5ff92SLingrui98 3909c6f1ddSLingrui98 val TAR_STAT_SZ = 2 4009c6f1ddSLingrui98 def TAR_FIT = 0.U(TAR_STAT_SZ.W) 4109c6f1ddSLingrui98 def TAR_OVF = 1.U(TAR_STAT_SZ.W) 4209c6f1ddSLingrui98 def TAR_UDF = 2.U(TAR_STAT_SZ.W) 4309c6f1ddSLingrui98 44bf358e08SLingrui98 def BR_OFFSET_LEN = 12 45bf358e08SLingrui98 def JMP_OFFSET_LEN = 20 4609c6f1ddSLingrui98} 4709c6f1ddSLingrui98 48b30c10d6SLingrui98class FtbSlot(val offsetLen: Int, val subOffsetLen: Option[Int] = None)(implicit p: Parameters) extends XSBundle with FTBParams { 49b30c10d6SLingrui98 if (subOffsetLen.isDefined) { 50b30c10d6SLingrui98 require(subOffsetLen.get <= offsetLen) 51b30c10d6SLingrui98 } 52eeb5ff92SLingrui98 val offset = UInt(log2Ceil(PredictWidth).W) 53eeb5ff92SLingrui98 val lower = UInt(offsetLen.W) 54eeb5ff92SLingrui98 val tarStat = UInt(TAR_STAT_SZ.W) 55eeb5ff92SLingrui98 val sharing = Bool() 5609c6f1ddSLingrui98 val valid = Bool() 5709c6f1ddSLingrui98 58eeb5ff92SLingrui98 def setLowerStatByTarget(pc: UInt, target: UInt, isShare: Boolean) = { 59eeb5ff92SLingrui98 def getTargetStatByHigher(pc_higher: UInt, target_higher: UInt) = 60eeb5ff92SLingrui98 Mux(target_higher > pc_higher, TAR_OVF, 61eeb5ff92SLingrui98 Mux(target_higher < pc_higher, TAR_UDF, TAR_FIT)) 62eeb5ff92SLingrui98 def getLowerByTarget(target: UInt, offsetLen: Int) = target(offsetLen, 1) 63b30c10d6SLingrui98 val offLen = if (isShare) this.subOffsetLen.get else this.offsetLen 64eeb5ff92SLingrui98 val pc_higher = pc(VAddrBits-1, offLen+1) 65eeb5ff92SLingrui98 val target_higher = target(VAddrBits-1, offLen+1) 66eeb5ff92SLingrui98 val stat = getTargetStatByHigher(pc_higher, target_higher) 67eeb5ff92SLingrui98 val lower = ZeroExt(getLowerByTarget(target, offLen), this.offsetLen) 68eeb5ff92SLingrui98 this.lower := lower 69eeb5ff92SLingrui98 this.tarStat := stat 70eeb5ff92SLingrui98 this.sharing := isShare.B 71eeb5ff92SLingrui98 } 7209c6f1ddSLingrui98 73b30c10d6SLingrui98 def getTarget(pc: UInt, last_stage: Option[Tuple2[UInt, Bool]] = None) = { 74b30c10d6SLingrui98 def getTarget(offLen: Int)(pc: UInt, lower: UInt, stat: UInt, 75b30c10d6SLingrui98 last_stage: Option[Tuple2[UInt, Bool]] = None) = { 76b30c10d6SLingrui98 val h = pc(VAddrBits-1, offLen+1) 77b30c10d6SLingrui98 val higher = Wire(UInt((VAddrBits-offLen-1).W)) 78b30c10d6SLingrui98 val higher_plus_one = Wire(UInt((VAddrBits-offLen-1).W)) 79b30c10d6SLingrui98 val higher_minus_one = Wire(UInt((VAddrBits-offLen-1).W)) 80b30c10d6SLingrui98 if (last_stage.isDefined) { 81b30c10d6SLingrui98 val last_stage_pc = last_stage.get._1 82b30c10d6SLingrui98 val last_stage_pc_h = last_stage_pc(VAddrBits-1, offLen+1) 83b30c10d6SLingrui98 val stage_en = last_stage.get._2 84b30c10d6SLingrui98 higher := RegEnable(last_stage_pc_h, stage_en) 85b30c10d6SLingrui98 higher_plus_one := RegEnable(last_stage_pc_h+1.U, stage_en) 86b30c10d6SLingrui98 higher_minus_one := RegEnable(last_stage_pc_h-1.U, stage_en) 87b30c10d6SLingrui98 } else { 88b30c10d6SLingrui98 higher := h 89b30c10d6SLingrui98 higher_plus_one := h + 1.U 90b30c10d6SLingrui98 higher_minus_one := h - 1.U 91b30c10d6SLingrui98 } 92eeb5ff92SLingrui98 val target = 93eeb5ff92SLingrui98 Cat( 94b30c10d6SLingrui98 Mux1H(Seq( 95b30c10d6SLingrui98 (stat === TAR_OVF, higher_plus_one), 96b30c10d6SLingrui98 (stat === TAR_UDF, higher_minus_one), 97b30c10d6SLingrui98 (stat === TAR_FIT, higher), 98b30c10d6SLingrui98 )), 99eeb5ff92SLingrui98 lower(offLen-1, 0), 0.U(1.W) 100eeb5ff92SLingrui98 ) 101eeb5ff92SLingrui98 require(target.getWidth == VAddrBits) 102eeb5ff92SLingrui98 require(offLen != 0) 103eeb5ff92SLingrui98 target 104eeb5ff92SLingrui98 } 105b30c10d6SLingrui98 if (subOffsetLen.isDefined) 106eeb5ff92SLingrui98 Mux(sharing, 107b30c10d6SLingrui98 getTarget(subOffsetLen.get)(pc, lower, tarStat, last_stage), 108b30c10d6SLingrui98 getTarget(offsetLen)(pc, lower, tarStat, last_stage) 109eeb5ff92SLingrui98 ) 110eeb5ff92SLingrui98 else 111b30c10d6SLingrui98 getTarget(offsetLen)(pc, lower, tarStat, last_stage) 112eeb5ff92SLingrui98 } 113eeb5ff92SLingrui98 def fromAnotherSlot(that: FtbSlot) = { 114eeb5ff92SLingrui98 require( 115b30c10d6SLingrui98 this.offsetLen > that.offsetLen && this.subOffsetLen.map(_ == that.offsetLen).getOrElse(true) || 116eeb5ff92SLingrui98 this.offsetLen == that.offsetLen 117eeb5ff92SLingrui98 ) 118eeb5ff92SLingrui98 this.offset := that.offset 119eeb5ff92SLingrui98 this.tarStat := that.tarStat 120b30c10d6SLingrui98 this.sharing := (this.offsetLen > that.offsetLen && that.offsetLen == this.subOffsetLen.get).B 121eeb5ff92SLingrui98 this.valid := that.valid 122eeb5ff92SLingrui98 this.lower := ZeroExt(that.lower, this.offsetLen) 123eeb5ff92SLingrui98 } 124eeb5ff92SLingrui98 125eeb5ff92SLingrui98} 126eeb5ff92SLingrui98 127eeb5ff92SLingrui98class FTBEntry(implicit p: Parameters) extends XSBundle with FTBParams with BPUUtils { 128eeb5ff92SLingrui98 129eeb5ff92SLingrui98 130eeb5ff92SLingrui98 val valid = Bool() 131eeb5ff92SLingrui98 132eeb5ff92SLingrui98 val brSlots = Vec(numBrSlot, new FtbSlot(BR_OFFSET_LEN)) 133eeb5ff92SLingrui98 134b30c10d6SLingrui98 val tailSlot = new FtbSlot(JMP_OFFSET_LEN, Some(BR_OFFSET_LEN)) 13509c6f1ddSLingrui98 13609c6f1ddSLingrui98 // Partial Fall-Through Address 137a60a2901SLingrui98 val pftAddr = UInt(log2Up(PredictWidth).W) 13809c6f1ddSLingrui98 val carry = Bool() 13909c6f1ddSLingrui98 14009c6f1ddSLingrui98 val isCall = Bool() 14109c6f1ddSLingrui98 val isRet = Bool() 14209c6f1ddSLingrui98 val isJalr = Bool() 14309c6f1ddSLingrui98 144f4ebc4b2SLingrui98 val last_may_be_rvi_call = Bool() 14509c6f1ddSLingrui98 14609c6f1ddSLingrui98 val always_taken = Vec(numBr, Bool()) 14709c6f1ddSLingrui98 148eeb5ff92SLingrui98 def getSlotForBr(idx: Int): FtbSlot = { 149b37e4b45SLingrui98 require(idx <= numBr-1) 150b37e4b45SLingrui98 (idx, numBr) match { 151b37e4b45SLingrui98 case (i, n) if i == n-1 => this.tailSlot 152eeb5ff92SLingrui98 case _ => this.brSlots(idx) 15309c6f1ddSLingrui98 } 15409c6f1ddSLingrui98 } 155eeb5ff92SLingrui98 def allSlotsForBr = { 156eeb5ff92SLingrui98 (0 until numBr).map(getSlotForBr(_)) 15709c6f1ddSLingrui98 } 15809c6f1ddSLingrui98 def setByBrTarget(brIdx: Int, pc: UInt, target: UInt) = { 159eeb5ff92SLingrui98 val slot = getSlotForBr(brIdx) 160b37e4b45SLingrui98 slot.setLowerStatByTarget(pc, target, brIdx == numBr-1) 16109c6f1ddSLingrui98 } 16209c6f1ddSLingrui98 def setByJmpTarget(pc: UInt, target: UInt) = { 163eeb5ff92SLingrui98 this.tailSlot.setLowerStatByTarget(pc, target, false) 16409c6f1ddSLingrui98 } 16509c6f1ddSLingrui98 166b30c10d6SLingrui98 def getTargetVec(pc: UInt, last_stage: Option[Tuple2[UInt, Bool]] = None) = { 167b30c10d6SLingrui98 VecInit((brSlots :+ tailSlot).map(_.getTarget(pc, last_stage))) 168bf358e08SLingrui98 } 16909c6f1ddSLingrui98 170eeb5ff92SLingrui98 def getOffsetVec = VecInit(brSlots.map(_.offset) :+ tailSlot.offset) 17109c6f1ddSLingrui98 def isJal = !isJalr 17209c6f1ddSLingrui98 def getFallThrough(pc: UInt) = getFallThroughAddr(pc, carry, pftAddr) 173eeb5ff92SLingrui98 def hasBr(offset: UInt) = 174eeb5ff92SLingrui98 brSlots.map{ s => s.valid && s.offset <= offset}.reduce(_||_) || 175b37e4b45SLingrui98 (tailSlot.valid && tailSlot.offset <= offset && tailSlot.sharing) 17609c6f1ddSLingrui98 177eeb5ff92SLingrui98 def getBrMaskByOffset(offset: UInt) = 178b37e4b45SLingrui98 brSlots.map{ s => s.valid && s.offset <= offset } :+ 179b37e4b45SLingrui98 (tailSlot.valid && tailSlot.offset <= offset && tailSlot.sharing) 180eeb5ff92SLingrui98 181eeb5ff92SLingrui98 def getBrRecordedVec(offset: UInt) = { 182eeb5ff92SLingrui98 VecInit( 183b37e4b45SLingrui98 brSlots.map(s => s.valid && s.offset === offset) :+ 184b37e4b45SLingrui98 (tailSlot.valid && tailSlot.offset === offset && tailSlot.sharing) 185eeb5ff92SLingrui98 ) 18609c6f1ddSLingrui98 } 18709c6f1ddSLingrui98 188eeb5ff92SLingrui98 def brIsSaved(offset: UInt) = getBrRecordedVec(offset).reduce(_||_) 189eeb5ff92SLingrui98 190eeb5ff92SLingrui98 def brValids = { 191eeb5ff92SLingrui98 VecInit( 192b37e4b45SLingrui98 brSlots.map(_.valid) :+ (tailSlot.valid && tailSlot.sharing) 193eeb5ff92SLingrui98 ) 194eeb5ff92SLingrui98 } 195eeb5ff92SLingrui98 196eeb5ff92SLingrui98 def noEmptySlotForNewBr = { 197b37e4b45SLingrui98 VecInit(brSlots.map(_.valid) :+ tailSlot.valid).reduce(_&&_) 198eeb5ff92SLingrui98 } 199eeb5ff92SLingrui98 200eeb5ff92SLingrui98 def newBrCanNotInsert(offset: UInt) = { 201b37e4b45SLingrui98 val lastSlotForBr = tailSlot 202eeb5ff92SLingrui98 lastSlotForBr.valid && lastSlotForBr.offset < offset 203eeb5ff92SLingrui98 } 204eeb5ff92SLingrui98 205eeb5ff92SLingrui98 def jmpValid = { 206b37e4b45SLingrui98 tailSlot.valid && !tailSlot.sharing 207eeb5ff92SLingrui98 } 208eeb5ff92SLingrui98 209eeb5ff92SLingrui98 def brOffset = { 210b37e4b45SLingrui98 VecInit(brSlots.map(_.offset) :+ tailSlot.offset) 211eeb5ff92SLingrui98 } 212eeb5ff92SLingrui98 21309c6f1ddSLingrui98 def display(cond: Bool): Unit = { 21409c6f1ddSLingrui98 XSDebug(cond, p"-----------FTB entry----------- \n") 21509c6f1ddSLingrui98 XSDebug(cond, p"v=${valid}\n") 21609c6f1ddSLingrui98 for(i <- 0 until numBr) { 217eeb5ff92SLingrui98 XSDebug(cond, p"[br$i]: v=${allSlotsForBr(i).valid}, offset=${allSlotsForBr(i).offset}," + 218eeb5ff92SLingrui98 p"lower=${Hexadecimal(allSlotsForBr(i).lower)}\n") 21909c6f1ddSLingrui98 } 220eeb5ff92SLingrui98 XSDebug(cond, p"[tailSlot]: v=${tailSlot.valid}, offset=${tailSlot.offset}," + 221eeb5ff92SLingrui98 p"lower=${Hexadecimal(tailSlot.lower)}, sharing=${tailSlot.sharing}}\n") 22209c6f1ddSLingrui98 XSDebug(cond, p"pftAddr=${Hexadecimal(pftAddr)}, carry=$carry\n") 22309c6f1ddSLingrui98 XSDebug(cond, p"isCall=$isCall, isRet=$isRet, isjalr=$isJalr\n") 224f4ebc4b2SLingrui98 XSDebug(cond, p"last_may_be_rvi_call=$last_may_be_rvi_call\n") 22509c6f1ddSLingrui98 XSDebug(cond, p"------------------------------- \n") 22609c6f1ddSLingrui98 } 22709c6f1ddSLingrui98 22809c6f1ddSLingrui98} 22909c6f1ddSLingrui98 23009c6f1ddSLingrui98class FTBEntryWithTag(implicit p: Parameters) extends XSBundle with FTBParams with BPUUtils { 23109c6f1ddSLingrui98 val entry = new FTBEntry 23209c6f1ddSLingrui98 val tag = UInt(tagSize.W) 23309c6f1ddSLingrui98 def display(cond: Bool): Unit = { 234eeb5ff92SLingrui98 entry.display(cond) 235eeb5ff92SLingrui98 XSDebug(cond, p"tag is ${Hexadecimal(tag)}\n------------------------------- \n") 23609c6f1ddSLingrui98 } 23709c6f1ddSLingrui98} 23809c6f1ddSLingrui98 23909c6f1ddSLingrui98class FTBMeta(implicit p: Parameters) extends XSBundle with FTBParams { 240bb09c7feSzoujr val writeWay = UInt(log2Ceil(numWays).W) 24109c6f1ddSLingrui98 val hit = Bool() 2421bc6e9c8SLingrui98 val pred_cycle = if (!env.FPGAPlatform) Some(UInt(64.W)) else None 24309c6f1ddSLingrui98} 24409c6f1ddSLingrui98 24509c6f1ddSLingrui98object FTBMeta { 24609c6f1ddSLingrui98 def apply(writeWay: UInt, hit: Bool, pred_cycle: UInt)(implicit p: Parameters): FTBMeta = { 24709c6f1ddSLingrui98 val e = Wire(new FTBMeta) 24809c6f1ddSLingrui98 e.writeWay := writeWay 24909c6f1ddSLingrui98 e.hit := hit 2501bc6e9c8SLingrui98 e.pred_cycle.map(_ := pred_cycle) 25109c6f1ddSLingrui98 e 25209c6f1ddSLingrui98 } 25309c6f1ddSLingrui98} 25409c6f1ddSLingrui98 255c6bf0bffSzoujr// class UpdateQueueEntry(implicit p: Parameters) extends XSBundle with FTBParams { 256c6bf0bffSzoujr// val pc = UInt(VAddrBits.W) 257c6bf0bffSzoujr// val ftb_entry = new FTBEntry 258c6bf0bffSzoujr// val hit = Bool() 259c6bf0bffSzoujr// val hit_way = UInt(log2Ceil(numWays).W) 260c6bf0bffSzoujr// } 261c6bf0bffSzoujr// 262c6bf0bffSzoujr// object UpdateQueueEntry { 263c6bf0bffSzoujr// def apply(pc: UInt, fe: FTBEntry, hit: Bool, hit_way: UInt)(implicit p: Parameters): UpdateQueueEntry = { 264c6bf0bffSzoujr// val e = Wire(new UpdateQueueEntry) 265c6bf0bffSzoujr// e.pc := pc 266c6bf0bffSzoujr// e.ftb_entry := fe 267c6bf0bffSzoujr// e.hit := hit 268c6bf0bffSzoujr// e.hit_way := hit_way 269c6bf0bffSzoujr// e 270c6bf0bffSzoujr// } 271c6bf0bffSzoujr// } 272c6bf0bffSzoujr 2731ca0e4f3SYinan Xuclass FTB(implicit p: Parameters) extends BasePredictor with FTBParams with BPUUtils 2741ca0e4f3SYinan Xu with HasCircularQueuePtrHelper with HasPerfEvents { 27509c6f1ddSLingrui98 override val meta_size = WireInit(0.U.asTypeOf(new FTBMeta)).getWidth 27609c6f1ddSLingrui98 27709c6f1ddSLingrui98 val ftbAddr = new TableAddr(log2Up(numSets), 1) 27809c6f1ddSLingrui98 27909c6f1ddSLingrui98 class FTBBank(val numSets: Int, val nWays: Int) extends XSModule with BPUUtils { 28009c6f1ddSLingrui98 val io = IO(new Bundle { 2815371700eSzoujr val s1_fire = Input(Bool()) 28209c6f1ddSLingrui98 28309c6f1ddSLingrui98 // when ftb hit, read_hits.valid is true, and read_hits.bits is OH of hit way 28409c6f1ddSLingrui98 // when ftb not hit, read_hits.valid is false, and read_hits is OH of allocWay 285bb09c7feSzoujr // val read_hits = Valid(Vec(numWays, Bool())) 2861c8d9e26Szoujr val req_pc = Flipped(DecoupledIO(UInt(VAddrBits.W))) 2871c8d9e26Szoujr val read_resp = Output(new FTBEntry) 288bb09c7feSzoujr val read_hits = Valid(UInt(log2Ceil(numWays).W)) 28909c6f1ddSLingrui98 2901c8d9e26Szoujr val u_req_pc = Flipped(DecoupledIO(UInt(VAddrBits.W))) 2911c8d9e26Szoujr val update_hits = Valid(UInt(log2Ceil(numWays).W)) 2921c8d9e26Szoujr val update_access = Input(Bool()) 29309c6f1ddSLingrui98 29409c6f1ddSLingrui98 val update_pc = Input(UInt(VAddrBits.W)) 29509c6f1ddSLingrui98 val update_write_data = Flipped(Valid(new FTBEntryWithTag)) 296c6bf0bffSzoujr val update_write_way = Input(UInt(log2Ceil(numWays).W)) 297c6bf0bffSzoujr val update_write_alloc = Input(Bool()) 29809c6f1ddSLingrui98 }) 29909c6f1ddSLingrui98 3001c8d9e26Szoujr // Extract holdRead logic to fix bug that update read override predict read result 30124334accSLingrui98 val ftb = Module(new SRAMTemplate(new FTBEntryWithTag, set = numSets, way = numWays, shouldReset = false, holdRead = false, singlePort = true)) 302ccd953deSSteve Gou val ftb_r_entries = ftb.io.r.resp.data.map(_.entry) 30309c6f1ddSLingrui98 3041c8d9e26Szoujr val pred_rdata = HoldUnless(ftb.io.r.resp.data, RegNext(io.req_pc.valid && !io.update_access)) 3051c8d9e26Szoujr ftb.io.r.req.valid := io.req_pc.valid || io.u_req_pc.valid // io.s0_fire 3061c8d9e26Szoujr ftb.io.r.req.bits.setIdx := Mux(io.u_req_pc.valid, ftbAddr.getIdx(io.u_req_pc.bits), ftbAddr.getIdx(io.req_pc.bits)) // s0_idx 3071c8d9e26Szoujr 3081c8d9e26Szoujr assert(!(io.req_pc.valid && io.u_req_pc.valid)) 30909c6f1ddSLingrui98 31009c6f1ddSLingrui98 io.req_pc.ready := ftb.io.r.req.ready 3111c8d9e26Szoujr io.u_req_pc.ready := ftb.io.r.req.ready 31209c6f1ddSLingrui98 31309c6f1ddSLingrui98 val req_tag = RegEnable(ftbAddr.getTag(io.req_pc.bits)(tagSize-1, 0), io.req_pc.valid) 314ac3f6f25Szoujr val req_idx = RegEnable(ftbAddr.getIdx(io.req_pc.bits), io.req_pc.valid) 31509c6f1ddSLingrui98 3161c8d9e26Szoujr val u_req_tag = RegEnable(ftbAddr.getTag(io.u_req_pc.bits)(tagSize-1, 0), io.u_req_pc.valid) 31709c6f1ddSLingrui98 3181c8d9e26Szoujr val read_entries = pred_rdata.map(_.entry) 3191c8d9e26Szoujr val read_tags = pred_rdata.map(_.tag) 3201c8d9e26Szoujr 3211c8d9e26Szoujr val total_hits = VecInit((0 until numWays).map(b => read_tags(b) === req_tag && read_entries(b).valid && io.s1_fire)) 32209c6f1ddSLingrui98 val hit = total_hits.reduce(_||_) 323bb09c7feSzoujr // val hit_way_1h = VecInit(PriorityEncoderOH(total_hits)) 324ab890bfeSLingrui98 val hit_way = OHToUInt(total_hits) 32509c6f1ddSLingrui98 3261c8d9e26Szoujr val u_total_hits = VecInit((0 until numWays).map(b => 3271c8d9e26Szoujr ftb.io.r.resp.data(b).tag === u_req_tag && ftb.io.r.resp.data(b).entry.valid && RegNext(io.update_access))) 3281c8d9e26Szoujr val u_hit = u_total_hits.reduce(_||_) 3291c8d9e26Szoujr // val hit_way_1h = VecInit(PriorityEncoderOH(total_hits)) 330ab890bfeSLingrui98 val u_hit_way = OHToUInt(u_total_hits) 3311c8d9e26Szoujr 332ccd953deSSteve Gou // assert(PopCount(total_hits) === 1.U || PopCount(total_hits) === 0.U) 333ccd953deSSteve Gou // assert(PopCount(u_total_hits) === 1.U || PopCount(u_total_hits) === 0.U) 334ccd953deSSteve Gou for (n <- 1 to numWays) { 335ccd953deSSteve Gou XSPerfAccumulate(f"ftb_pred_${n}_way_hit", PopCount(total_hits) === n.U) 336ccd953deSSteve Gou XSPerfAccumulate(f"ftb_update_${n}_way_hit", PopCount(u_total_hits) === n.U) 337ccd953deSSteve Gou } 33809c6f1ddSLingrui98 339ac3f6f25Szoujr val replacer = ReplacementPolicy.fromString(Some("setplru"), numWays, numSets) 340c6bf0bffSzoujr // val allocWriteWay = replacer.way(req_idx) 34109c6f1ddSLingrui98 342ac3f6f25Szoujr val touch_set = Seq.fill(1)(Wire(UInt(log2Ceil(numSets).W))) 343ac3f6f25Szoujr val touch_way = Seq.fill(1)(Wire(Valid(UInt(log2Ceil(numWays).W)))) 344ac3f6f25Szoujr 345a788562dSSteve Gou val write_set = Wire(UInt(log2Ceil(numSets).W)) 346a788562dSSteve Gou val write_way = Wire(Valid(UInt(log2Ceil(numWays).W))) 347ac3f6f25Szoujr 348a788562dSSteve Gou val read_set = Wire(UInt(log2Ceil(numSets).W)) 349a788562dSSteve Gou val read_way = Wire(Valid(UInt(log2Ceil(numWays).W))) 350a788562dSSteve Gou 351a788562dSSteve Gou read_set := req_idx 352a788562dSSteve Gou read_way.valid := hit 353a788562dSSteve Gou read_way.bits := hit_way 354a788562dSSteve Gou 355a788562dSSteve Gou touch_set(0) := Mux(write_way.valid, write_set, read_set) 356a788562dSSteve Gou 357a788562dSSteve Gou touch_way(0).valid := write_way.valid || read_way.valid 358a788562dSSteve Gou touch_way(0).bits := Mux(write_way.valid, write_way.bits, read_way.bits) 359ac3f6f25Szoujr 360c6bf0bffSzoujr replacer.access(touch_set, touch_way) 361c6bf0bffSzoujr 36202f21c16SLingrui98 def allocWay(valids: UInt, idx: UInt): UInt = { 36309c6f1ddSLingrui98 if (numWays > 1) { 36409c6f1ddSLingrui98 val w = Wire(UInt(log2Up(numWays).W)) 36509c6f1ddSLingrui98 val valid = WireInit(valids.andR) 3665371700eSzoujr w := Mux(valid, replacer.way(idx), PriorityEncoder(~valids)) 36709c6f1ddSLingrui98 w 36809c6f1ddSLingrui98 } else { 36902f21c16SLingrui98 val w = WireInit(0.U(log2Up(numWays).W)) 37009c6f1ddSLingrui98 w 37109c6f1ddSLingrui98 } 37209c6f1ddSLingrui98 } 37309c6f1ddSLingrui98 374ab890bfeSLingrui98 io.read_resp := Mux1H(total_hits, read_entries) // Mux1H 37509c6f1ddSLingrui98 io.read_hits.valid := hit 3765371700eSzoujr io.read_hits.bits := hit_way 37709c6f1ddSLingrui98 3781c8d9e26Szoujr io.update_hits.valid := u_hit 3791c8d9e26Szoujr io.update_hits.bits := u_hit_way 3801c8d9e26Szoujr 38109c6f1ddSLingrui98 // Update logic 38209c6f1ddSLingrui98 val u_valid = io.update_write_data.valid 38309c6f1ddSLingrui98 val u_data = io.update_write_data.bits 38409c6f1ddSLingrui98 val u_idx = ftbAddr.getIdx(io.update_pc) 38502f21c16SLingrui98 val allocWriteWay = allocWay(RegNext(VecInit(ftb_r_entries.map(_.valid))).asUInt, u_idx) 38602f21c16SLingrui98 val u_way = Mux(io.update_write_alloc, allocWriteWay, io.update_write_way) 38702f21c16SLingrui98 val u_mask = UIntToOH(u_way) 388c6bf0bffSzoujr 389c6bf0bffSzoujr for (i <- 0 until numWays) { 39002f21c16SLingrui98 XSPerfAccumulate(f"ftb_replace_way$i", u_valid && io.update_write_alloc && u_way === i.U) 39102f21c16SLingrui98 XSPerfAccumulate(f"ftb_replace_way${i}_has_empty", u_valid && io.update_write_alloc && !ftb_r_entries.map(_.valid).reduce(_&&_) && u_way === i.U) 3925371700eSzoujr XSPerfAccumulate(f"ftb_hit_way$i", hit && !io.update_access && hit_way === i.U) 393c6bf0bffSzoujr } 39409c6f1ddSLingrui98 39509c6f1ddSLingrui98 ftb.io.w.apply(u_valid, u_data, u_idx, u_mask) 396eeb5ff92SLingrui98 397a788562dSSteve Gou // for replacer 398f4e1af07SLingrui98 write_set := u_idx 399f4e1af07SLingrui98 write_way.valid := u_valid 400f4e1af07SLingrui98 write_way.bits := Mux(io.update_write_alloc, allocWriteWay, io.update_write_way) 401a788562dSSteve Gou 402eeb5ff92SLingrui98 // print hit entry info 403ab890bfeSLingrui98 Mux1H(total_hits, ftb.io.r.resp.data).display(true.B) 40409c6f1ddSLingrui98 } // FTBBank 40509c6f1ddSLingrui98 40609c6f1ddSLingrui98 val ftbBank = Module(new FTBBank(numSets, numWays)) 40709c6f1ddSLingrui98 40809c6f1ddSLingrui98 ftbBank.io.req_pc.valid := io.s0_fire 40909c6f1ddSLingrui98 ftbBank.io.req_pc.bits := s0_pc 41009c6f1ddSLingrui98 41109c6f1ddSLingrui98 val ftb_entry = RegEnable(ftbBank.io.read_resp, io.s1_fire) 412cb4f77ceSLingrui98 val s3_ftb_entry = RegEnable(ftb_entry, io.s2_fire) 4136ee06c7aSSteve Gou val s1_hit = ftbBank.io.read_hits.valid && io.ctrl.btb_enable 41409c6f1ddSLingrui98 val s2_hit = RegEnable(s1_hit, io.s1_fire) 415cb4f77ceSLingrui98 val s3_hit = RegEnable(s2_hit, io.s2_fire) 41609c6f1ddSLingrui98 val writeWay = ftbBank.io.read_hits.bits 41709c6f1ddSLingrui98 41809c6f1ddSLingrui98 val fallThruAddr = getFallThroughAddr(s2_pc, ftb_entry.carry, ftb_entry.pftAddr) 41909c6f1ddSLingrui98 42009c6f1ddSLingrui98 // io.out.bits.resp := RegEnable(io.in.bits.resp_in(0), 0.U.asTypeOf(new BranchPredictionResp), io.s1_fire) 421*c2d1ec7dSLingrui98 io.out := io.in.bits.resp_in(0) 42209c6f1ddSLingrui98 42309c6f1ddSLingrui98 val s1_latch_call_is_rvc = DontCare // TODO: modify when add RAS 42409c6f1ddSLingrui98 425*c2d1ec7dSLingrui98 io.out.s2.full_pred.hit := s2_hit 426*c2d1ec7dSLingrui98 io.out.s2.pc := s2_pc 427*c2d1ec7dSLingrui98 io.out.s2.full_pred.fromFtbEntry(ftb_entry, s2_pc, Some((s1_pc, io.s1_fire))) 428*c2d1ec7dSLingrui98 io.out.s2.is_minimal := false.B 42909c6f1ddSLingrui98 430*c2d1ec7dSLingrui98 io.out.s3.full_pred.hit := s3_hit 431*c2d1ec7dSLingrui98 io.out.s3.pc := s3_pc 432*c2d1ec7dSLingrui98 io.out.s3.full_pred.fromFtbEntry(s3_ftb_entry, s3_pc, Some((s2_pc, io.s2_fire))) 433*c2d1ec7dSLingrui98 io.out.s3.is_minimal := false.B 434cb4f77ceSLingrui98 435*c2d1ec7dSLingrui98 io.out.last_stage_ftb_entry := s3_ftb_entry 436cb4f77ceSLingrui98 io.out.last_stage_meta := RegEnable(RegEnable(FTBMeta(writeWay.asUInt(), s1_hit, GTimer()).asUInt(), io.s1_fire), io.s2_fire) 43709c6f1ddSLingrui98 43809c6f1ddSLingrui98 // always taken logic 43909c6f1ddSLingrui98 for (i <- 0 until numBr) { 440*c2d1ec7dSLingrui98 io.out.s2.full_pred.br_taken_mask(i) := io.in.bits.resp_in(0).s2.full_pred.br_taken_mask(i) || s2_hit && ftb_entry.always_taken(i) 441*c2d1ec7dSLingrui98 io.out.s3.full_pred.br_taken_mask(i) := io.in.bits.resp_in(0).s3.full_pred.br_taken_mask(i) || s3_hit && s3_ftb_entry.always_taken(i) 44209c6f1ddSLingrui98 } 44309c6f1ddSLingrui98 44409c6f1ddSLingrui98 // Update logic 44502f21c16SLingrui98 val update = io.update.bits 446c6bf0bffSzoujr 44709c6f1ddSLingrui98 val u_meta = update.meta.asTypeOf(new FTBMeta) 44802f21c16SLingrui98 val u_valid = io.update.valid && !io.update.bits.old_entry 449bb09c7feSzoujr 45002f21c16SLingrui98 val delay2_pc = DelayN(update.pc, 2) 45102f21c16SLingrui98 val delay2_entry = DelayN(update.ftb_entry, 2) 452bb09c7feSzoujr 45302f21c16SLingrui98 454c6bf0bffSzoujr val update_now = u_valid && u_meta.hit 45502f21c16SLingrui98 val update_need_read = u_valid && !u_meta.hit 45602f21c16SLingrui98 // stall one more cycle because we use a whole cycle to do update read tag hit 45702f21c16SLingrui98 io.s1_ready := ftbBank.io.req_pc.ready && !(update_need_read) && !RegNext(update_need_read) 458c6bf0bffSzoujr 45902f21c16SLingrui98 ftbBank.io.u_req_pc.valid := update_need_read 4601c8d9e26Szoujr ftbBank.io.u_req_pc.bits := update.pc 461bb09c7feSzoujr 462bb09c7feSzoujr 46309c6f1ddSLingrui98 46409c6f1ddSLingrui98 val ftb_write = Wire(new FTBEntryWithTag) 46502f21c16SLingrui98 ftb_write.entry := Mux(update_now, update.ftb_entry, delay2_entry) 46602f21c16SLingrui98 ftb_write.tag := ftbAddr.getTag(Mux(update_now, update.pc, delay2_pc))(tagSize-1, 0) 46709c6f1ddSLingrui98 46802f21c16SLingrui98 val write_valid = update_now || DelayN(u_valid && !u_meta.hit, 2) 469c6bf0bffSzoujr 470c6bf0bffSzoujr ftbBank.io.update_write_data.valid := write_valid 47109c6f1ddSLingrui98 ftbBank.io.update_write_data.bits := ftb_write 47202f21c16SLingrui98 ftbBank.io.update_pc := Mux(update_now, update.pc, delay2_pc) 47302f21c16SLingrui98 ftbBank.io.update_write_way := Mux(update_now, u_meta.writeWay, RegNext(ftbBank.io.update_hits.bits)) // use it one cycle later 47402f21c16SLingrui98 ftbBank.io.update_write_alloc := Mux(update_now, false.B, RegNext(!ftbBank.io.update_hits.valid)) // use it one cycle later 4751c8d9e26Szoujr ftbBank.io.update_access := u_valid && !u_meta.hit 4765371700eSzoujr ftbBank.io.s1_fire := io.s1_fire 47709c6f1ddSLingrui98 47809c6f1ddSLingrui98 XSDebug("req_v=%b, req_pc=%x, ready=%b (resp at next cycle)\n", io.s0_fire, s0_pc, ftbBank.io.req_pc.ready) 47909c6f1ddSLingrui98 XSDebug("s2_hit=%b, hit_way=%b\n", s2_hit, writeWay.asUInt) 480eeb5ff92SLingrui98 XSDebug("s2_br_taken_mask=%b, s2_real_taken_mask=%b\n", 481*c2d1ec7dSLingrui98 io.in.bits.resp_in(0).s2.full_pred.br_taken_mask.asUInt, io.out.s2.full_pred.real_slot_taken_mask().asUInt) 482*c2d1ec7dSLingrui98 XSDebug("s2_target=%x\n", io.out.s2.getTarget) 48309c6f1ddSLingrui98 48409c6f1ddSLingrui98 ftb_entry.display(true.B) 48509c6f1ddSLingrui98 48609c6f1ddSLingrui98 XSPerfAccumulate("ftb_read_hits", RegNext(io.s0_fire) && s1_hit) 48709c6f1ddSLingrui98 XSPerfAccumulate("ftb_read_misses", RegNext(io.s0_fire) && !s1_hit) 48809c6f1ddSLingrui98 48902f21c16SLingrui98 XSPerfAccumulate("ftb_commit_hits", io.update.valid && u_meta.hit) 49002f21c16SLingrui98 XSPerfAccumulate("ftb_commit_misses", io.update.valid && !u_meta.hit) 49109c6f1ddSLingrui98 49209c6f1ddSLingrui98 XSPerfAccumulate("ftb_update_req", io.update.valid) 49309c6f1ddSLingrui98 XSPerfAccumulate("ftb_update_ignored", io.update.valid && io.update.bits.old_entry) 49409c6f1ddSLingrui98 XSPerfAccumulate("ftb_updated", u_valid) 495cd365d4cSrvcoresjw 4964813e060SLingrui98 override val perfEvents = Seq( 497d2568e58SLingrui98 ("ftb_commit_hits ", RegNext(io.update.valid) && u_meta.hit), 498d2568e58SLingrui98 ("ftb_commit_misses ", RegNext(io.update.valid) && !u_meta.hit), 499cd365d4cSrvcoresjw ) 5001ca0e4f3SYinan Xu generatePerfEvent() 50109c6f1ddSLingrui98} 502