xref: /XiangShan/src/main/scala/xiangshan/frontend/FTB.scala (revision 20ee0fb01221d9d42a381a3b255e7f7cf9673fd3)
109c6f1ddSLingrui98/***************************************************************************************
209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory
409c6f1ddSLingrui98*
509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2.
609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2.
709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at:
809c6f1ddSLingrui98*          http://license.coscl.org.cn/MulanPSL2
909c6f1ddSLingrui98*
1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1309c6f1ddSLingrui98*
1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details.
1509c6f1ddSLingrui98***************************************************************************************/
1609c6f1ddSLingrui98
1709c6f1ddSLingrui98package xiangshan.frontend
1809c6f1ddSLingrui98
1909c6f1ddSLingrui98import chisel3._
2009c6f1ddSLingrui98import chisel3.util._
21cf7d6b7aSMuziimport org.chipsalliance.cde.config.Parameters
22cf7d6b7aSMuziimport scala.{Tuple2 => &}
23cf7d6b7aSMuziimport utility._
24cf7d6b7aSMuziimport xiangshan._
2509c6f1ddSLingrui98
2609c6f1ddSLingrui98trait FTBParams extends HasXSParameter with HasBPUConst {
27b37e4b45SLingrui98  val numEntries = FtbSize
28b37e4b45SLingrui98  val numWays    = FtbWays
2909c6f1ddSLingrui98  val numSets    = numEntries / numWays // 512
3009c6f1ddSLingrui98  val tagSize    = 20
3109c6f1ddSLingrui98
3209c6f1ddSLingrui98  val TAR_STAT_SZ = 2
3309c6f1ddSLingrui98  def TAR_FIT     = 0.U(TAR_STAT_SZ.W)
3409c6f1ddSLingrui98  def TAR_OVF     = 1.U(TAR_STAT_SZ.W)
3509c6f1ddSLingrui98  def TAR_UDF     = 2.U(TAR_STAT_SZ.W)
3609c6f1ddSLingrui98
37bf358e08SLingrui98  def BR_OFFSET_LEN  = 12
38bf358e08SLingrui98  def JMP_OFFSET_LEN = 20
39fd3aa057SYuandongliang
40fd3aa057SYuandongliang  def FTBCLOSE_THRESHOLD_SZ = log2Ceil(500)
41fd3aa057SYuandongliang  def FTBCLOSE_THRESHOLD    = 500.U(FTBCLOSE_THRESHOLD_SZ.W) // can be modified
4209c6f1ddSLingrui98}
4309c6f1ddSLingrui98
44deb3a97eSGao-Zeyuclass FtbSlot_FtqMem(implicit p: Parameters) extends XSBundle with FTBParams {
45deb3a97eSGao-Zeyu  val offset  = UInt(log2Ceil(PredictWidth).W)
46deb3a97eSGao-Zeyu  val sharing = Bool()
47deb3a97eSGao-Zeyu  val valid   = Bool()
48deb3a97eSGao-Zeyu}
49deb3a97eSGao-Zeyu
50cf7d6b7aSMuziclass FtbSlot(val offsetLen: Int, val subOffsetLen: Option[Int] = None)(implicit p: Parameters) extends FtbSlot_FtqMem
51cf7d6b7aSMuzi    with FTBParams {
52b30c10d6SLingrui98  if (subOffsetLen.isDefined) {
53b30c10d6SLingrui98    require(subOffsetLen.get <= offsetLen)
54b30c10d6SLingrui98  }
55eeb5ff92SLingrui98  val lower   = UInt(offsetLen.W)
56eeb5ff92SLingrui98  val tarStat = UInt(TAR_STAT_SZ.W)
5709c6f1ddSLingrui98
58eeb5ff92SLingrui98  def setLowerStatByTarget(pc: UInt, target: UInt, isShare: Boolean) = {
59eeb5ff92SLingrui98    def getTargetStatByHigher(pc_higher: UInt, target_higher: UInt) =
60cf7d6b7aSMuzi      Mux(target_higher > pc_higher, TAR_OVF, Mux(target_higher < pc_higher, TAR_UDF, TAR_FIT))
61eeb5ff92SLingrui98    def getLowerByTarget(target: UInt, offsetLen: Int) = target(offsetLen, 1)
62b30c10d6SLingrui98    val offLen        = if (isShare) this.subOffsetLen.get else this.offsetLen
63eeb5ff92SLingrui98    val pc_higher     = pc(VAddrBits - 1, offLen + 1)
64eeb5ff92SLingrui98    val target_higher = target(VAddrBits - 1, offLen + 1)
65eeb5ff92SLingrui98    val stat          = getTargetStatByHigher(pc_higher, target_higher)
66eeb5ff92SLingrui98    val lower         = ZeroExt(getLowerByTarget(target, offLen), this.offsetLen)
67eeb5ff92SLingrui98    this.lower   := lower
68eeb5ff92SLingrui98    this.tarStat := stat
69eeb5ff92SLingrui98    this.sharing := isShare.B
70eeb5ff92SLingrui98  }
7109c6f1ddSLingrui98
72b30c10d6SLingrui98  def getTarget(pc: UInt, last_stage: Option[Tuple2[UInt, Bool]] = None) = {
73cf7d6b7aSMuzi    def getTarget(offLen: Int)(pc: UInt, lower: UInt, stat: UInt, last_stage: Option[Tuple2[UInt, Bool]] = None) = {
74b30c10d6SLingrui98      val h                = pc(VAddrBits - 1, offLen + 1)
75b30c10d6SLingrui98      val higher           = Wire(UInt((VAddrBits - offLen - 1).W))
76b30c10d6SLingrui98      val higher_plus_one  = Wire(UInt((VAddrBits - offLen - 1).W))
77b30c10d6SLingrui98      val higher_minus_one = Wire(UInt((VAddrBits - offLen - 1).W))
7847c003a9SEaston Man
7947c003a9SEaston Man      // Switch between previous stage pc and current stage pc
8047c003a9SEaston Man      // Give flexibility for timing
81b30c10d6SLingrui98      if (last_stage.isDefined) {
82b30c10d6SLingrui98        val last_stage_pc   = last_stage.get._1
83b30c10d6SLingrui98        val last_stage_pc_h = last_stage_pc(VAddrBits - 1, offLen + 1)
84b30c10d6SLingrui98        val stage_en        = last_stage.get._2
85b30c10d6SLingrui98        higher           := RegEnable(last_stage_pc_h, stage_en)
86b30c10d6SLingrui98        higher_plus_one  := RegEnable(last_stage_pc_h + 1.U, stage_en)
87b30c10d6SLingrui98        higher_minus_one := RegEnable(last_stage_pc_h - 1.U, stage_en)
88b30c10d6SLingrui98      } else {
89b30c10d6SLingrui98        higher           := h
90b30c10d6SLingrui98        higher_plus_one  := h + 1.U
91b30c10d6SLingrui98        higher_minus_one := h - 1.U
92b30c10d6SLingrui98      }
93eeb5ff92SLingrui98      val target =
94eeb5ff92SLingrui98        Cat(
95b30c10d6SLingrui98          Mux1H(Seq(
96b30c10d6SLingrui98            (stat === TAR_OVF, higher_plus_one),
97b30c10d6SLingrui98            (stat === TAR_UDF, higher_minus_one),
98cf7d6b7aSMuzi            (stat === TAR_FIT, higher)
99b30c10d6SLingrui98          )),
100cf7d6b7aSMuzi          lower(offLen - 1, 0),
101cf7d6b7aSMuzi          0.U(1.W)
102eeb5ff92SLingrui98        )
103eeb5ff92SLingrui98      require(target.getWidth == VAddrBits)
104eeb5ff92SLingrui98      require(offLen != 0)
105eeb5ff92SLingrui98      target
106eeb5ff92SLingrui98    }
107b30c10d6SLingrui98    if (subOffsetLen.isDefined)
108cf7d6b7aSMuzi      Mux(
109cf7d6b7aSMuzi        sharing,
110b30c10d6SLingrui98        getTarget(subOffsetLen.get)(pc, lower, tarStat, last_stage),
111b30c10d6SLingrui98        getTarget(offsetLen)(pc, lower, tarStat, last_stage)
112eeb5ff92SLingrui98      )
113eeb5ff92SLingrui98    else
114b30c10d6SLingrui98      getTarget(offsetLen)(pc, lower, tarStat, last_stage)
115eeb5ff92SLingrui98  }
116eeb5ff92SLingrui98  def fromAnotherSlot(that: FtbSlot) = {
117eeb5ff92SLingrui98    require(
118b30c10d6SLingrui98      this.offsetLen > that.offsetLen && this.subOffsetLen.map(_ == that.offsetLen).getOrElse(true) ||
119eeb5ff92SLingrui98        this.offsetLen == that.offsetLen
120eeb5ff92SLingrui98    )
121eeb5ff92SLingrui98    this.offset  := that.offset
122eeb5ff92SLingrui98    this.tarStat := that.tarStat
123b30c10d6SLingrui98    this.sharing := (this.offsetLen > that.offsetLen && that.offsetLen == this.subOffsetLen.get).B
124eeb5ff92SLingrui98    this.valid   := that.valid
125eeb5ff92SLingrui98    this.lower   := ZeroExt(that.lower, this.offsetLen)
126eeb5ff92SLingrui98  }
127eeb5ff92SLingrui98
128cf7d6b7aSMuzi  def slotConsistent(that: FtbSlot) =
129fd3aa057SYuandongliang    VecInit(
130fd3aa057SYuandongliang      this.offset === that.offset,
131fd3aa057SYuandongliang      this.lower === that.lower,
132fd3aa057SYuandongliang      this.tarStat === that.tarStat,
133fd3aa057SYuandongliang      this.sharing === that.sharing,
134fd3aa057SYuandongliang      this.valid === that.valid
135fd3aa057SYuandongliang    ).reduce(_ && _)
136fd3aa057SYuandongliang
137eeb5ff92SLingrui98}
138eeb5ff92SLingrui98
139deb3a97eSGao-Zeyuclass FTBEntry_part(implicit p: Parameters) extends XSBundle with FTBParams with BPUUtils {
140deb3a97eSGao-Zeyu  val isCall = Bool()
141deb3a97eSGao-Zeyu  val isRet  = Bool()
142deb3a97eSGao-Zeyu  val isJalr = Bool()
143deb3a97eSGao-Zeyu
144deb3a97eSGao-Zeyu  def isJal = !isJalr
145deb3a97eSGao-Zeyu}
146deb3a97eSGao-Zeyu
147deb3a97eSGao-Zeyuclass FTBEntry_FtqMem(implicit p: Parameters) extends FTBEntry_part with FTBParams with BPUUtils {
148deb3a97eSGao-Zeyu
149deb3a97eSGao-Zeyu  val brSlots  = Vec(numBrSlot, new FtbSlot_FtqMem)
150deb3a97eSGao-Zeyu  val tailSlot = new FtbSlot_FtqMem
151deb3a97eSGao-Zeyu
152cf7d6b7aSMuzi  def jmpValid =
153deb3a97eSGao-Zeyu    tailSlot.valid && !tailSlot.sharing
154deb3a97eSGao-Zeyu
155cf7d6b7aSMuzi  def getBrRecordedVec(offset: UInt) =
156deb3a97eSGao-Zeyu    VecInit(
157deb3a97eSGao-Zeyu      brSlots.map(s => s.valid && s.offset === offset) :+
158deb3a97eSGao-Zeyu        (tailSlot.valid && tailSlot.offset === offset && tailSlot.sharing)
159deb3a97eSGao-Zeyu    )
160deb3a97eSGao-Zeyu
161deb3a97eSGao-Zeyu  def brIsSaved(offset: UInt) = getBrRecordedVec(offset).reduce(_ || _)
162deb3a97eSGao-Zeyu
163deb3a97eSGao-Zeyu  def getBrMaskByOffset(offset: UInt) =
164cf7d6b7aSMuzi    brSlots.map { s =>
165cf7d6b7aSMuzi      s.valid && s.offset <= offset
166cf7d6b7aSMuzi    } :+
167deb3a97eSGao-Zeyu      (tailSlot.valid && tailSlot.offset <= offset && tailSlot.sharing)
168deb3a97eSGao-Zeyu
169deb3a97eSGao-Zeyu  def newBrCanNotInsert(offset: UInt) = {
170deb3a97eSGao-Zeyu    val lastSlotForBr = tailSlot
171deb3a97eSGao-Zeyu    lastSlotForBr.valid && lastSlotForBr.offset < offset
172deb3a97eSGao-Zeyu  }
173deb3a97eSGao-Zeyu
174deb3a97eSGao-Zeyu}
175deb3a97eSGao-Zeyu
176deb3a97eSGao-Zeyuclass FTBEntry(implicit p: Parameters) extends FTBEntry_part with FTBParams with BPUUtils {
177eeb5ff92SLingrui98
178eeb5ff92SLingrui98  val valid = Bool()
179eeb5ff92SLingrui98
180eeb5ff92SLingrui98  val brSlots = Vec(numBrSlot, new FtbSlot(BR_OFFSET_LEN))
181eeb5ff92SLingrui98
182b30c10d6SLingrui98  val tailSlot = new FtbSlot(JMP_OFFSET_LEN, Some(BR_OFFSET_LEN))
18309c6f1ddSLingrui98
18409c6f1ddSLingrui98  // Partial Fall-Through Address
185a60a2901SLingrui98  val pftAddr = UInt(log2Up(PredictWidth).W)
18609c6f1ddSLingrui98  val carry   = Bool()
18709c6f1ddSLingrui98
188f4ebc4b2SLingrui98  val last_may_be_rvi_call = Bool()
18909c6f1ddSLingrui98
19009c6f1ddSLingrui98  val always_taken = Vec(numBr, Bool())
19109c6f1ddSLingrui98
192eeb5ff92SLingrui98  def getSlotForBr(idx: Int): FtbSlot = {
193b37e4b45SLingrui98    require(idx <= numBr - 1)
194b37e4b45SLingrui98    (idx, numBr) match {
195b37e4b45SLingrui98      case (i, n) if i == n - 1 => this.tailSlot
196eeb5ff92SLingrui98      case _                    => this.brSlots(idx)
19709c6f1ddSLingrui98    }
19809c6f1ddSLingrui98  }
199cf7d6b7aSMuzi  def allSlotsForBr =
200eeb5ff92SLingrui98    (0 until numBr).map(getSlotForBr(_))
20109c6f1ddSLingrui98  def setByBrTarget(brIdx: Int, pc: UInt, target: UInt) = {
202eeb5ff92SLingrui98    val slot = getSlotForBr(brIdx)
203b37e4b45SLingrui98    slot.setLowerStatByTarget(pc, target, brIdx == numBr - 1)
20409c6f1ddSLingrui98  }
205cf7d6b7aSMuzi  def setByJmpTarget(pc: UInt, target: UInt) =
206eeb5ff92SLingrui98    this.tailSlot.setLowerStatByTarget(pc, target, false)
20709c6f1ddSLingrui98
208b30c10d6SLingrui98  def getTargetVec(pc: UInt, last_stage: Option[Tuple2[UInt, Bool]] = None) = {
209c08d3528SYuandongliang    /*
210c08d3528SYuandongliang    Previous design: Use the getTarget function of FTBSlot to calculate three sets of targets separately;
211c08d3528SYuandongliang    During this process, nine sets of registers will be generated to register the values of the higher plus one minus one
212c08d3528SYuandongliang    Current design: Reuse the duplicate parts of the original nine sets of registers,
213c4a59f19SYuandongliang    calculate the common high bits last_stage_pc_higher of brtarget and jmptarget,
214c4a59f19SYuandongliang    and the high bits last_stage_pc_middle that need to be added and subtracted from each other,
215c08d3528SYuandongliang    and then concatenate them according to the carry situation to obtain brtarget and jmptarget
216c08d3528SYuandongliang     */
217c08d3528SYuandongliang    val h_br                  = pc(VAddrBits - 1, BR_OFFSET_LEN + 1)
218c08d3528SYuandongliang    val higher_br             = Wire(UInt((VAddrBits - BR_OFFSET_LEN - 1).W))
219c08d3528SYuandongliang    val higher_plus_one_br    = Wire(UInt((VAddrBits - BR_OFFSET_LEN - 1).W))
220c08d3528SYuandongliang    val higher_minus_one_br   = Wire(UInt((VAddrBits - BR_OFFSET_LEN - 1).W))
221c08d3528SYuandongliang    val h_tail                = pc(VAddrBits - 1, JMP_OFFSET_LEN + 1)
222c08d3528SYuandongliang    val higher_tail           = Wire(UInt((VAddrBits - JMP_OFFSET_LEN - 1).W))
223c08d3528SYuandongliang    val higher_plus_one_tail  = Wire(UInt((VAddrBits - JMP_OFFSET_LEN - 1).W))
224c08d3528SYuandongliang    val higher_minus_one_tail = Wire(UInt((VAddrBits - JMP_OFFSET_LEN - 1).W))
225c08d3528SYuandongliang    if (last_stage.isDefined) {
226c08d3528SYuandongliang      val last_stage_pc                  = last_stage.get._1
227c08d3528SYuandongliang      val stage_en                       = last_stage.get._2
228c08d3528SYuandongliang      val last_stage_pc_higher           = RegEnable(last_stage_pc(VAddrBits - 1, JMP_OFFSET_LEN + 1), stage_en)
229c08d3528SYuandongliang      val last_stage_pc_middle           = RegEnable(last_stage_pc(JMP_OFFSET_LEN, BR_OFFSET_LEN + 1), stage_en)
230c08d3528SYuandongliang      val last_stage_pc_higher_plus_one  = RegEnable(last_stage_pc(VAddrBits - 1, JMP_OFFSET_LEN + 1) + 1.U, stage_en)
231c08d3528SYuandongliang      val last_stage_pc_higher_minus_one = RegEnable(last_stage_pc(VAddrBits - 1, JMP_OFFSET_LEN + 1) - 1.U, stage_en)
232cf7d6b7aSMuzi      val last_stage_pc_middle_plus_one =
233cf7d6b7aSMuzi        RegEnable(Cat(0.U(1.W), last_stage_pc(JMP_OFFSET_LEN, BR_OFFSET_LEN + 1)) + 1.U, stage_en)
234cf7d6b7aSMuzi      val last_stage_pc_middle_minus_one =
235cf7d6b7aSMuzi        RegEnable(Cat(0.U(1.W), last_stage_pc(JMP_OFFSET_LEN, BR_OFFSET_LEN + 1)) - 1.U, stage_en)
236c08d3528SYuandongliang
237c08d3528SYuandongliang      higher_br := Cat(last_stage_pc_higher, last_stage_pc_middle)
238c08d3528SYuandongliang      higher_plus_one_br := Mux(
239c08d3528SYuandongliang        last_stage_pc_middle_plus_one(JMP_OFFSET_LEN - BR_OFFSET_LEN),
240c08d3528SYuandongliang        Cat(last_stage_pc_higher_plus_one, last_stage_pc_middle_plus_one(JMP_OFFSET_LEN - BR_OFFSET_LEN - 1, 0)),
241cf7d6b7aSMuzi        Cat(last_stage_pc_higher, last_stage_pc_middle_plus_one(JMP_OFFSET_LEN - BR_OFFSET_LEN - 1, 0))
242cf7d6b7aSMuzi      )
243c08d3528SYuandongliang      higher_minus_one_br := Mux(
244c08d3528SYuandongliang        last_stage_pc_middle_minus_one(JMP_OFFSET_LEN - BR_OFFSET_LEN),
245c08d3528SYuandongliang        Cat(last_stage_pc_higher_minus_one, last_stage_pc_middle_minus_one(JMP_OFFSET_LEN - BR_OFFSET_LEN - 1, 0)),
246cf7d6b7aSMuzi        Cat(last_stage_pc_higher, last_stage_pc_middle_minus_one(JMP_OFFSET_LEN - BR_OFFSET_LEN - 1, 0))
247cf7d6b7aSMuzi      )
248c08d3528SYuandongliang
249c08d3528SYuandongliang      higher_tail           := last_stage_pc_higher
250c08d3528SYuandongliang      higher_plus_one_tail  := last_stage_pc_higher_plus_one
251c08d3528SYuandongliang      higher_minus_one_tail := last_stage_pc_higher_minus_one
252c08d3528SYuandongliang    } else {
253c08d3528SYuandongliang      higher_br             := h_br
254c08d3528SYuandongliang      higher_plus_one_br    := h_br + 1.U
255c08d3528SYuandongliang      higher_minus_one_br   := h_br - 1.U
256c08d3528SYuandongliang      higher_tail           := h_tail
257c08d3528SYuandongliang      higher_plus_one_tail  := h_tail + 1.U
258c08d3528SYuandongliang      higher_minus_one_tail := h_tail - 1.U
259c08d3528SYuandongliang    }
260c08d3528SYuandongliang    val br_slots_targets = VecInit(brSlots.map(s =>
261c08d3528SYuandongliang      Cat(
262c08d3528SYuandongliang        Mux1H(Seq(
263c08d3528SYuandongliang          (s.tarStat === TAR_OVF, higher_plus_one_br),
264c08d3528SYuandongliang          (s.tarStat === TAR_UDF, higher_minus_one_br),
265cf7d6b7aSMuzi          (s.tarStat === TAR_FIT, higher_br)
266c08d3528SYuandongliang        )),
267cf7d6b7aSMuzi        s.lower(s.offsetLen - 1, 0),
268cf7d6b7aSMuzi        0.U(1.W)
269c08d3528SYuandongliang      )
270c08d3528SYuandongliang    ))
271c08d3528SYuandongliang    val tail_target = Wire(UInt(VAddrBits.W))
272c08d3528SYuandongliang    if (tailSlot.subOffsetLen.isDefined) {
273cf7d6b7aSMuzi      tail_target := Mux(
274cf7d6b7aSMuzi        tailSlot.sharing,
275c08d3528SYuandongliang        Cat(
276c08d3528SYuandongliang          Mux1H(Seq(
277c08d3528SYuandongliang            (tailSlot.tarStat === TAR_OVF, higher_plus_one_br),
278c08d3528SYuandongliang            (tailSlot.tarStat === TAR_UDF, higher_minus_one_br),
279cf7d6b7aSMuzi            (tailSlot.tarStat === TAR_FIT, higher_br)
280c08d3528SYuandongliang          )),
281cf7d6b7aSMuzi          tailSlot.lower(tailSlot.subOffsetLen.get - 1, 0),
282cf7d6b7aSMuzi          0.U(1.W)
283c08d3528SYuandongliang        ),
284c08d3528SYuandongliang        Cat(
285c08d3528SYuandongliang          Mux1H(Seq(
286c08d3528SYuandongliang            (tailSlot.tarStat === TAR_OVF, higher_plus_one_tail),
287c08d3528SYuandongliang            (tailSlot.tarStat === TAR_UDF, higher_minus_one_tail),
288cf7d6b7aSMuzi            (tailSlot.tarStat === TAR_FIT, higher_tail)
289c08d3528SYuandongliang          )),
290cf7d6b7aSMuzi          tailSlot.lower(tailSlot.offsetLen - 1, 0),
291cf7d6b7aSMuzi          0.U(1.W)
292c08d3528SYuandongliang        )
293c08d3528SYuandongliang      )
294c08d3528SYuandongliang    } else {
295c08d3528SYuandongliang      tail_target := Cat(
296c08d3528SYuandongliang        Mux1H(Seq(
297c08d3528SYuandongliang          (tailSlot.tarStat === TAR_OVF, higher_plus_one_tail),
298c08d3528SYuandongliang          (tailSlot.tarStat === TAR_UDF, higher_minus_one_tail),
299cf7d6b7aSMuzi          (tailSlot.tarStat === TAR_FIT, higher_tail)
300c08d3528SYuandongliang        )),
301cf7d6b7aSMuzi        tailSlot.lower(tailSlot.offsetLen - 1, 0),
302cf7d6b7aSMuzi        0.U(1.W)
303c08d3528SYuandongliang      )
304c08d3528SYuandongliang    }
305c08d3528SYuandongliang
306c08d3528SYuandongliang    br_slots_targets.map(t => require(t.getWidth == VAddrBits))
307c08d3528SYuandongliang    require(tail_target.getWidth == VAddrBits)
308c08d3528SYuandongliang    val targets = VecInit(br_slots_targets :+ tail_target)
309c08d3528SYuandongliang    targets
310bf358e08SLingrui98  }
31109c6f1ddSLingrui98
312eeb5ff92SLingrui98  def getOffsetVec = VecInit(brSlots.map(_.offset) :+ tailSlot.offset)
313cf7d6b7aSMuzi  def getFallThrough(pc: UInt, last_stage_entry: Option[Tuple2[FTBEntry, Bool]] = None) =
31447c003a9SEaston Man    if (last_stage_entry.isDefined) {
31547c003a9SEaston Man      var stashed_carry = RegEnable(last_stage_entry.get._1.carry, last_stage_entry.get._2)
31647c003a9SEaston Man      getFallThroughAddr(pc, stashed_carry, pftAddr)
31747c003a9SEaston Man    } else {
31847c003a9SEaston Man      getFallThroughAddr(pc, carry, pftAddr)
31947c003a9SEaston Man    }
32047c003a9SEaston Man
321eeb5ff92SLingrui98  def hasBr(offset: UInt) =
322cf7d6b7aSMuzi    brSlots.map(s => s.valid && s.offset <= offset).reduce(_ || _) ||
323b37e4b45SLingrui98      (tailSlot.valid && tailSlot.offset <= offset && tailSlot.sharing)
32409c6f1ddSLingrui98
325eeb5ff92SLingrui98  def getBrMaskByOffset(offset: UInt) =
326cf7d6b7aSMuzi    brSlots.map { s =>
327cf7d6b7aSMuzi      s.valid && s.offset <= offset
328cf7d6b7aSMuzi    } :+
329b37e4b45SLingrui98      (tailSlot.valid && tailSlot.offset <= offset && tailSlot.sharing)
330eeb5ff92SLingrui98
331cf7d6b7aSMuzi  def getBrRecordedVec(offset: UInt) =
332eeb5ff92SLingrui98    VecInit(
333b37e4b45SLingrui98      brSlots.map(s => s.valid && s.offset === offset) :+
334b37e4b45SLingrui98        (tailSlot.valid && tailSlot.offset === offset && tailSlot.sharing)
335eeb5ff92SLingrui98    )
33609c6f1ddSLingrui98
337eeb5ff92SLingrui98  def brIsSaved(offset: UInt) = getBrRecordedVec(offset).reduce(_ || _)
338eeb5ff92SLingrui98
339cf7d6b7aSMuzi  def brValids =
340eeb5ff92SLingrui98    VecInit(
341b37e4b45SLingrui98      brSlots.map(_.valid) :+ (tailSlot.valid && tailSlot.sharing)
342eeb5ff92SLingrui98    )
343eeb5ff92SLingrui98
344cf7d6b7aSMuzi  def noEmptySlotForNewBr =
345b37e4b45SLingrui98    VecInit(brSlots.map(_.valid) :+ tailSlot.valid).reduce(_ && _)
346eeb5ff92SLingrui98
347eeb5ff92SLingrui98  def newBrCanNotInsert(offset: UInt) = {
348b37e4b45SLingrui98    val lastSlotForBr = tailSlot
349eeb5ff92SLingrui98    lastSlotForBr.valid && lastSlotForBr.offset < offset
350eeb5ff92SLingrui98  }
351eeb5ff92SLingrui98
352cf7d6b7aSMuzi  def jmpValid =
353b37e4b45SLingrui98    tailSlot.valid && !tailSlot.sharing
354eeb5ff92SLingrui98
355cf7d6b7aSMuzi  def brOffset =
356b37e4b45SLingrui98    VecInit(brSlots.map(_.offset) :+ tailSlot.offset)
357eeb5ff92SLingrui98
358fd3aa057SYuandongliang  def entryConsistent(that: FTBEntry) = {
359fd3aa057SYuandongliang    val validDiff = this.valid === that.valid
360fd3aa057SYuandongliang    val brSlotsDiffSeq: IndexedSeq[Bool] =
361fd3aa057SYuandongliang      this.brSlots.zip(that.brSlots).map {
362fd3aa057SYuandongliang        case (x, y) => x.slotConsistent(y)
363fd3aa057SYuandongliang      }
364fd3aa057SYuandongliang    val tailSlotDiff         = this.tailSlot.slotConsistent(that.tailSlot)
365fd3aa057SYuandongliang    val pftAddrDiff          = this.pftAddr === that.pftAddr
366fd3aa057SYuandongliang    val carryDiff            = this.carry === that.carry
367fd3aa057SYuandongliang    val isCallDiff           = this.isCall === that.isCall
368fd3aa057SYuandongliang    val isRetDiff            = this.isRet === that.isRet
369fd3aa057SYuandongliang    val isJalrDiff           = this.isJalr === that.isJalr
370fd3aa057SYuandongliang    val lastMayBeRviCallDiff = this.last_may_be_rvi_call === that.last_may_be_rvi_call
371fd3aa057SYuandongliang    val alwaysTakenDiff: IndexedSeq[Bool] =
372fd3aa057SYuandongliang      this.always_taken.zip(that.always_taken).map {
373fd3aa057SYuandongliang        case (x, y) => x === y
374fd3aa057SYuandongliang      }
375fd3aa057SYuandongliang    VecInit(
376fd3aa057SYuandongliang      validDiff,
377fd3aa057SYuandongliang      brSlotsDiffSeq.reduce(_ && _),
378fd3aa057SYuandongliang      tailSlotDiff,
379fd3aa057SYuandongliang      pftAddrDiff,
380fd3aa057SYuandongliang      carryDiff,
381fd3aa057SYuandongliang      isCallDiff,
382fd3aa057SYuandongliang      isRetDiff,
383fd3aa057SYuandongliang      isJalrDiff,
384fd3aa057SYuandongliang      lastMayBeRviCallDiff,
385fd3aa057SYuandongliang      alwaysTakenDiff.reduce(_ && _)
386fd3aa057SYuandongliang    ).reduce(_ && _)
387fd3aa057SYuandongliang  }
388fd3aa057SYuandongliang
38909c6f1ddSLingrui98  def display(cond: Bool): Unit = {
39009c6f1ddSLingrui98    XSDebug(cond, p"-----------FTB entry----------- \n")
39109c6f1ddSLingrui98    XSDebug(cond, p"v=${valid}\n")
39209c6f1ddSLingrui98    for (i <- 0 until numBr) {
393cf7d6b7aSMuzi      XSDebug(
394cf7d6b7aSMuzi        cond,
395cf7d6b7aSMuzi        p"[br$i]: v=${allSlotsForBr(i).valid}, offset=${allSlotsForBr(i).offset}," +
396cf7d6b7aSMuzi          p"lower=${Hexadecimal(allSlotsForBr(i).lower)}\n"
397cf7d6b7aSMuzi      )
39809c6f1ddSLingrui98    }
399cf7d6b7aSMuzi    XSDebug(
400cf7d6b7aSMuzi      cond,
401cf7d6b7aSMuzi      p"[tailSlot]: v=${tailSlot.valid}, offset=${tailSlot.offset}," +
402cf7d6b7aSMuzi        p"lower=${Hexadecimal(tailSlot.lower)}, sharing=${tailSlot.sharing}}\n"
403cf7d6b7aSMuzi    )
40409c6f1ddSLingrui98    XSDebug(cond, p"pftAddr=${Hexadecimal(pftAddr)}, carry=$carry\n")
40509c6f1ddSLingrui98    XSDebug(cond, p"isCall=$isCall, isRet=$isRet, isjalr=$isJalr\n")
406f4ebc4b2SLingrui98    XSDebug(cond, p"last_may_be_rvi_call=$last_may_be_rvi_call\n")
40709c6f1ddSLingrui98    XSDebug(cond, p"------------------------------- \n")
40809c6f1ddSLingrui98  }
40909c6f1ddSLingrui98
41009c6f1ddSLingrui98}
41109c6f1ddSLingrui98
41209c6f1ddSLingrui98class FTBEntryWithTag(implicit p: Parameters) extends XSBundle with FTBParams with BPUUtils {
41309c6f1ddSLingrui98  val entry = new FTBEntry
41409c6f1ddSLingrui98  val tag   = UInt(tagSize.W)
41509c6f1ddSLingrui98  def display(cond: Bool): Unit = {
416eeb5ff92SLingrui98    entry.display(cond)
417eeb5ff92SLingrui98    XSDebug(cond, p"tag is ${Hexadecimal(tag)}\n------------------------------- \n")
41809c6f1ddSLingrui98  }
41909c6f1ddSLingrui98}
42009c6f1ddSLingrui98
42109c6f1ddSLingrui98class FTBMeta(implicit p: Parameters) extends XSBundle with FTBParams {
422bb09c7feSzoujr  val writeWay   = UInt(log2Ceil(numWays).W)
42309c6f1ddSLingrui98  val hit        = Bool()
4241bc6e9c8SLingrui98  val pred_cycle = if (!env.FPGAPlatform) Some(UInt(64.W)) else None
42509c6f1ddSLingrui98}
42609c6f1ddSLingrui98
42709c6f1ddSLingrui98object FTBMeta {
42809c6f1ddSLingrui98  def apply(writeWay: UInt, hit: Bool, pred_cycle: UInt)(implicit p: Parameters): FTBMeta = {
42909c6f1ddSLingrui98    val e = Wire(new FTBMeta)
43009c6f1ddSLingrui98    e.writeWay := writeWay
43109c6f1ddSLingrui98    e.hit      := hit
4321bc6e9c8SLingrui98    e.pred_cycle.map(_ := pred_cycle)
43309c6f1ddSLingrui98    e
43409c6f1ddSLingrui98  }
43509c6f1ddSLingrui98}
43609c6f1ddSLingrui98
437c6bf0bffSzoujr// class UpdateQueueEntry(implicit p: Parameters) extends XSBundle with FTBParams {
438c6bf0bffSzoujr//   val pc = UInt(VAddrBits.W)
439c6bf0bffSzoujr//   val ftb_entry = new FTBEntry
440c6bf0bffSzoujr//   val hit = Bool()
441c6bf0bffSzoujr//   val hit_way = UInt(log2Ceil(numWays).W)
442c6bf0bffSzoujr// }
443c6bf0bffSzoujr//
444c6bf0bffSzoujr// object UpdateQueueEntry {
445c6bf0bffSzoujr//   def apply(pc: UInt, fe: FTBEntry, hit: Bool, hit_way: UInt)(implicit p: Parameters): UpdateQueueEntry = {
446c6bf0bffSzoujr//     val e = Wire(new UpdateQueueEntry)
447c6bf0bffSzoujr//     e.pc := pc
448c6bf0bffSzoujr//     e.ftb_entry := fe
449c6bf0bffSzoujr//     e.hit := hit
450c6bf0bffSzoujr//     e.hit_way := hit_way
451c6bf0bffSzoujr//     e
452c6bf0bffSzoujr//   }
453c6bf0bffSzoujr// }
454c6bf0bffSzoujr
455d4885a3fSEaston Manclass FTBTableAddr(val idxBits: Int, val banks: Int, val skewedBits: Int)(implicit p: Parameters) extends XSBundle {
456d4885a3fSEaston Man  val addr = new TableAddr(idxBits, banks)
457d4885a3fSEaston Man  def getIdx(x: UInt) = addr.getIdx(x) ^ Cat(addr.getTag(x), addr.getIdx(x))(idxBits + skewedBits - 1, skewedBits)
458d4885a3fSEaston Man  def getTag(x: UInt) = addr.getTag(x)
459d4885a3fSEaston Man}
460d4885a3fSEaston Man
4611ca0e4f3SYinan Xuclass FTB(implicit p: Parameters) extends BasePredictor with FTBParams with BPUUtils
4621ca0e4f3SYinan Xu    with HasCircularQueuePtrHelper with HasPerfEvents {
46309c6f1ddSLingrui98  override val meta_size = WireInit(0.U.asTypeOf(new FTBMeta)).getWidth
46409c6f1ddSLingrui98
465d4885a3fSEaston Man  val ftbAddr = new FTBTableAddr(log2Up(numSets), 1, 3)
46609c6f1ddSLingrui98
46709c6f1ddSLingrui98  class FTBBank(val numSets: Int, val nWays: Int) extends XSModule with BPUUtils {
46809c6f1ddSLingrui98    val io = IO(new Bundle {
4695371700eSzoujr      val s1_fire = Input(Bool())
47009c6f1ddSLingrui98
47109c6f1ddSLingrui98      // when ftb hit, read_hits.valid is true, and read_hits.bits is OH of hit way
47209c6f1ddSLingrui98      // when ftb not hit, read_hits.valid is false, and read_hits is OH of allocWay
473bb09c7feSzoujr      // val read_hits = Valid(Vec(numWays, Bool()))
4741c8d9e26Szoujr      val req_pc    = Flipped(DecoupledIO(UInt(VAddrBits.W)))
4751c8d9e26Szoujr      val read_resp = Output(new FTBEntry)
476bb09c7feSzoujr      val read_hits = Valid(UInt(log2Ceil(numWays).W))
47709c6f1ddSLingrui98
478fd3aa057SYuandongliang      val read_multi_entry = Output(new FTBEntry)
479fd3aa057SYuandongliang      val read_multi_hits  = Valid(UInt(log2Ceil(numWays).W))
480fd3aa057SYuandongliang
4811c8d9e26Szoujr      val u_req_pc      = Flipped(DecoupledIO(UInt(VAddrBits.W)))
4821c8d9e26Szoujr      val update_hits   = Valid(UInt(log2Ceil(numWays).W))
4831c8d9e26Szoujr      val update_access = Input(Bool())
48409c6f1ddSLingrui98
48509c6f1ddSLingrui98      val update_pc          = Input(UInt(VAddrBits.W))
48609c6f1ddSLingrui98      val update_write_data  = Flipped(Valid(new FTBEntryWithTag))
487c6bf0bffSzoujr      val update_write_way   = Input(UInt(log2Ceil(numWays).W))
488c6bf0bffSzoujr      val update_write_alloc = Input(Bool())
48909c6f1ddSLingrui98    })
49009c6f1ddSLingrui98
49136638515SEaston Man    // Extract holdRead logic to fix bug that update read override predict read result
492cf7d6b7aSMuzi    val ftb = Module(new SRAMTemplate(
493cf7d6b7aSMuzi      new FTBEntryWithTag,
494cf7d6b7aSMuzi      set = numSets,
495cf7d6b7aSMuzi      way = numWays,
496cf7d6b7aSMuzi      shouldReset = true,
497cf7d6b7aSMuzi      holdRead = false,
498cf7d6b7aSMuzi      singlePort = true
499cf7d6b7aSMuzi    ))
50036638515SEaston Man    val ftb_r_entries = ftb.io.r.resp.data.map(_.entry)
50109c6f1ddSLingrui98
50236638515SEaston Man    val pred_rdata = HoldUnless(ftb.io.r.resp.data, RegNext(io.req_pc.valid && !io.update_access))
50336638515SEaston Man    ftb.io.r.req.valid := io.req_pc.valid || io.u_req_pc.valid // io.s0_fire
504cf7d6b7aSMuzi    ftb.io.r.req.bits.setIdx := Mux(
505cf7d6b7aSMuzi      io.u_req_pc.valid,
506cf7d6b7aSMuzi      ftbAddr.getIdx(io.u_req_pc.bits),
507cf7d6b7aSMuzi      ftbAddr.getIdx(io.req_pc.bits)
508cf7d6b7aSMuzi    ) // s0_idx
5091c8d9e26Szoujr
5101c8d9e26Szoujr    assert(!(io.req_pc.valid && io.u_req_pc.valid))
51109c6f1ddSLingrui98
51236638515SEaston Man    io.req_pc.ready   := ftb.io.r.req.ready
51336638515SEaston Man    io.u_req_pc.ready := ftb.io.r.req.ready
51409c6f1ddSLingrui98
51509c6f1ddSLingrui98    val req_tag = RegEnable(ftbAddr.getTag(io.req_pc.bits)(tagSize - 1, 0), io.req_pc.valid)
516ac3f6f25Szoujr    val req_idx = RegEnable(ftbAddr.getIdx(io.req_pc.bits), io.req_pc.valid)
51709c6f1ddSLingrui98
5181c8d9e26Szoujr    val u_req_tag = RegEnable(ftbAddr.getTag(io.u_req_pc.bits)(tagSize - 1, 0), io.u_req_pc.valid)
51909c6f1ddSLingrui98
5201c8d9e26Szoujr    val read_entries = pred_rdata.map(_.entry)
5211c8d9e26Szoujr    val read_tags    = pred_rdata.map(_.tag)
5221c8d9e26Szoujr
523cf7d6b7aSMuzi    val total_hits =
524cf7d6b7aSMuzi      VecInit((0 until numWays).map(b => read_tags(b) === req_tag && read_entries(b).valid && io.s1_fire))
52509c6f1ddSLingrui98    val hit = total_hits.reduce(_ || _)
526bb09c7feSzoujr    // val hit_way_1h = VecInit(PriorityEncoderOH(total_hits))
527ab890bfeSLingrui98    val hit_way = OHToUInt(total_hits)
52809c6f1ddSLingrui98
529fd3aa057SYuandongliang    // There may be two hits in the four paths of the ftbBank, and the OHToUInt will fail.
530fd3aa057SYuandongliang    // If there is a redirect in s2 at this time, the wrong FTBEntry will be used to calculate the target,
531fd3aa057SYuandongliang    // resulting in an address error and affecting performance.
532fd3aa057SYuandongliang    // The solution is to select a hit entry during multi hit as the entry for s2.
533fd3aa057SYuandongliang    // Considering timing, use this entry in s3 and trigger s3-redirect.
534fd3aa057SYuandongliang    val total_hits_reg   = RegEnable(total_hits, io.s1_fire)
535fd3aa057SYuandongliang    val read_entries_reg = read_entries.map(w => RegEnable(w, io.s1_fire))
536fd3aa057SYuandongliang
537fd3aa057SYuandongliang    val multi_hit = VecInit((0 until numWays).map {
538cf7d6b7aSMuzi      i =>
539cf7d6b7aSMuzi        (0 until numWays).map { j =>
540fd3aa057SYuandongliang          if (i < j) total_hits_reg(i) && total_hits_reg(j)
541fd3aa057SYuandongliang          else false.B
542cf7d6b7aSMuzi        }.reduce(_ || _)
543fd3aa057SYuandongliang    }).reduce(_ || _)
544cf7d6b7aSMuzi    val multi_way = PriorityMux(Seq.tabulate(numWays)(i => (total_hits_reg(i)) -> i.asUInt(log2Ceil(numWays).W)))
545cf7d6b7aSMuzi    val multi_hit_selectEntry = PriorityMux(Seq.tabulate(numWays)(i => (total_hits_reg(i)) -> read_entries_reg(i)))
546fd3aa057SYuandongliang
547cabb9f41SYuandongliang    // Check if the entry read by ftbBank is legal.
548cabb9f41SYuandongliang    for (n <- 0 to numWays - 1) {
549cabb9f41SYuandongliang      val req_pc_reg       = RegEnable(io.req_pc.bits, 0.U.asTypeOf(io.req_pc.bits), io.req_pc.valid)
550cabb9f41SYuandongliang      val req_pc_reg_lower = Cat(0.U(1.W), req_pc_reg(instOffsetBits + log2Ceil(PredictWidth) - 1, instOffsetBits))
551cabb9f41SYuandongliang      val ftbEntryEndLowerwithCarry = Cat(read_entries(n).carry, read_entries(n).pftAddr)
552cf7d6b7aSMuzi      val fallThroughErr            = req_pc_reg_lower + PredictWidth.U >= ftbEntryEndLowerwithCarry
553cabb9f41SYuandongliang      when(read_entries(n).valid && total_hits(n) && io.s1_fire) {
554cabb9f41SYuandongliang        assert(fallThroughErr, s"FTB read sram entry in way${n} fallThrough address error!")
555cabb9f41SYuandongliang      }
556cabb9f41SYuandongliang    }
557cabb9f41SYuandongliang
5581c8d9e26Szoujr    val u_total_hits = VecInit((0 until numWays).map(b =>
559cf7d6b7aSMuzi      ftb.io.r.resp.data(b).tag === u_req_tag && ftb.io.r.resp.data(b).entry.valid && RegNext(io.update_access)
560cf7d6b7aSMuzi    ))
5611c8d9e26Szoujr    val u_hit = u_total_hits.reduce(_ || _)
5621c8d9e26Szoujr    // val hit_way_1h = VecInit(PriorityEncoderOH(total_hits))
563ab890bfeSLingrui98    val u_hit_way = OHToUInt(u_total_hits)
5641c8d9e26Szoujr
565ccd953deSSteve Gou    // assert(PopCount(total_hits) === 1.U || PopCount(total_hits) === 0.U)
566ccd953deSSteve Gou    // assert(PopCount(u_total_hits) === 1.U || PopCount(u_total_hits) === 0.U)
567ccd953deSSteve Gou    for (n <- 1 to numWays) {
568ccd953deSSteve Gou      XSPerfAccumulate(f"ftb_pred_${n}_way_hit", PopCount(total_hits) === n.U)
569ccd953deSSteve Gou      XSPerfAccumulate(f"ftb_update_${n}_way_hit", PopCount(u_total_hits) === n.U)
570ccd953deSSteve Gou    }
57109c6f1ddSLingrui98
572ac3f6f25Szoujr    val replacer = ReplacementPolicy.fromString(Some("setplru"), numWays, numSets)
573c6bf0bffSzoujr    // val allocWriteWay = replacer.way(req_idx)
57409c6f1ddSLingrui98
575ac3f6f25Szoujr    val touch_set = Seq.fill(1)(Wire(UInt(log2Ceil(numSets).W)))
576ac3f6f25Szoujr    val touch_way = Seq.fill(1)(Wire(Valid(UInt(log2Ceil(numWays).W))))
577ac3f6f25Szoujr
578a788562dSSteve Gou    val write_set = Wire(UInt(log2Ceil(numSets).W))
579a788562dSSteve Gou    val write_way = Wire(Valid(UInt(log2Ceil(numWays).W)))
580ac3f6f25Szoujr
581a788562dSSteve Gou    val read_set = Wire(UInt(log2Ceil(numSets).W))
582a788562dSSteve Gou    val read_way = Wire(Valid(UInt(log2Ceil(numWays).W)))
583a788562dSSteve Gou
584a788562dSSteve Gou    read_set       := req_idx
585a788562dSSteve Gou    read_way.valid := hit
586a788562dSSteve Gou    read_way.bits  := hit_way
587a788562dSSteve Gou
58821bd6001SEaston Man    // Read replacer access is postponed for 1 cycle
58921bd6001SEaston Man    // this helps timing
59021bd6001SEaston Man    touch_set(0)       := Mux(write_way.valid, write_set, RegNext(read_set))
59121bd6001SEaston Man    touch_way(0).valid := write_way.valid || RegNext(read_way.valid)
59221bd6001SEaston Man    touch_way(0).bits  := Mux(write_way.valid, write_way.bits, RegNext(read_way.bits))
593ac3f6f25Szoujr
594c6bf0bffSzoujr    replacer.access(touch_set, touch_way)
595c6bf0bffSzoujr
59621bd6001SEaston Man    // Select the update allocate way
59721bd6001SEaston Man    // Selection logic:
59821bd6001SEaston Man    //    1. if any entries within the same index is not valid, select it
59921bd6001SEaston Man    //    2. if all entries is valid, use replacer
600cf7d6b7aSMuzi    def allocWay(valids: UInt, idx: UInt): UInt =
60109c6f1ddSLingrui98      if (numWays > 1) {
60209c6f1ddSLingrui98        val w     = Wire(UInt(log2Up(numWays).W))
60309c6f1ddSLingrui98        val valid = WireInit(valids.andR)
6045371700eSzoujr        w := Mux(valid, replacer.way(idx), PriorityEncoder(~valids))
60509c6f1ddSLingrui98        w
60609c6f1ddSLingrui98      } else {
60702f21c16SLingrui98        val w = WireInit(0.U(log2Up(numWays).W))
60809c6f1ddSLingrui98        w
60909c6f1ddSLingrui98      }
61009c6f1ddSLingrui98
611ab890bfeSLingrui98    io.read_resp       := Mux1H(total_hits, read_entries) // Mux1H
61209c6f1ddSLingrui98    io.read_hits.valid := hit
6135371700eSzoujr    io.read_hits.bits  := hit_way
61409c6f1ddSLingrui98
615fd3aa057SYuandongliang    io.read_multi_entry      := multi_hit_selectEntry
616fd3aa057SYuandongliang    io.read_multi_hits.valid := multi_hit
617fd3aa057SYuandongliang    io.read_multi_hits.bits  := multi_way
618fd3aa057SYuandongliang
6191c8d9e26Szoujr    io.update_hits.valid := u_hit
6201c8d9e26Szoujr    io.update_hits.bits  := u_hit_way
6211c8d9e26Szoujr
62209c6f1ddSLingrui98    // Update logic
62309c6f1ddSLingrui98    val u_valid       = io.update_write_data.valid
62409c6f1ddSLingrui98    val u_data        = io.update_write_data.bits
62509c6f1ddSLingrui98    val u_idx         = ftbAddr.getIdx(io.update_pc)
62602f21c16SLingrui98    val allocWriteWay = allocWay(RegNext(VecInit(ftb_r_entries.map(_.valid))).asUInt, u_idx)
62702f21c16SLingrui98    val u_way         = Mux(io.update_write_alloc, allocWriteWay, io.update_write_way)
62802f21c16SLingrui98    val u_mask        = UIntToOH(u_way)
629c6bf0bffSzoujr
630c6bf0bffSzoujr    for (i <- 0 until numWays) {
63102f21c16SLingrui98      XSPerfAccumulate(f"ftb_replace_way$i", u_valid && io.update_write_alloc && u_way === i.U)
632cf7d6b7aSMuzi      XSPerfAccumulate(
633cf7d6b7aSMuzi        f"ftb_replace_way${i}_has_empty",
634cf7d6b7aSMuzi        u_valid && io.update_write_alloc && !ftb_r_entries.map(_.valid).reduce(_ && _) && u_way === i.U
635cf7d6b7aSMuzi      )
6365371700eSzoujr      XSPerfAccumulate(f"ftb_hit_way$i", hit && !io.update_access && hit_way === i.U)
637c6bf0bffSzoujr    }
63809c6f1ddSLingrui98
63936638515SEaston Man    ftb.io.w.apply(u_valid, u_data, u_idx, u_mask)
640eeb5ff92SLingrui98
641a788562dSSteve Gou    // for replacer
642f4e1af07SLingrui98    write_set       := u_idx
643f4e1af07SLingrui98    write_way.valid := u_valid
644f4e1af07SLingrui98    write_way.bits  := Mux(io.update_write_alloc, allocWriteWay, io.update_write_way)
645a788562dSSteve Gou
646eeb5ff92SLingrui98    // print hit entry info
64736638515SEaston Man    Mux1H(total_hits, ftb.io.r.resp.data).display(true.B)
64809c6f1ddSLingrui98  } // FTBBank
64909c6f1ddSLingrui98
650fd3aa057SYuandongliang  // FTB switch register & temporary storage of fauftb prediction results
651fd3aa057SYuandongliang  val s0_close_ftb_req            = RegInit(false.B)
652fd3aa057SYuandongliang  val s1_close_ftb_req            = RegEnable(s0_close_ftb_req, false.B, io.s0_fire(0))
653fd3aa057SYuandongliang  val s2_close_ftb_req            = RegEnable(s1_close_ftb_req, false.B, io.s1_fire(0))
654fd3aa057SYuandongliang  val s2_fauftb_ftb_entry_dup     = io.s1_fire.map(f => RegEnable(io.fauftb_entry_in, f))
655fd3aa057SYuandongliang  val s2_fauftb_ftb_entry_hit_dup = io.s1_fire.map(f => RegEnable(io.fauftb_entry_hit_in, f))
656fd3aa057SYuandongliang
65709c6f1ddSLingrui98  val ftbBank = Module(new FTBBank(numSets, numWays))
65809c6f1ddSLingrui98
659fd3aa057SYuandongliang  // for close ftb read_req
660fd3aa057SYuandongliang  ftbBank.io.req_pc.valid := io.s0_fire(0) && !s0_close_ftb_req
661adc0b8dfSGuokai Chen  ftbBank.io.req_pc.bits  := s0_pc_dup(0)
66209c6f1ddSLingrui98
663fd3aa057SYuandongliang  val s2_multi_hit        = ftbBank.io.read_multi_hits.valid && io.s2_fire(0)
664fd3aa057SYuandongliang  val s2_multi_hit_way    = ftbBank.io.read_multi_hits.bits
665fd3aa057SYuandongliang  val s2_multi_hit_entry  = ftbBank.io.read_multi_entry
666cabb9f41SYuandongliang  val s2_multi_hit_enable = s2_multi_hit && !s2_close_ftb_req
667fd3aa057SYuandongliang  XSPerfAccumulate("ftb_s2_multi_hit", s2_multi_hit)
668fd3aa057SYuandongliang  XSPerfAccumulate("ftb_s2_multi_hit_enable", s2_multi_hit_enable)
669adc0b8dfSGuokai Chen
670fd3aa057SYuandongliang  // After closing ftb, the entry output from s2 is the entry of FauFTB cached in s1
671fd3aa057SYuandongliang  val btb_enable_dup   = dup(RegNext(io.ctrl.btb_enable))
672fd3aa057SYuandongliang  val s1_read_resp     = Mux(s1_close_ftb_req, io.fauftb_entry_in, ftbBank.io.read_resp)
673fd3aa057SYuandongliang  val s2_ftbBank_dup   = io.s1_fire.map(f => RegEnable(ftbBank.io.read_resp, f))
674fd3aa057SYuandongliang  val s2_ftb_entry_dup = dup(0.U.asTypeOf(new FTBEntry))
675cf7d6b7aSMuzi  for (
676cf7d6b7aSMuzi    ((s2_fauftb_entry, s2_ftbBank_entry), s2_ftb_entry) <-
677cf7d6b7aSMuzi      s2_fauftb_ftb_entry_dup zip s2_ftbBank_dup zip s2_ftb_entry_dup
678cf7d6b7aSMuzi  ) {
679fd3aa057SYuandongliang    s2_ftb_entry := Mux(s2_close_ftb_req, s2_fauftb_entry, s2_ftbBank_entry)
680fd3aa057SYuandongliang  }
681cf7d6b7aSMuzi  val s3_ftb_entry_dup = io.s2_fire.zip(s2_ftb_entry_dup).map { case (f, e) =>
682cf7d6b7aSMuzi    RegEnable(Mux(s2_multi_hit_enable, s2_multi_hit_entry, e), f)
683cf7d6b7aSMuzi  }
6849402431eSmy-mayfly  val real_s2_ftb_entry         = Mux(s2_multi_hit_enable, s2_multi_hit_entry, s2_ftb_entry_dup(0))
6859402431eSmy-mayfly  val real_s2_pc                = s2_pc_dup(0).getAddr()
6869402431eSmy-mayfly  val real_s2_startLower        = Cat(0.U(1.W), real_s2_pc(instOffsetBits + log2Ceil(PredictWidth) - 1, instOffsetBits))
6879402431eSmy-mayfly  val real_s2_endLowerwithCarry = Cat(real_s2_ftb_entry.carry, real_s2_ftb_entry.pftAddr)
688cf7d6b7aSMuzi  val real_s2_fallThroughErr =
689cf7d6b7aSMuzi    real_s2_startLower >= real_s2_endLowerwithCarry || real_s2_endLowerwithCarry > (real_s2_startLower + PredictWidth.U)
690cf7d6b7aSMuzi  val real_s3_fallThroughErr_dup = io.s2_fire.map(f => RegEnable(real_s2_fallThroughErr, f))
691fd3aa057SYuandongliang
692fd3aa057SYuandongliang  // After closing ftb, the hit output from s2 is the hit of FauFTB cached in s1.
693fd3aa057SYuandongliang  // s1_hit is the ftbBank hit.
694fd3aa057SYuandongliang  val s1_hit         = Mux(s1_close_ftb_req, false.B, ftbBank.io.read_hits.valid && io.ctrl.btb_enable)
695fd3aa057SYuandongliang  val s2_ftb_hit_dup = io.s1_fire.map(f => RegEnable(s1_hit, 0.B, f))
696fd3aa057SYuandongliang  val s2_hit_dup     = dup(0.U.asTypeOf(Bool()))
697cf7d6b7aSMuzi  for (
698cf7d6b7aSMuzi    ((s2_fauftb_hit, s2_ftb_hit), s2_hit) <-
699cf7d6b7aSMuzi      s2_fauftb_ftb_entry_hit_dup zip s2_ftb_hit_dup zip s2_hit_dup
700cf7d6b7aSMuzi  ) {
701fd3aa057SYuandongliang    s2_hit := Mux(s2_close_ftb_req, s2_fauftb_hit, s2_ftb_hit)
702fd3aa057SYuandongliang  }
703cf7d6b7aSMuzi  val s3_hit_dup = io.s2_fire.zip(s2_hit_dup).map { case (f, h) =>
704cf7d6b7aSMuzi    RegEnable(Mux(s2_multi_hit_enable, s2_multi_hit, h), 0.B, f)
705cf7d6b7aSMuzi  }
7069402431eSmy-mayfly  val s3_multi_hit_dup  = io.s2_fire.map(f => RegEnable(s2_multi_hit_enable, f))
707fd3aa057SYuandongliang  val writeWay          = Mux(s1_close_ftb_req, 0.U, ftbBank.io.read_hits.bits)
708fd3aa057SYuandongliang  val s2_ftb_meta       = RegEnable(FTBMeta(writeWay.asUInt, s1_hit, GTimer()).asUInt, io.s1_fire(0))
709fd3aa057SYuandongliang  val s2_multi_hit_meta = FTBMeta(s2_multi_hit_way.asUInt, s2_multi_hit, GTimer()).asUInt
710fd3aa057SYuandongliang
711fd3aa057SYuandongliang  // Consistent count of entries for fauftb and ftb
712fd3aa057SYuandongliang  val fauftb_ftb_entry_consistent_counter = RegInit(0.U(FTBCLOSE_THRESHOLD_SZ.W))
713fd3aa057SYuandongliang  val fauftb_ftb_entry_consistent         = s2_fauftb_ftb_entry_dup(0).entryConsistent(s2_ftbBank_dup(0))
714fd3aa057SYuandongliang
715fd3aa057SYuandongliang  // if close ftb_req, the counter need keep
716fd3aa057SYuandongliang  when(io.s2_fire(0) && s2_fauftb_ftb_entry_hit_dup(0) && s2_ftb_hit_dup(0)) {
717cf7d6b7aSMuzi    fauftb_ftb_entry_consistent_counter := Mux(
718cf7d6b7aSMuzi      fauftb_ftb_entry_consistent,
719cf7d6b7aSMuzi      fauftb_ftb_entry_consistent_counter + 1.U,
720cf7d6b7aSMuzi      0.U
721cf7d6b7aSMuzi    )
722fd3aa057SYuandongliang  }.elsewhen(io.s2_fire(0) && !s2_fauftb_ftb_entry_hit_dup(0) && s2_ftb_hit_dup(0)) {
723fd3aa057SYuandongliang    fauftb_ftb_entry_consistent_counter := 0.U
724fd3aa057SYuandongliang  }
725fd3aa057SYuandongliang
726fd3aa057SYuandongliang  when((fauftb_ftb_entry_consistent_counter >= FTBCLOSE_THRESHOLD) && io.s0_fire(0)) {
727fd3aa057SYuandongliang    s0_close_ftb_req := true.B
728fd3aa057SYuandongliang  }
729fd3aa057SYuandongliang
730fd3aa057SYuandongliang  // Clear counter during false_hit or ifuRedirect
731fd3aa057SYuandongliang  val ftb_false_hit = WireInit(false.B)
732fd3aa057SYuandongliang  val needReopen    = s0_close_ftb_req && (ftb_false_hit || io.redirectFromIFU)
733fd3aa057SYuandongliang  ftb_false_hit := io.update.valid && io.update.bits.false_hit
734fd3aa057SYuandongliang  when(needReopen) {
735fd3aa057SYuandongliang    fauftb_ftb_entry_consistent_counter := 0.U
736fd3aa057SYuandongliang    s0_close_ftb_req                    := false.B
737fd3aa057SYuandongliang  }
738fd3aa057SYuandongliang
739fd3aa057SYuandongliang  val s2_close_consistent     = s2_fauftb_ftb_entry_dup(0).entryConsistent(s2_ftb_entry_dup(0))
740fd3aa057SYuandongliang  val s2_not_close_consistent = s2_ftbBank_dup(0).entryConsistent(s2_ftb_entry_dup(0))
741fd3aa057SYuandongliang
742fd3aa057SYuandongliang  when(s2_close_ftb_req && io.s2_fire(0)) {
743fd3aa057SYuandongliang    assert(s2_close_consistent, s"Entry inconsistency after ftb req is closed!")
744fd3aa057SYuandongliang  }.elsewhen(!s2_close_ftb_req && io.s2_fire(0)) {
745fd3aa057SYuandongliang    assert(s2_not_close_consistent, s"Entry inconsistency after ftb req is not closed!")
746fd3aa057SYuandongliang  }
747fd3aa057SYuandongliang
748fd3aa057SYuandongliang  val reopenCounter         = !s1_close_ftb_req && s2_close_ftb_req && io.s2_fire(0)
749fd3aa057SYuandongliang  val falseHitReopenCounter = ftb_false_hit && s1_close_ftb_req
750fd3aa057SYuandongliang  XSPerfAccumulate("ftb_req_reopen_counter", reopenCounter)
751fd3aa057SYuandongliang  XSPerfAccumulate("false_hit_reopen_Counter", falseHitReopenCounter)
752fd3aa057SYuandongliang  XSPerfAccumulate("ifuRedirec_needReopen", s1_close_ftb_req && io.redirectFromIFU)
753fd3aa057SYuandongliang  XSPerfAccumulate("this_cycle_is_close", s2_close_ftb_req && io.s2_fire(0))
754fd3aa057SYuandongliang  XSPerfAccumulate("this_cycle_is_open", !s2_close_ftb_req && io.s2_fire(0))
75509c6f1ddSLingrui98
75609c6f1ddSLingrui98  // io.out.bits.resp := RegEnable(io.in.bits.resp_in(0), 0.U.asTypeOf(new BranchPredictionResp), io.s1_fire)
757c2d1ec7dSLingrui98  io.out := io.in.bits.resp_in(0)
75809c6f1ddSLingrui98
759fd3aa057SYuandongliang  io.out.s2.full_pred.map { case fp => fp.multiHit := false.B }
760fd3aa057SYuandongliang
761adc0b8dfSGuokai Chen  io.out.s2.full_pred.zip(s2_hit_dup).map { case (fp, h) => fp.hit := h }
762cf7d6b7aSMuzi  for (
763cf7d6b7aSMuzi    full_pred & s2_ftb_entry & s2_pc & s1_pc & s1_fire <-
764cf7d6b7aSMuzi      io.out.s2.full_pred zip s2_ftb_entry_dup zip s2_pc_dup zip s1_pc_dup zip io.s1_fire
765cf7d6b7aSMuzi  ) {
766cf7d6b7aSMuzi    full_pred.fromFtbEntry(
767cf7d6b7aSMuzi      s2_ftb_entry,
768ae21bd31SEaston Man      s2_pc.getAddr(),
76947c003a9SEaston Man      // Previous stage meta for better timing
77047c003a9SEaston Man      Some(s1_pc, s1_fire),
771fd3aa057SYuandongliang      Some(s1_read_resp, s1_fire)
77247c003a9SEaston Man    )
773adc0b8dfSGuokai Chen  }
77409c6f1ddSLingrui98
775adc0b8dfSGuokai Chen  io.out.s3.full_pred.zip(s3_hit_dup).map { case (fp, h) => fp.hit := h }
7769402431eSmy-mayfly  io.out.s3.full_pred.zip(s3_multi_hit_dup).map { case (fp, m) => fp.multiHit := m }
777cf7d6b7aSMuzi  for (
778cf7d6b7aSMuzi    full_pred & s3_ftb_entry & s3_pc & s2_pc & s2_fire <-
779cf7d6b7aSMuzi      io.out.s3.full_pred zip s3_ftb_entry_dup zip s3_pc_dup zip s2_pc_dup zip io.s2_fire
780cf7d6b7aSMuzi  )
781ae21bd31SEaston Man    full_pred.fromFtbEntry(s3_ftb_entry, s3_pc.getAddr(), Some((s2_pc.getAddr(), s2_fire)))
782cb4f77ceSLingrui98
783a1c30bb9Smy-mayfly  // Overwrite the fallThroughErr value
784a1c30bb9Smy-mayfly  io.out.s3.full_pred.zipWithIndex.map { case (fp, i) => fp.fallThroughErr := real_s3_fallThroughErr_dup(i) }
785a1c30bb9Smy-mayfly
786adc0b8dfSGuokai Chen  io.out.last_stage_ftb_entry := s3_ftb_entry_dup(0)
787fd3aa057SYuandongliang  io.out.last_stage_meta      := RegEnable(Mux(s2_multi_hit_enable, s2_multi_hit_meta, s2_ftb_meta), io.s2_fire(0))
788c4a59f19SYuandongliang  io.out.s1_ftbCloseReq       := s1_close_ftb_req
789c4a59f19SYuandongliang  io.out.s1_uftbHit           := io.fauftb_entry_hit_in
790c4a59f19SYuandongliang  val s1_uftbHasIndirect = io.fauftb_entry_in.jmpValid &&
791c4a59f19SYuandongliang    io.fauftb_entry_in.isJalr && !io.fauftb_entry_in.isRet // uFTB determines that it's real JALR, RET and JAL are excluded
792c4a59f19SYuandongliang  io.out.s1_uftbHasIndirect := s1_uftbHasIndirect
79309c6f1ddSLingrui98
79409c6f1ddSLingrui98  // always taken logic
79509c6f1ddSLingrui98  for (i <- 0 until numBr) {
796cf7d6b7aSMuzi    for (
797cf7d6b7aSMuzi      out_fp & in_fp & s2_hit & s2_ftb_entry <-
798cf7d6b7aSMuzi        io.out.s2.full_pred zip io.in.bits.resp_in(0).s2.full_pred zip s2_hit_dup zip s2_ftb_entry_dup
799cf7d6b7aSMuzi    )
800adc0b8dfSGuokai Chen      out_fp.br_taken_mask(i) := in_fp.br_taken_mask(i) || s2_hit && s2_ftb_entry.always_taken(i)
801cf7d6b7aSMuzi    for (
802cf7d6b7aSMuzi      out_fp & in_fp & s3_hit & s3_ftb_entry <-
803cf7d6b7aSMuzi        io.out.s3.full_pred zip io.in.bits.resp_in(0).s3.full_pred zip s3_hit_dup zip s3_ftb_entry_dup
804cf7d6b7aSMuzi    )
805adc0b8dfSGuokai Chen      out_fp.br_taken_mask(i) := in_fp.br_taken_mask(i) || s3_hit && s3_ftb_entry.always_taken(i)
80609c6f1ddSLingrui98  }
80709c6f1ddSLingrui98
80809c6f1ddSLingrui98  // Update logic
80902f21c16SLingrui98  val update = io.update.bits
810c6bf0bffSzoujr
81109c6f1ddSLingrui98  val u_meta  = update.meta.asTypeOf(new FTBMeta)
812*20ee0fb0SYuandongliang  val u_valid = io.update.valid && !io.update.bits.old_entry && !s0_close_ftb_req
813bb09c7feSzoujr
8147af6acb0SEaston Man  val (_, delay2_pc)    = DelayNWithValid(update.pc, u_valid, 2)
8157af6acb0SEaston Man  val (_, delay2_entry) = DelayNWithValid(update.ftb_entry, u_valid, 2)
816bb09c7feSzoujr
817c6bf0bffSzoujr  val update_now       = u_valid && u_meta.hit
81802f21c16SLingrui98  val update_need_read = u_valid && !u_meta.hit
81902f21c16SLingrui98  // stall one more cycle because we use a whole cycle to do update read tag hit
820cf7d6b7aSMuzi  io.s1_ready := ftbBank.io.req_pc.ready && !update_need_read && !RegNext(update_need_read)
821c6bf0bffSzoujr
82202f21c16SLingrui98  ftbBank.io.u_req_pc.valid := update_need_read
8231c8d9e26Szoujr  ftbBank.io.u_req_pc.bits  := update.pc
824bb09c7feSzoujr
82509c6f1ddSLingrui98  val ftb_write = Wire(new FTBEntryWithTag)
82602f21c16SLingrui98  ftb_write.entry := Mux(update_now, update.ftb_entry, delay2_entry)
82702f21c16SLingrui98  ftb_write.tag   := ftbAddr.getTag(Mux(update_now, update.pc, delay2_pc))(tagSize - 1, 0)
82809c6f1ddSLingrui98
82902f21c16SLingrui98  val write_valid = update_now || DelayN(u_valid && !u_meta.hit, 2)
830fd3aa057SYuandongliang  val write_pc    = Mux(update_now, update.pc, delay2_pc)
831c6bf0bffSzoujr
832c6bf0bffSzoujr  ftbBank.io.update_write_data.valid := write_valid
83309c6f1ddSLingrui98  ftbBank.io.update_write_data.bits  := ftb_write
834fd3aa057SYuandongliang  ftbBank.io.update_pc               := write_pc
835cf7d6b7aSMuzi  ftbBank.io.update_write_way := Mux(
836cf7d6b7aSMuzi    update_now,
837cf7d6b7aSMuzi    u_meta.writeWay,
838cf7d6b7aSMuzi    RegNext(ftbBank.io.update_hits.bits)
839cf7d6b7aSMuzi  ) // use it one cycle later
840cf7d6b7aSMuzi  ftbBank.io.update_write_alloc := Mux(
841cf7d6b7aSMuzi    update_now,
842cf7d6b7aSMuzi    false.B,
843cf7d6b7aSMuzi    RegNext(!ftbBank.io.update_hits.valid)
844cf7d6b7aSMuzi  ) // use it one cycle later
8451c8d9e26Szoujr  ftbBank.io.update_access := u_valid && !u_meta.hit
846adc0b8dfSGuokai Chen  ftbBank.io.s1_fire       := io.s1_fire(0)
84709c6f1ddSLingrui98
848fd3aa057SYuandongliang  val ftb_write_fallThrough = ftb_write.entry.getFallThrough(write_pc)
849fd3aa057SYuandongliang  when(write_valid) {
850fd3aa057SYuandongliang    assert(write_pc + (FetchWidth * 4).U >= ftb_write_fallThrough, s"FTB write_entry fallThrough address error!")
851fd3aa057SYuandongliang  }
852fd3aa057SYuandongliang
853adc0b8dfSGuokai Chen  XSDebug("req_v=%b, req_pc=%x, ready=%b (resp at next cycle)\n", io.s0_fire(0), s0_pc_dup(0), ftbBank.io.req_pc.ready)
854adc0b8dfSGuokai Chen  XSDebug("s2_hit=%b, hit_way=%b\n", s2_hit_dup(0), writeWay.asUInt)
855cf7d6b7aSMuzi  XSDebug(
856cf7d6b7aSMuzi    "s2_br_taken_mask=%b, s2_real_taken_mask=%b\n",
857cf7d6b7aSMuzi    io.in.bits.resp_in(0).s2.full_pred(0).br_taken_mask.asUInt,
858cf7d6b7aSMuzi    io.out.s2.full_pred(0).real_slot_taken_mask().asUInt
859cf7d6b7aSMuzi  )
860adc0b8dfSGuokai Chen  XSDebug("s2_target=%x\n", io.out.s2.getTarget(0))
86109c6f1ddSLingrui98
862adc0b8dfSGuokai Chen  s2_ftb_entry_dup(0).display(true.B)
86309c6f1ddSLingrui98
864adc0b8dfSGuokai Chen  XSPerfAccumulate("ftb_read_hits", RegNext(io.s0_fire(0)) && s1_hit)
865adc0b8dfSGuokai Chen  XSPerfAccumulate("ftb_read_misses", RegNext(io.s0_fire(0)) && !s1_hit)
86609c6f1ddSLingrui98
86702f21c16SLingrui98  XSPerfAccumulate("ftb_commit_hits", io.update.valid && u_meta.hit)
86802f21c16SLingrui98  XSPerfAccumulate("ftb_commit_misses", io.update.valid && !u_meta.hit)
86909c6f1ddSLingrui98
87009c6f1ddSLingrui98  XSPerfAccumulate("ftb_update_req", io.update.valid)
87109c6f1ddSLingrui98  XSPerfAccumulate("ftb_update_ignored", io.update.valid && io.update.bits.old_entry)
87209c6f1ddSLingrui98  XSPerfAccumulate("ftb_updated", u_valid)
873*20ee0fb0SYuandongliang  XSPerfAccumulate("ftb_closing_update_counter", s0_close_ftb_req && u_valid)
874cd365d4cSrvcoresjw
8754813e060SLingrui98  override val perfEvents = Seq(
876adc0b8dfSGuokai Chen    ("ftb_commit_hits            ", io.update.valid && u_meta.hit),
877cf7d6b7aSMuzi    ("ftb_commit_misses          ", io.update.valid && !u_meta.hit)
878cd365d4cSrvcoresjw  )
8791ca0e4f3SYinan Xu  generatePerfEvent()
88009c6f1ddSLingrui98}
881