xref: /XiangShan/src/main/scala/xiangshan/frontend/FTB.scala (revision 1ca0e4f33f402f31daec0e57d270079d2db13562)
109c6f1ddSLingrui98/***************************************************************************************
209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory
409c6f1ddSLingrui98*
509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2.
609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2.
709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at:
809c6f1ddSLingrui98*          http://license.coscl.org.cn/MulanPSL2
909c6f1ddSLingrui98*
1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1309c6f1ddSLingrui98*
1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details.
1509c6f1ddSLingrui98***************************************************************************************/
1609c6f1ddSLingrui98
1709c6f1ddSLingrui98package xiangshan.frontend
1809c6f1ddSLingrui98
1909c6f1ddSLingrui98import chipsalliance.rocketchip.config.Parameters
2009c6f1ddSLingrui98import chisel3._
2109c6f1ddSLingrui98import chisel3.stage.{ChiselGeneratorAnnotation, ChiselStage}
2209c6f1ddSLingrui98import chisel3.util._
2309c6f1ddSLingrui98import xiangshan._
2409c6f1ddSLingrui98import utils._
2509c6f1ddSLingrui98import chisel3.experimental.chiselName
2609c6f1ddSLingrui98
2709c6f1ddSLingrui98import scala.math.min
28eeb5ff92SLingrui98import os.copy
2909c6f1ddSLingrui98
3009c6f1ddSLingrui98
3109c6f1ddSLingrui98trait FTBParams extends HasXSParameter with HasBPUConst {
32ba4cf515SLingrui98  val numEntries = 4096
3309c6f1ddSLingrui98  val numWays    = 4
3409c6f1ddSLingrui98  val numSets    = numEntries/numWays // 512
3509c6f1ddSLingrui98  val tagSize    = 20
3609c6f1ddSLingrui98
37eeb5ff92SLingrui98
38eeb5ff92SLingrui98
3909c6f1ddSLingrui98  val TAR_STAT_SZ = 2
4009c6f1ddSLingrui98  def TAR_FIT = 0.U(TAR_STAT_SZ.W)
4109c6f1ddSLingrui98  def TAR_OVF = 1.U(TAR_STAT_SZ.W)
4209c6f1ddSLingrui98  def TAR_UDF = 2.U(TAR_STAT_SZ.W)
4309c6f1ddSLingrui98
44bf358e08SLingrui98  def BR_OFFSET_LEN = 12
45bf358e08SLingrui98  def JMP_OFFSET_LEN = 20
4609c6f1ddSLingrui98}
4709c6f1ddSLingrui98
48eeb5ff92SLingrui98class FtbSlot(val offsetLen: Int, val subOffsetLen: Int = 0)(implicit p: Parameters) extends XSBundle with FTBParams {
49eeb5ff92SLingrui98  require(subOffsetLen <= offsetLen)
50eeb5ff92SLingrui98  val offset  = UInt(log2Ceil(PredictWidth).W)
51eeb5ff92SLingrui98  val lower   = UInt(offsetLen.W)
52eeb5ff92SLingrui98  val tarStat = UInt(TAR_STAT_SZ.W)
53eeb5ff92SLingrui98  val sharing = Bool()
5409c6f1ddSLingrui98  val valid   = Bool()
5509c6f1ddSLingrui98
56eeb5ff92SLingrui98  def setLowerStatByTarget(pc: UInt, target: UInt, isShare: Boolean) = {
57eeb5ff92SLingrui98    def getTargetStatByHigher(pc_higher: UInt, target_higher: UInt) =
58eeb5ff92SLingrui98      Mux(target_higher > pc_higher, TAR_OVF,
59eeb5ff92SLingrui98        Mux(target_higher < pc_higher, TAR_UDF, TAR_FIT))
60eeb5ff92SLingrui98    def getLowerByTarget(target: UInt, offsetLen: Int) = target(offsetLen, 1)
61eeb5ff92SLingrui98    val offLen = if (isShare) this.subOffsetLen else this.offsetLen
62eeb5ff92SLingrui98    val pc_higher = pc(VAddrBits-1, offLen+1)
63eeb5ff92SLingrui98    val target_higher = target(VAddrBits-1, offLen+1)
64eeb5ff92SLingrui98    val stat = getTargetStatByHigher(pc_higher, target_higher)
65eeb5ff92SLingrui98    val lower = ZeroExt(getLowerByTarget(target, offLen), this.offsetLen)
66eeb5ff92SLingrui98    this.lower := lower
67eeb5ff92SLingrui98    this.tarStat := stat
68eeb5ff92SLingrui98    this.sharing := isShare.B
69eeb5ff92SLingrui98  }
7009c6f1ddSLingrui98
71eeb5ff92SLingrui98  def getTarget(pc: UInt) = {
72eeb5ff92SLingrui98    def getTarget(offLen: Int)(pc: UInt, lower: UInt, stat: UInt) = {
73eeb5ff92SLingrui98      val higher = pc(VAddrBits-1, offLen+1)
74eeb5ff92SLingrui98      val target =
75eeb5ff92SLingrui98        Cat(
76eeb5ff92SLingrui98          Mux(stat === TAR_OVF, higher+1.U,
77eeb5ff92SLingrui98            Mux(stat === TAR_UDF, higher-1.U, higher)),
78eeb5ff92SLingrui98          lower(offLen-1, 0), 0.U(1.W)
79eeb5ff92SLingrui98        )
80eeb5ff92SLingrui98      require(target.getWidth == VAddrBits)
81eeb5ff92SLingrui98      require(offLen != 0)
82eeb5ff92SLingrui98      target
83eeb5ff92SLingrui98    }
84eeb5ff92SLingrui98    if (subOffsetLen != 0)
85eeb5ff92SLingrui98      Mux(sharing,
86eeb5ff92SLingrui98        getTarget(subOffsetLen)(pc, lower, tarStat),
87eeb5ff92SLingrui98        getTarget(offsetLen)(pc, lower, tarStat)
88eeb5ff92SLingrui98      )
89eeb5ff92SLingrui98    else
90eeb5ff92SLingrui98      getTarget(offsetLen)(pc, lower, tarStat)
91eeb5ff92SLingrui98  }
92eeb5ff92SLingrui98  def fromAnotherSlot(that: FtbSlot) = {
93eeb5ff92SLingrui98    require(
94eeb5ff92SLingrui98      this.offsetLen > that.offsetLen && that.offsetLen == this.subOffsetLen ||
95eeb5ff92SLingrui98      this.offsetLen == that.offsetLen
96eeb5ff92SLingrui98    )
97eeb5ff92SLingrui98    this.offset := that.offset
98eeb5ff92SLingrui98    this.tarStat := that.tarStat
99eeb5ff92SLingrui98    this.sharing := (this.offsetLen > that.offsetLen && that.offsetLen == this.subOffsetLen).B
100eeb5ff92SLingrui98    this.valid := that.valid
101eeb5ff92SLingrui98    this.lower := ZeroExt(that.lower, this.offsetLen)
102eeb5ff92SLingrui98  }
103eeb5ff92SLingrui98
104eeb5ff92SLingrui98}
105eeb5ff92SLingrui98
106eeb5ff92SLingrui98class FTBEntry(implicit p: Parameters) extends XSBundle with FTBParams with BPUUtils {
107eeb5ff92SLingrui98
108eeb5ff92SLingrui98
109eeb5ff92SLingrui98  val valid       = Bool()
110eeb5ff92SLingrui98
111eeb5ff92SLingrui98  val brSlots = Vec(numBrSlot, new FtbSlot(BR_OFFSET_LEN))
112eeb5ff92SLingrui98
113eeb5ff92SLingrui98  // if shareTailSlot is set, this slot can hold a branch or a jal/jalr
114eeb5ff92SLingrui98  // else this slot holds only jal/jalr
115eeb5ff92SLingrui98  val tailSlot = new FtbSlot(JMP_OFFSET_LEN, BR_OFFSET_LEN)
11609c6f1ddSLingrui98
11709c6f1ddSLingrui98  // Partial Fall-Through Address
11809c6f1ddSLingrui98  val pftAddr     = UInt((log2Up(PredictWidth)+1).W)
11909c6f1ddSLingrui98  val carry       = Bool()
12009c6f1ddSLingrui98
12109c6f1ddSLingrui98  val isCall      = Bool()
12209c6f1ddSLingrui98  val isRet       = Bool()
12309c6f1ddSLingrui98  val isJalr      = Bool()
12409c6f1ddSLingrui98
125eeb5ff92SLingrui98  //
12609c6f1ddSLingrui98  val oversize    = Bool()
12709c6f1ddSLingrui98
12809c6f1ddSLingrui98  val last_is_rvc = Bool()
12909c6f1ddSLingrui98
13009c6f1ddSLingrui98  val always_taken = Vec(numBr, Bool())
13109c6f1ddSLingrui98
132eeb5ff92SLingrui98  def getSlotForBr(idx: Int): FtbSlot = {
133eeb5ff92SLingrui98    require(
134eeb5ff92SLingrui98      idx < numBr-1 || idx == numBr-1 && !shareTailSlot ||
135eeb5ff92SLingrui98      idx == numBr-1 && shareTailSlot
13609c6f1ddSLingrui98    )
137eeb5ff92SLingrui98    (idx, numBr, shareTailSlot) match {
138eeb5ff92SLingrui98      case (i, n, true) if i == n-1 => this.tailSlot
139eeb5ff92SLingrui98      case _ => this.brSlots(idx)
14009c6f1ddSLingrui98    }
14109c6f1ddSLingrui98  }
142eeb5ff92SLingrui98  def allSlotsForBr = {
143eeb5ff92SLingrui98    (0 until numBr).map(getSlotForBr(_))
14409c6f1ddSLingrui98  }
14509c6f1ddSLingrui98  def setByBrTarget(brIdx: Int, pc: UInt, target: UInt) = {
146eeb5ff92SLingrui98    val slot = getSlotForBr(brIdx)
147eeb5ff92SLingrui98    slot.setLowerStatByTarget(pc, target, shareTailSlot && brIdx == numBr-1)
14809c6f1ddSLingrui98  }
14909c6f1ddSLingrui98  def setByJmpTarget(pc: UInt, target: UInt) = {
150eeb5ff92SLingrui98    this.tailSlot.setLowerStatByTarget(pc, target, false)
15109c6f1ddSLingrui98  }
15209c6f1ddSLingrui98
153bf358e08SLingrui98  def getTargetVec(pc: UInt) = {
154eeb5ff92SLingrui98    VecInit((brSlots :+ tailSlot).map(_.getTarget(pc)))
155bf358e08SLingrui98  }
15609c6f1ddSLingrui98
157eeb5ff92SLingrui98  def getOffsetVec = VecInit(brSlots.map(_.offset) :+ tailSlot.offset)
15809c6f1ddSLingrui98  def isJal = !isJalr
15909c6f1ddSLingrui98  def getFallThrough(pc: UInt) = getFallThroughAddr(pc, carry, pftAddr)
160eeb5ff92SLingrui98  def hasBr(offset: UInt) =
161eeb5ff92SLingrui98    brSlots.map{ s => s.valid && s.offset <= offset}.reduce(_||_) ||
162eeb5ff92SLingrui98    (shareTailSlot.B && tailSlot.valid && tailSlot.offset <= offset && tailSlot.sharing)
16309c6f1ddSLingrui98
164eeb5ff92SLingrui98  def getBrMaskByOffset(offset: UInt) =
165eeb5ff92SLingrui98    brSlots.map{ s => s.valid && s.offset <= offset } ++
166eeb5ff92SLingrui98    (if (shareTailSlot) Seq(tailSlot.valid && tailSlot.offset <= offset && tailSlot.sharing) else Nil)
167eeb5ff92SLingrui98
168eeb5ff92SLingrui98  def getBrRecordedVec(offset: UInt) = {
169eeb5ff92SLingrui98    VecInit(
170eeb5ff92SLingrui98      brSlots.map(s => s.valid && s.offset === offset) ++
171eeb5ff92SLingrui98      (if (shareTailSlot) Seq(tailSlot.valid && tailSlot.offset === offset && tailSlot.sharing) else Nil)
172eeb5ff92SLingrui98    )
17309c6f1ddSLingrui98  }
17409c6f1ddSLingrui98
175eeb5ff92SLingrui98  def brIsSaved(offset: UInt) = getBrRecordedVec(offset).reduce(_||_)
176eeb5ff92SLingrui98
177eeb5ff92SLingrui98  def brValids = {
178eeb5ff92SLingrui98    VecInit(
179eeb5ff92SLingrui98      brSlots.map(_.valid) ++
180eeb5ff92SLingrui98      (if (shareTailSlot) Seq(tailSlot.valid && tailSlot.sharing) else Nil)
181eeb5ff92SLingrui98    )
182eeb5ff92SLingrui98  }
183eeb5ff92SLingrui98
184eeb5ff92SLingrui98  def noEmptySlotForNewBr = {
185eeb5ff92SLingrui98    VecInit(
186eeb5ff92SLingrui98      brSlots.map(_.valid) ++
187eeb5ff92SLingrui98      (if (shareTailSlot) Seq(tailSlot.valid) else Nil)
188eeb5ff92SLingrui98    ).reduce(_&&_)
189eeb5ff92SLingrui98  }
190eeb5ff92SLingrui98
191eeb5ff92SLingrui98  def newBrCanNotInsert(offset: UInt) = {
192eeb5ff92SLingrui98    val lastSlotForBr = if (shareTailSlot) tailSlot else brSlots.last
193eeb5ff92SLingrui98    lastSlotForBr.valid && lastSlotForBr.offset < offset
194eeb5ff92SLingrui98  }
195eeb5ff92SLingrui98
196eeb5ff92SLingrui98  def jmpValid = {
197eeb5ff92SLingrui98    tailSlot.valid && (!shareTailSlot.B || !tailSlot.sharing)
198eeb5ff92SLingrui98  }
199eeb5ff92SLingrui98
200eeb5ff92SLingrui98  def brOffset = {
201eeb5ff92SLingrui98    VecInit(
202eeb5ff92SLingrui98      brSlots.map(_.offset) ++
203eeb5ff92SLingrui98      (if (shareTailSlot) Seq(tailSlot.offset) else Nil)
204eeb5ff92SLingrui98    )
205eeb5ff92SLingrui98  }
206eeb5ff92SLingrui98
207eeb5ff92SLingrui98
20809c6f1ddSLingrui98  def display(cond: Bool): Unit = {
20909c6f1ddSLingrui98    XSDebug(cond, p"-----------FTB entry----------- \n")
21009c6f1ddSLingrui98    XSDebug(cond, p"v=${valid}\n")
21109c6f1ddSLingrui98    for(i <- 0 until numBr) {
212eeb5ff92SLingrui98      XSDebug(cond, p"[br$i]: v=${allSlotsForBr(i).valid}, offset=${allSlotsForBr(i).offset}," +
213eeb5ff92SLingrui98        p"lower=${Hexadecimal(allSlotsForBr(i).lower)}\n")
21409c6f1ddSLingrui98    }
215eeb5ff92SLingrui98    XSDebug(cond, p"[tailSlot]: v=${tailSlot.valid}, offset=${tailSlot.offset}," +
216eeb5ff92SLingrui98      p"lower=${Hexadecimal(tailSlot.lower)}, sharing=${tailSlot.sharing}}\n")
21709c6f1ddSLingrui98    XSDebug(cond, p"pftAddr=${Hexadecimal(pftAddr)}, carry=$carry\n")
21809c6f1ddSLingrui98    XSDebug(cond, p"isCall=$isCall, isRet=$isRet, isjalr=$isJalr\n")
21909c6f1ddSLingrui98    XSDebug(cond, p"oversize=$oversize, last_is_rvc=$last_is_rvc\n")
22009c6f1ddSLingrui98    XSDebug(cond, p"------------------------------- \n")
22109c6f1ddSLingrui98  }
22209c6f1ddSLingrui98
22309c6f1ddSLingrui98}
22409c6f1ddSLingrui98
22509c6f1ddSLingrui98class FTBEntryWithTag(implicit p: Parameters) extends XSBundle with FTBParams with BPUUtils {
22609c6f1ddSLingrui98  val entry = new FTBEntry
22709c6f1ddSLingrui98  val tag = UInt(tagSize.W)
22809c6f1ddSLingrui98  def display(cond: Bool): Unit = {
229eeb5ff92SLingrui98    entry.display(cond)
230eeb5ff92SLingrui98    XSDebug(cond, p"tag is ${Hexadecimal(tag)}\n------------------------------- \n")
23109c6f1ddSLingrui98  }
23209c6f1ddSLingrui98}
23309c6f1ddSLingrui98
23409c6f1ddSLingrui98class FTBMeta(implicit p: Parameters) extends XSBundle with FTBParams {
235bb09c7feSzoujr  val writeWay = UInt(log2Ceil(numWays).W)
23609c6f1ddSLingrui98  val hit = Bool()
23709c6f1ddSLingrui98  val pred_cycle = UInt(64.W) // TODO: Use Option
23809c6f1ddSLingrui98}
23909c6f1ddSLingrui98
24009c6f1ddSLingrui98object FTBMeta {
24109c6f1ddSLingrui98  def apply(writeWay: UInt, hit: Bool, pred_cycle: UInt)(implicit p: Parameters): FTBMeta = {
24209c6f1ddSLingrui98    val e = Wire(new FTBMeta)
24309c6f1ddSLingrui98    e.writeWay := writeWay
24409c6f1ddSLingrui98    e.hit := hit
24509c6f1ddSLingrui98    e.pred_cycle := pred_cycle
24609c6f1ddSLingrui98    e
24709c6f1ddSLingrui98  }
24809c6f1ddSLingrui98}
24909c6f1ddSLingrui98
250c6bf0bffSzoujr// class UpdateQueueEntry(implicit p: Parameters) extends XSBundle with FTBParams {
251c6bf0bffSzoujr//   val pc = UInt(VAddrBits.W)
252c6bf0bffSzoujr//   val ftb_entry = new FTBEntry
253c6bf0bffSzoujr//   val hit = Bool()
254c6bf0bffSzoujr//   val hit_way = UInt(log2Ceil(numWays).W)
255c6bf0bffSzoujr// }
256c6bf0bffSzoujr//
257c6bf0bffSzoujr// object UpdateQueueEntry {
258c6bf0bffSzoujr//   def apply(pc: UInt, fe: FTBEntry, hit: Bool, hit_way: UInt)(implicit p: Parameters): UpdateQueueEntry = {
259c6bf0bffSzoujr//     val e = Wire(new UpdateQueueEntry)
260c6bf0bffSzoujr//     e.pc := pc
261c6bf0bffSzoujr//     e.ftb_entry := fe
262c6bf0bffSzoujr//     e.hit := hit
263c6bf0bffSzoujr//     e.hit_way := hit_way
264c6bf0bffSzoujr//     e
265c6bf0bffSzoujr//   }
266c6bf0bffSzoujr// }
267c6bf0bffSzoujr
268*1ca0e4f3SYinan Xuclass FTB(implicit p: Parameters) extends BasePredictor with FTBParams with BPUUtils
269*1ca0e4f3SYinan Xu  with HasCircularQueuePtrHelper with HasPerfEvents {
27009c6f1ddSLingrui98  override val meta_size = WireInit(0.U.asTypeOf(new FTBMeta)).getWidth
27109c6f1ddSLingrui98
27209c6f1ddSLingrui98  val ftbAddr = new TableAddr(log2Up(numSets), 1)
27309c6f1ddSLingrui98
27409c6f1ddSLingrui98  class FTBBank(val numSets: Int, val nWays: Int) extends XSModule with BPUUtils {
27509c6f1ddSLingrui98    val io = IO(new Bundle {
2765371700eSzoujr      val s1_fire = Input(Bool())
27709c6f1ddSLingrui98
27809c6f1ddSLingrui98      // when ftb hit, read_hits.valid is true, and read_hits.bits is OH of hit way
27909c6f1ddSLingrui98      // when ftb not hit, read_hits.valid is false, and read_hits is OH of allocWay
280bb09c7feSzoujr      // val read_hits = Valid(Vec(numWays, Bool()))
2811c8d9e26Szoujr      val req_pc = Flipped(DecoupledIO(UInt(VAddrBits.W)))
2821c8d9e26Szoujr      val read_resp = Output(new FTBEntry)
283bb09c7feSzoujr      val read_hits = Valid(UInt(log2Ceil(numWays).W))
28409c6f1ddSLingrui98
2851c8d9e26Szoujr      val u_req_pc = Flipped(DecoupledIO(UInt(VAddrBits.W)))
2861c8d9e26Szoujr      val update_hits = Valid(UInt(log2Ceil(numWays).W))
2871c8d9e26Szoujr      val update_access = Input(Bool())
28809c6f1ddSLingrui98
28909c6f1ddSLingrui98      val update_pc = Input(UInt(VAddrBits.W))
29009c6f1ddSLingrui98      val update_write_data = Flipped(Valid(new FTBEntryWithTag))
291c6bf0bffSzoujr      val update_write_way = Input(UInt(log2Ceil(numWays).W))
292c6bf0bffSzoujr      val update_write_alloc = Input(Bool())
29309c6f1ddSLingrui98    })
29409c6f1ddSLingrui98
2951c8d9e26Szoujr    // Extract holdRead logic to fix bug that update read override predict read result
2961c8d9e26Szoujr    val ftb = Module(new SRAMTemplate(new FTBEntryWithTag, set = numSets, way = numWays, shouldReset = true, holdRead = false, singlePort = true))
29709c6f1ddSLingrui98
2981c8d9e26Szoujr    val pred_rdata   = HoldUnless(ftb.io.r.resp.data, RegNext(io.req_pc.valid && !io.update_access))
2991c8d9e26Szoujr    ftb.io.r.req.valid := io.req_pc.valid || io.u_req_pc.valid // io.s0_fire
3001c8d9e26Szoujr    ftb.io.r.req.bits.setIdx := Mux(io.u_req_pc.valid, ftbAddr.getIdx(io.u_req_pc.bits), ftbAddr.getIdx(io.req_pc.bits)) // s0_idx
3011c8d9e26Szoujr
3021c8d9e26Szoujr    assert(!(io.req_pc.valid && io.u_req_pc.valid))
30309c6f1ddSLingrui98
30409c6f1ddSLingrui98    io.req_pc.ready := ftb.io.r.req.ready
3051c8d9e26Szoujr    io.u_req_pc.ready := ftb.io.r.req.ready
30609c6f1ddSLingrui98
30709c6f1ddSLingrui98    val req_tag = RegEnable(ftbAddr.getTag(io.req_pc.bits)(tagSize-1, 0), io.req_pc.valid)
308ac3f6f25Szoujr    val req_idx = RegEnable(ftbAddr.getIdx(io.req_pc.bits), io.req_pc.valid)
30909c6f1ddSLingrui98
3101c8d9e26Szoujr    val u_req_tag = RegEnable(ftbAddr.getTag(io.u_req_pc.bits)(tagSize-1, 0), io.u_req_pc.valid)
31109c6f1ddSLingrui98
3121c8d9e26Szoujr    val read_entries = pred_rdata.map(_.entry)
3131c8d9e26Szoujr    val read_tags    = pred_rdata.map(_.tag)
3141c8d9e26Szoujr
3151c8d9e26Szoujr    val total_hits = VecInit((0 until numWays).map(b => read_tags(b) === req_tag && read_entries(b).valid && io.s1_fire))
31609c6f1ddSLingrui98    val hit = total_hits.reduce(_||_)
317bb09c7feSzoujr    // val hit_way_1h = VecInit(PriorityEncoderOH(total_hits))
318ab890bfeSLingrui98    val hit_way = OHToUInt(total_hits)
31909c6f1ddSLingrui98
3201c8d9e26Szoujr    val u_total_hits = VecInit((0 until numWays).map(b =>
3211c8d9e26Szoujr        ftb.io.r.resp.data(b).tag === u_req_tag && ftb.io.r.resp.data(b).entry.valid && RegNext(io.update_access)))
3221c8d9e26Szoujr    val u_hit = u_total_hits.reduce(_||_)
3231c8d9e26Szoujr    // val hit_way_1h = VecInit(PriorityEncoderOH(total_hits))
324ab890bfeSLingrui98    val u_hit_way = OHToUInt(u_total_hits)
3251c8d9e26Szoujr
326bb09c7feSzoujr    assert(PopCount(total_hits) === 1.U || PopCount(total_hits) === 0.U)
3271c8d9e26Szoujr    assert(PopCount(u_total_hits) === 1.U || PopCount(u_total_hits) === 0.U)
32809c6f1ddSLingrui98
329ac3f6f25Szoujr    val replacer = ReplacementPolicy.fromString(Some("setplru"), numWays, numSets)
330c6bf0bffSzoujr    // val allocWriteWay = replacer.way(req_idx)
33109c6f1ddSLingrui98
332ac3f6f25Szoujr    val touch_set = Seq.fill(1)(Wire(UInt(log2Ceil(numSets).W)))
333ac3f6f25Szoujr    val touch_way = Seq.fill(1)(Wire(Valid(UInt(log2Ceil(numWays).W))))
334ac3f6f25Szoujr
335ac3f6f25Szoujr    touch_set(0) := req_idx
336ac3f6f25Szoujr
3371c8d9e26Szoujr    touch_way(0).valid := hit
338bb09c7feSzoujr    touch_way(0).bits := hit_way
339ac3f6f25Szoujr
340c6bf0bffSzoujr    replacer.access(touch_set, touch_way)
341c6bf0bffSzoujr
342ac3f6f25Szoujr    // def allocWay(valids: UInt, meta_tags: UInt, req_tag: UInt) = {
343ac3f6f25Szoujr    //   val randomAlloc = false
344ac3f6f25Szoujr    //   if (numWays > 1) {
345ac3f6f25Szoujr    //     val w = Wire(UInt(log2Up(numWays).W))
346ac3f6f25Szoujr    //     val valid = WireInit(valids.andR)
347ac3f6f25Szoujr    //     val tags = Cat(meta_tags, req_tag)
348ac3f6f25Szoujr    //     val l = log2Up(numWays)
349ac3f6f25Szoujr    //     val nChunks = (tags.getWidth + l - 1) / l
350ac3f6f25Szoujr    //     val chunks = (0 until nChunks).map( i =>
351ac3f6f25Szoujr    //       tags(min((i+1)*l, tags.getWidth)-1, i*l)
352ac3f6f25Szoujr    //     )
353ac3f6f25Szoujr    //     w := Mux(valid, if (randomAlloc) {LFSR64()(log2Up(numWays)-1,0)} else {chunks.reduce(_^_)}, PriorityEncoder(~valids))
354ac3f6f25Szoujr    //     w
355ac3f6f25Szoujr    //   } else {
356ac3f6f25Szoujr    //     val w = WireInit(0.U)
357ac3f6f25Szoujr    //     w
358ac3f6f25Szoujr    //   }
359ac3f6f25Szoujr    // }
360ac3f6f25Szoujr
361ac3f6f25Szoujr    // val allocWriteWay = allocWay(
362ac3f6f25Szoujr    //   VecInit(read_entries.map(_.valid)).asUInt,
363ac3f6f25Szoujr    //   VecInit(read_tags).asUInt,
364ac3f6f25Szoujr    //   req_tag
365ac3f6f25Szoujr    // )
36609c6f1ddSLingrui98
3675371700eSzoujr    def allocWay(valids: UInt, idx: UInt) = {
36809c6f1ddSLingrui98      if (numWays > 1) {
36909c6f1ddSLingrui98        val w = Wire(UInt(log2Up(numWays).W))
37009c6f1ddSLingrui98        val valid = WireInit(valids.andR)
3715371700eSzoujr        w := Mux(valid, replacer.way(idx), PriorityEncoder(~valids))
37209c6f1ddSLingrui98        w
37309c6f1ddSLingrui98      }else {
37409c6f1ddSLingrui98        val w = WireInit(0.U)
37509c6f1ddSLingrui98        w
37609c6f1ddSLingrui98      }
37709c6f1ddSLingrui98    }
37809c6f1ddSLingrui98
379ab890bfeSLingrui98    io.read_resp := Mux1H(total_hits, read_entries) // Mux1H
38009c6f1ddSLingrui98    io.read_hits.valid := hit
381bb09c7feSzoujr    // io.read_hits.bits := Mux(hit, hit_way_1h, VecInit(UIntToOH(allocWriteWay).asBools()))
3825371700eSzoujr    io.read_hits.bits := hit_way
38309c6f1ddSLingrui98
3841c8d9e26Szoujr    io.update_hits.valid := u_hit
3851c8d9e26Szoujr    io.update_hits.bits := u_hit_way
3861c8d9e26Szoujr
387c6bf0bffSzoujr    // XSDebug(!hit, "FTB not hit, alloc a way: %d\n", allocWriteWay)
38809c6f1ddSLingrui98
38909c6f1ddSLingrui98    // Update logic
39009c6f1ddSLingrui98    val u_valid = io.update_write_data.valid
39109c6f1ddSLingrui98    val u_data = io.update_write_data.bits
39209c6f1ddSLingrui98    val u_idx = ftbAddr.getIdx(io.update_pc)
3935371700eSzoujr    val allocWriteWay = allocWay(VecInit(read_entries.map(_.valid)).asUInt, u_idx)
3945371700eSzoujr    val u_mask = UIntToOH(Mux(io.update_write_alloc, allocWriteWay, io.update_write_way))
395c6bf0bffSzoujr
396c6bf0bffSzoujr    for (i <- 0 until numWays) {
3975371700eSzoujr      XSPerfAccumulate(f"ftb_replace_way$i", u_valid && io.update_write_alloc && OHToUInt(u_mask) === i.U)
3985371700eSzoujr      XSPerfAccumulate(f"ftb_replace_way${i}_has_empty", u_valid && io.update_write_alloc && !read_entries.map(_.valid).reduce(_&&_) && OHToUInt(u_mask) === i.U)
3995371700eSzoujr      XSPerfAccumulate(f"ftb_hit_way$i", hit && !io.update_access && hit_way === i.U)
400c6bf0bffSzoujr    }
40109c6f1ddSLingrui98
40209c6f1ddSLingrui98    ftb.io.w.apply(u_valid, u_data, u_idx, u_mask)
403eeb5ff92SLingrui98
404eeb5ff92SLingrui98    // print hit entry info
405ab890bfeSLingrui98    Mux1H(total_hits, ftb.io.r.resp.data).display(true.B)
40609c6f1ddSLingrui98  } // FTBBank
40709c6f1ddSLingrui98
40809c6f1ddSLingrui98  val ftbBank = Module(new FTBBank(numSets, numWays))
40909c6f1ddSLingrui98
41009c6f1ddSLingrui98  ftbBank.io.req_pc.valid := io.s0_fire
41109c6f1ddSLingrui98  ftbBank.io.req_pc.bits := s0_pc
41209c6f1ddSLingrui98
41309c6f1ddSLingrui98  val ftb_entry = RegEnable(ftbBank.io.read_resp, io.s1_fire)
41409c6f1ddSLingrui98  val s1_hit = ftbBank.io.read_hits.valid
41509c6f1ddSLingrui98  val s2_hit = RegEnable(s1_hit, io.s1_fire)
41609c6f1ddSLingrui98  val writeWay = ftbBank.io.read_hits.bits
41709c6f1ddSLingrui98
41809c6f1ddSLingrui98  val fallThruAddr = getFallThroughAddr(s2_pc, ftb_entry.carry, ftb_entry.pftAddr)
41909c6f1ddSLingrui98
42009c6f1ddSLingrui98  // io.out.bits.resp := RegEnable(io.in.bits.resp_in(0), 0.U.asTypeOf(new BranchPredictionResp), io.s1_fire)
42109c6f1ddSLingrui98  io.out.resp := io.in.bits.resp_in(0)
42209c6f1ddSLingrui98
42309c6f1ddSLingrui98  val s1_latch_call_is_rvc   = DontCare // TODO: modify when add RAS
42409c6f1ddSLingrui98
42509c6f1ddSLingrui98  io.out.resp.s2.preds.hit           := s2_hit
42609c6f1ddSLingrui98  io.out.resp.s2.pc                  := s2_pc
42709c6f1ddSLingrui98  io.out.resp.s2.ftb_entry           := ftb_entry
42809c6f1ddSLingrui98  io.out.resp.s2.preds.fromFtbEntry(ftb_entry, s2_pc)
42909c6f1ddSLingrui98
43009c6f1ddSLingrui98  io.out.s3_meta := RegEnable(RegEnable(FTBMeta(writeWay.asUInt(), s1_hit, GTimer()).asUInt(), io.s1_fire), io.s2_fire)
43109c6f1ddSLingrui98
43209c6f1ddSLingrui98  // always taken logic
43309c6f1ddSLingrui98  when (s2_hit) {
43409c6f1ddSLingrui98    for (i <- 0 until numBr) {
43509c6f1ddSLingrui98      when (ftb_entry.always_taken(i)) {
436eeb5ff92SLingrui98        io.out.resp.s2.preds.br_taken_mask(i) := true.B
43709c6f1ddSLingrui98      }
43809c6f1ddSLingrui98    }
43909c6f1ddSLingrui98  }
44009c6f1ddSLingrui98
44109c6f1ddSLingrui98  // Update logic
44209c6f1ddSLingrui98  val update = RegNext(io.update.bits)
44309c6f1ddSLingrui98
444c6bf0bffSzoujr  // val update_queue = Mem(64, new UpdateQueueEntry)
445c6bf0bffSzoujr  // val head, tail = RegInit(UpdateQueuePtr(false.B, 0.U))
446c6bf0bffSzoujr  // val u_queue = Module(new Queue(new UpdateQueueEntry, entries = 64, flow = true))
447c6bf0bffSzoujr  // assert(u_queue.io.count < 64.U)
448c6bf0bffSzoujr
44909c6f1ddSLingrui98  val u_meta = update.meta.asTypeOf(new FTBMeta)
45009c6f1ddSLingrui98  val u_valid = RegNext(io.update.valid && !io.update.bits.old_entry)
451bb09c7feSzoujr
452c6bf0bffSzoujr  // io.s1_ready := ftbBank.io.req_pc.ready && u_queue.io.count === 0.U && !u_valid
453c6bf0bffSzoujr  io.s1_ready := ftbBank.io.req_pc.ready && !(u_valid && !u_meta.hit)
454bb09c7feSzoujr
455c6bf0bffSzoujr  // val update_now = u_queue.io.deq.fire && u_queue.io.deq.bits.hit
456c6bf0bffSzoujr  val update_now = u_valid && u_meta.hit
457c6bf0bffSzoujr
4581c8d9e26Szoujr  ftbBank.io.u_req_pc.valid := u_valid && !u_meta.hit
4591c8d9e26Szoujr  ftbBank.io.u_req_pc.bits := update.pc
460bb09c7feSzoujr
461c6bf0bffSzoujr  // assert(!(u_valid && RegNext(u_valid) && update.pc === RegNext(update.pc)))
4625371700eSzoujr  // assert(!(u_valid && RegNext(u_valid)))
463bb09c7feSzoujr
464c6bf0bffSzoujr  // val u_way = u_queue.io.deq.bits.hit_way
46509c6f1ddSLingrui98
46609c6f1ddSLingrui98  val ftb_write = Wire(new FTBEntryWithTag)
467c6bf0bffSzoujr  // ftb_write.entry := Mux(update_now, u_queue.io.deq.bits.ftb_entry, RegNext(u_queue.io.deq.bits.ftb_entry))
468c6bf0bffSzoujr  // ftb_write.tag   := ftbAddr.getTag(Mux(update_now, u_queue.io.deq.bits.pc, RegNext(u_queue.io.deq.bits.pc)))(tagSize-1, 0)
469c6bf0bffSzoujr  ftb_write.entry := Mux(update_now, update.ftb_entry, RegNext(update.ftb_entry))
470c6bf0bffSzoujr  ftb_write.tag   := ftbAddr.getTag(Mux(update_now, update.pc, RegNext(update.pc)))(tagSize-1, 0)
47109c6f1ddSLingrui98
472c6bf0bffSzoujr  // val write_valid = update_now || RegNext(u_queue.io.deq.fire && !u_queue.io.deq.bits.hit)
473c6bf0bffSzoujr  val write_valid = update_now || RegNext(u_valid && !u_meta.hit)
474c6bf0bffSzoujr
475c6bf0bffSzoujr  // u_queue.io.enq.valid := u_valid
476c6bf0bffSzoujr  // u_queue.io.enq.bits := UpdateQueueEntry(update.pc, update.ftb_entry, u_meta.hit, u_meta.writeWay)
477c6bf0bffSzoujr  // u_queue.io.deq.ready := RegNext(!u_queue.io.deq.fire || update_now)
478c6bf0bffSzoujr
479c6bf0bffSzoujr  ftbBank.io.update_write_data.valid := write_valid
48009c6f1ddSLingrui98  ftbBank.io.update_write_data.bits := ftb_write
481c6bf0bffSzoujr  // ftbBank.io.update_pc := Mux(update_now, u_queue.io.deq.bits.pc, RegNext(u_queue.io.deq.bits.pc))
482c6bf0bffSzoujr  ftbBank.io.update_pc := Mux(update_now, update.pc, RegNext(update.pc))
4831c8d9e26Szoujr  ftbBank.io.update_write_way := Mux(update_now, u_meta.writeWay, ftbBank.io.update_hits.bits)
4841c8d9e26Szoujr  // ftbBank.io.update_write_alloc := Mux(update_now, !u_queue.io.deq.bits.hit, !ftbBank.io.update_hits.valid)
4851c8d9e26Szoujr  ftbBank.io.update_write_alloc := Mux(update_now, false.B, !ftbBank.io.update_hits.valid)
4861c8d9e26Szoujr  ftbBank.io.update_access := u_valid && !u_meta.hit
4875371700eSzoujr  ftbBank.io.s1_fire := io.s1_fire
48809c6f1ddSLingrui98
48909c6f1ddSLingrui98  XSDebug("req_v=%b, req_pc=%x, ready=%b (resp at next cycle)\n", io.s0_fire, s0_pc, ftbBank.io.req_pc.ready)
49009c6f1ddSLingrui98  XSDebug("s2_hit=%b, hit_way=%b\n", s2_hit, writeWay.asUInt)
491eeb5ff92SLingrui98  XSDebug("s2_br_taken_mask=%b, s2_real_taken_mask=%b\n",
492eeb5ff92SLingrui98    io.in.bits.resp_in(0).s2.preds.br_taken_mask.asUInt, io.out.resp.s2.real_slot_taken_mask().asUInt)
49309c6f1ddSLingrui98  XSDebug("s2_target=%x\n", io.out.resp.s2.target)
49409c6f1ddSLingrui98
49509c6f1ddSLingrui98  ftb_entry.display(true.B)
49609c6f1ddSLingrui98
49709c6f1ddSLingrui98  XSPerfAccumulate("ftb_read_hits", RegNext(io.s0_fire) && s1_hit)
49809c6f1ddSLingrui98  XSPerfAccumulate("ftb_read_misses", RegNext(io.s0_fire) && !s1_hit)
49909c6f1ddSLingrui98
500eeb5ff92SLingrui98  XSPerfAccumulate("ftb_commit_hits", io.update.valid && io.update.bits.preds.hit)
501eeb5ff92SLingrui98  XSPerfAccumulate("ftb_commit_misses", io.update.valid && !io.update.bits.preds.hit)
50209c6f1ddSLingrui98
50309c6f1ddSLingrui98  XSPerfAccumulate("ftb_update_req", io.update.valid)
50409c6f1ddSLingrui98  XSPerfAccumulate("ftb_update_ignored", io.update.valid && io.update.bits.old_entry)
50509c6f1ddSLingrui98  XSPerfAccumulate("ftb_updated", u_valid)
506cd365d4cSrvcoresjw
507cd365d4cSrvcoresjw  val perfEvents = Seq(
508cd365d4cSrvcoresjw    ("ftb_commit_hits            ", u_valid  &&  update.preds.hit),
509cd365d4cSrvcoresjw    ("ftb_commit_misses          ", u_valid  && !update.preds.hit),
510cd365d4cSrvcoresjw  )
511*1ca0e4f3SYinan Xu  generatePerfEvent()
51209c6f1ddSLingrui98}
513