1package xiangshan.frontend 2 3import chisel3._ 4import chisel3.util._ 5import utils._ 6import xiangshan._ 7import xiangshan.backend.ALUOpType 8import xiangshan.backend.JumpOpType 9import chisel3.experimental.chiselName 10 11trait HasBPUParameter extends HasXSParameter { 12 val BPUDebug = true 13 val EnableCFICommitLog = true 14 val EnbaleCFIPredLog = false 15 val EnableBPUTimeRecord = EnableCFICommitLog || EnbaleCFIPredLog 16} 17 18class TableAddr(val idxBits: Int, val banks: Int) extends XSBundle { 19 def tagBits = VAddrBits - idxBits - 1 20 21 val tag = UInt(tagBits.W) 22 val idx = UInt(idxBits.W) 23 val offset = UInt(1.W) 24 25 def fromUInt(x: UInt) = x.asTypeOf(UInt(VAddrBits.W)).asTypeOf(this) 26 def getTag(x: UInt) = fromUInt(x).tag 27 def getIdx(x: UInt) = fromUInt(x).idx 28 def getBank(x: UInt) = getIdx(x)(log2Up(banks) - 1, 0) 29 def getBankIdx(x: UInt) = getIdx(x)(idxBits - 1, log2Up(banks)) 30} 31 32class PredictorResponse extends XSBundle { 33 class UbtbResp extends XSBundle { 34 // the valid bits indicates whether a target is hit 35 val targets = Vec(PredictWidth, UInt(VAddrBits.W)) 36 val hits = Vec(PredictWidth, Bool()) 37 val takens = Vec(PredictWidth, Bool()) 38 val brMask = Vec(PredictWidth, Bool()) 39 val is_RVC = Vec(PredictWidth, Bool()) 40 } 41 class BtbResp extends XSBundle { 42 // the valid bits indicates whether a target is hit 43 val targets = Vec(PredictWidth, UInt(VAddrBits.W)) 44 val hits = Vec(PredictWidth, Bool()) 45 val types = Vec(PredictWidth, UInt(2.W)) 46 val isRVC = Vec(PredictWidth, Bool()) 47 } 48 class BimResp extends XSBundle { 49 val ctrs = Vec(PredictWidth, UInt(2.W)) 50 } 51 class TageResp extends XSBundle { 52 // the valid bits indicates whether a prediction is hit 53 val takens = Vec(PredictWidth, Bool()) 54 val hits = Vec(PredictWidth, Bool()) 55 } 56 class LoopResp extends XSBundle { 57 val exit = Vec(PredictWidth, Bool()) 58 } 59 60 val ubtb = new UbtbResp 61 val btb = new BtbResp 62 val bim = new BimResp 63 val tage = new TageResp 64 val loop = new LoopResp 65} 66 67trait PredictorUtils { 68 // circular shifting 69 def circularShiftLeft(source: UInt, len: Int, shamt: UInt): UInt = { 70 val res = Wire(UInt(len.W)) 71 val higher = source << shamt 72 val lower = source >> (len.U - shamt) 73 res := higher | lower 74 res 75 } 76 77 def circularShiftRight(source: UInt, len: Int, shamt: UInt): UInt = { 78 val res = Wire(UInt(len.W)) 79 val higher = source << (len.U - shamt) 80 val lower = source >> shamt 81 res := higher | lower 82 res 83 } 84 85 // To be verified 86 def satUpdate(old: UInt, len: Int, taken: Bool): UInt = { 87 val oldSatTaken = old === ((1 << len)-1).U 88 val oldSatNotTaken = old === 0.U 89 Mux(oldSatTaken && taken, ((1 << len)-1).U, 90 Mux(oldSatNotTaken && !taken, 0.U, 91 Mux(taken, old + 1.U, old - 1.U))) 92 } 93 94 def signedSatUpdate(old: SInt, len: Int, taken: Bool): SInt = { 95 val oldSatTaken = old === ((1 << (len-1))-1).S 96 val oldSatNotTaken = old === (-(1 << (len-1))).S 97 Mux(oldSatTaken && taken, ((1 << (len-1))-1).S, 98 Mux(oldSatNotTaken && !taken, (-(1 << (len-1))).S, 99 Mux(taken, old + 1.S, old - 1.S))) 100 } 101} 102abstract class BasePredictor extends XSModule 103 with HasBPUParameter with HasIFUConst with PredictorUtils { 104 val metaLen = 0 105 106 // An implementation MUST extend the IO bundle with a response 107 // and the special input from other predictors, as well as 108 // the metas to store in BRQ 109 abstract class Resp extends XSBundle {} 110 abstract class FromOthers extends XSBundle {} 111 abstract class Meta extends XSBundle {} 112 113 class DefaultBasePredictorIO extends XSBundle { 114 val flush = Input(Bool()) 115 val pc = Flipped(ValidIO(UInt(VAddrBits.W))) 116 val hist = Input(UInt(HistoryLength.W)) 117 val inMask = Input(UInt(PredictWidth.W)) 118 val update = Flipped(ValidIO(new BranchUpdateInfoWithHist)) 119 val outFire = Input(Bool()) 120 } 121 122 val io = new DefaultBasePredictorIO 123 124 val debug = false 125} 126 127class BPUStageIO extends XSBundle { 128 val pc = UInt(VAddrBits.W) 129 val mask = UInt(PredictWidth.W) 130 val resp = new PredictorResponse 131 // val target = UInt(VAddrBits.W) 132 val brInfo = Vec(PredictWidth, new BranchInfo) 133 // val saveHalfRVI = Bool() 134} 135 136 137abstract class BPUStage extends XSModule with HasBPUParameter with HasIFUConst { 138 class DefaultIO extends XSBundle { 139 val flush = Input(Bool()) 140 val in = Input(new BPUStageIO) 141 val inFire = Input(Bool()) 142 val pred = Output(new BranchPrediction) // to ifu 143 val out = Output(new BPUStageIO) // to the next stage 144 val outFire = Input(Bool()) 145 146 val debug_hist = Input(UInt((if (BPUDebug) (HistoryLength) else 0).W)) 147 val debug_histPtr = Input(UInt((if (BPUDebug) (ExtHistoryLength) else 0).W)) 148 } 149 val io = IO(new DefaultIO) 150 151 def npc(pc: UInt, instCount: UInt) = pc + (instCount << 1.U) 152 153 val inLatch = RegEnable(io.in, io.inFire) 154 155 // Each stage has its own logic to decide 156 // takens, notTakens and target 157 158 val takens = Wire(Vec(PredictWidth, Bool())) 159 // val notTakens = Wire(Vec(PredictWidth, Bool())) 160 val brMask = Wire(Vec(PredictWidth, Bool())) 161 val jalMask = Wire(Vec(PredictWidth, Bool())) 162 163 val targets = Wire(Vec(PredictWidth, UInt(VAddrBits.W))) 164 165 val firstBankHasHalfRVI = Wire(Bool()) 166 val lastBankHasHalfRVI = Wire(Bool()) 167 val lastBankHasInst = WireInit(inLatch.mask(PredictWidth-1, bankWidth).orR) 168 169 io.pred <> DontCare 170 io.pred.takens := takens.asUInt 171 io.pred.brMask := brMask.asUInt 172 io.pred.jalMask := jalMask.asUInt 173 io.pred.targets := targets 174 io.pred.firstBankHasHalfRVI := firstBankHasHalfRVI 175 io.pred.lastBankHasHalfRVI := lastBankHasHalfRVI 176 177 io.out <> DontCare 178 io.out.pc := inLatch.pc 179 io.out.mask := inLatch.mask 180 io.out.resp <> inLatch.resp 181 io.out.brInfo := inLatch.brInfo 182 (0 until PredictWidth).map(i => io.out.brInfo(i).sawNotTakenBranch := io.pred.sawNotTakenBr(i)) 183 184 if (BPUDebug) { 185 val jmpIdx = io.pred.jmpIdx 186 val taken = io.pred.taken 187 val target = Mux(taken, io.pred.targets(jmpIdx), snpc(inLatch.pc)) 188 XSDebug("in(%d): pc=%x, mask=%b\n", io.inFire, io.in.pc, io.in.mask) 189 XSDebug("inLatch: pc=%x, mask=%b\n", inLatch.pc, inLatch.mask) 190 XSDebug("out(%d): pc=%x, mask=%b, taken=%d, jmpIdx=%d, target=%x, firstHasHalfRVI=%d, lastHasHalfRVI=%d\n", 191 io.outFire, io.out.pc, io.out.mask, taken, jmpIdx, target, firstBankHasHalfRVI, lastBankHasHalfRVI) 192 XSDebug("flush=%d\n", io.flush) 193 val p = io.pred 194 } 195} 196 197@chiselName 198class BPUStage1 extends BPUStage { 199 200 // ubtb is accessed with inLatch pc in s1, 201 // so we use io.in instead of inLatch 202 val ubtbResp = io.in.resp.ubtb 203 // the read operation is already masked, so we do not need to mask here 204 takens := VecInit((0 until PredictWidth).map(i => ubtbResp.hits(i) && ubtbResp.takens(i))) 205 // notTakens := VecInit((0 until PredictWidth).map(i => ubtbResp.hits(i) && !ubtbResp.takens(i) && ubtbResp.brMask(i))) 206 brMask := ubtbResp.brMask 207 jalMask := DontCare 208 targets := ubtbResp.targets 209 210 firstBankHasHalfRVI := Mux(lastBankHasInst, false.B, ubtbResp.hits(bankWidth-1) && !ubtbResp.is_RVC(bankWidth-1) && inLatch.mask(bankWidth-1)) 211 lastBankHasHalfRVI := ubtbResp.hits(PredictWidth-1) && !ubtbResp.is_RVC(PredictWidth-1) && inLatch.mask(PredictWidth-1) 212 213 // resp and brInfo are from the components, 214 // so it does not need to be latched 215 io.out.resp <> io.in.resp 216 io.out.brInfo := io.in.brInfo 217 218 if (BPUDebug) { 219 XSDebug(io.outFire, "outPred using ubtb resp: hits:%b, takens:%b, notTakens:%b, isRVC:%b\n", 220 ubtbResp.hits.asUInt, ubtbResp.takens.asUInt, ~ubtbResp.takens.asUInt & brMask.asUInt, ubtbResp.is_RVC.asUInt) 221 } 222 if (EnableBPUTimeRecord) { 223 io.out.brInfo.map(_.debug_ubtb_cycle := GTimer()) 224 } 225} 226@chiselName 227class BPUStage2 extends BPUStage { 228 // Use latched response from s1 229 val btbResp = inLatch.resp.btb 230 val bimResp = inLatch.resp.bim 231 takens := VecInit((0 until PredictWidth).map(i => btbResp.hits(i) && (btbResp.types(i) === BTBtype.B && bimResp.ctrs(i)(1) || btbResp.types(i) =/= BTBtype.B))) 232 targets := btbResp.targets 233 brMask := VecInit(btbResp.types.map(_ === BTBtype.B)) 234 jalMask := DontCare 235 236 firstBankHasHalfRVI := Mux(lastBankHasInst, false.B, btbResp.hits(bankWidth-1) && !btbResp.isRVC(bankWidth-1) && inLatch.mask(bankWidth-1)) 237 lastBankHasHalfRVI := btbResp.hits(PredictWidth-1) && !btbResp.isRVC(PredictWidth-1) && inLatch.mask(PredictWidth-1) 238 239 if (BPUDebug) { 240 XSDebug(io.outFire, "outPred using btb&bim resp: hits:%b, ctrTakens:%b\n", 241 btbResp.hits.asUInt, VecInit(bimResp.ctrs.map(_(1))).asUInt) 242 } 243 if (EnableBPUTimeRecord) { 244 io.out.brInfo.map(_.debug_btb_cycle := GTimer()) 245 } 246} 247@chiselName 248class BPUStage3 extends BPUStage { 249 class S3IO extends XSBundle { 250 251 val predecode = Input(new Predecode) 252 val realMask = Input(UInt(PredictWidth.W)) 253 val prevHalf = Input(new PrevHalfInstr) 254 val recover = Flipped(ValidIO(new BranchUpdateInfo)) 255 } 256 val s3IO = IO(new S3IO) 257 // TAGE has its own pipelines and the 258 // response comes directly from s3, 259 // so we do not use those from inLatch 260 val tageResp = io.in.resp.tage 261 val tageTakens = tageResp.takens 262 263 val loopResp = io.in.resp.loop.exit 264 265 // realMask is in it 266 val pdMask = s3IO.predecode.mask 267 val pdLastHalf = s3IO.predecode.lastHalf 268 val pds = s3IO.predecode.pd 269 270 val btbResp = inLatch.resp.btb 271 val btbHits = btbResp.hits.asUInt 272 val bimTakens = VecInit(inLatch.resp.bim.ctrs.map(_(1))) 273 274 val brs = pdMask & Reverse(Cat(pds.map(_.isBr))) 275 val jals = pdMask & Reverse(Cat(pds.map(_.isJal))) 276 val jalrs = pdMask & Reverse(Cat(pds.map(_.isJalr))) 277 val calls = pdMask & Reverse(Cat(pds.map(_.isCall))) 278 val rets = pdMask & Reverse(Cat(pds.map(_.isRet))) 279 val RVCs = pdMask & Reverse(Cat(pds.map(_.isRVC))) 280 281 val callIdx = PriorityEncoder(calls) 282 val retIdx = PriorityEncoder(rets) 283 284 val brPred = (if(EnableBPD) tageTakens else bimTakens).asUInt 285 val loopRes = (if (EnableLoop) loopResp else VecInit(Fill(PredictWidth, 0.U(1.W)))).asUInt 286 val prevHalfTaken = s3IO.prevHalf.valid && s3IO.prevHalf.taken 287 val prevHalfTakenMask = prevHalfTaken.asUInt 288 val brTakens = ((brs & brPred | prevHalfTakenMask) & ~loopRes) 289 // VecInit((0 until PredictWidth).map(i => brs(i) && (brPred(i) || (if (i == 0) prevHalfTaken else false.B)) && !loopRes(i))) 290 291 // predict taken only if btb has a target, jal targets will be provided by IFU 292 takens := VecInit((0 until PredictWidth).map(i => (brTakens(i) || jalrs(i)) && btbHits(i) || jals(i))) 293 294 295 targets := inLatch.resp.btb.targets 296 297 brMask := WireInit(brs.asTypeOf(Vec(PredictWidth, Bool()))) 298 jalMask := WireInit(jals.asTypeOf(Vec(PredictWidth, Bool()))) 299 300 lastBankHasInst := s3IO.realMask(PredictWidth-1, bankWidth).orR 301 firstBankHasHalfRVI := Mux(lastBankHasInst, false.B, pdLastHalf(0)) 302 lastBankHasHalfRVI := pdLastHalf(1) 303 304 //RAS 305 if(EnableRAS){ 306 val ras = Module(new RAS) 307 ras.io <> DontCare 308 ras.io.pc.bits := bankAligned(inLatch.pc) 309 ras.io.pc.valid := io.outFire//predValid 310 ras.io.is_ret := rets.orR && (retIdx === io.pred.jmpIdx) 311 ras.io.callIdx.valid := calls.orR && (callIdx === io.pred.jmpIdx) 312 ras.io.callIdx.bits := callIdx 313 ras.io.isRVC := (calls & RVCs).orR //TODO: this is ugly 314 ras.io.isLastHalfRVI := s3IO.predecode.hasLastHalfRVI 315 ras.io.recover := s3IO.recover 316 317 for(i <- 0 until PredictWidth){ 318 io.out.brInfo(i).rasSp := ras.io.branchInfo.rasSp 319 io.out.brInfo(i).rasTopCtr := ras.io.branchInfo.rasTopCtr 320 io.out.brInfo(i).rasToqAddr := ras.io.branchInfo.rasToqAddr 321 } 322 takens := VecInit((0 until PredictWidth).map(i => { 323 ((brTakens(i) || jalrs(i)) && btbHits(i)) || 324 jals(i) || 325 (ras.io.out.valid && rets(i)) || 326 (!ras.io.out.valid && rets(i) && btbHits(i)) 327 } 328 )) 329 330 for (i <- 0 until PredictWidth) { 331 when(rets(i) && ras.io.out.valid){ 332 targets(i) := ras.io.out.bits.target 333 } 334 } 335 } 336 337 338 // we should provide the prediction for the first half RVI of the end of a fetch packet 339 // branch taken information would be lost in the prediction of the next packet, 340 // so we preserve this information here 341 when (firstBankHasHalfRVI && btbResp.types(bankWidth-1) === BTBtype.B && btbHits(bankWidth-1)) { 342 takens(bankWidth-1) := brPred(bankWidth-1) && !loopRes(bankWidth-1) 343 } 344 when (lastBankHasHalfRVI && btbResp.types(PredictWidth-1) === BTBtype.B && btbHits(PredictWidth-1)) { 345 takens(PredictWidth-1) := brPred(PredictWidth-1) && !loopRes(PredictWidth-1) 346 } 347 348 // targets would be lost as well, since it is from btb 349 // unless it is a ret, which target is from ras 350 when (prevHalfTaken && !rets(0)) { 351 targets(0) := s3IO.prevHalf.target 352 } 353 354 // Wrap tage resp and tage meta in 355 // This is ugly 356 io.out.resp.tage <> io.in.resp.tage 357 io.out.resp.loop <> io.in.resp.loop 358 for (i <- 0 until PredictWidth) { 359 io.out.brInfo(i).tageMeta := io.in.brInfo(i).tageMeta 360 io.out.brInfo(i).specCnt := io.in.brInfo(i).specCnt 361 } 362 363 if (BPUDebug) { 364 XSDebug(io.inFire, "predecode: pc:%x, mask:%b\n", inLatch.pc, s3IO.predecode.mask) 365 for (i <- 0 until PredictWidth) { 366 val p = s3IO.predecode.pd(i) 367 XSDebug(io.inFire && s3IO.predecode.mask(i), "predecode(%d): brType:%d, br:%d, jal:%d, jalr:%d, call:%d, ret:%d, RVC:%d, excType:%d\n", 368 i.U, p.brType, p.isBr, p.isJal, p.isJalr, p.isCall, p.isRet, p.isRVC, p.excType) 369 } 370 } 371 372 if (EnbaleCFIPredLog) { 373 val out = io.out 374 XSDebug(io.outFire, p"cfi_pred: fetchpc(${Hexadecimal(out.pc)}) mask(${out.mask}) brmask(${brMask.asUInt}) hist(${Hexadecimal(io.debug_hist)}) histPtr(${io.debug_histPtr})\n") 375 } 376 377 if (EnableBPUTimeRecord) { 378 io.out.brInfo.map(_.debug_tage_cycle := GTimer()) 379 } 380} 381 382trait BranchPredictorComponents extends HasXSParameter { 383 val ubtb = Module(new MicroBTB) 384 val btb = Module(new BTB) 385 val bim = Module(new BIM) 386 val tage = (if(EnableBPD) { Module(new Tage) } 387 else { Module(new FakeTage) }) 388 val loop = Module(new LoopPredictor) 389 val preds = Seq(ubtb, btb, bim, tage, loop) 390 preds.map(_.io := DontCare) 391} 392 393class BPUReq extends XSBundle { 394 val pc = UInt(VAddrBits.W) 395 val hist = UInt(HistoryLength.W) 396 val inMask = UInt(PredictWidth.W) 397 val histPtr = UInt(log2Up(ExtHistoryLength).W) // only for debug 398} 399 400class BranchUpdateInfoWithHist extends XSBundle { 401 val ui = new BranchUpdateInfo 402 val hist = UInt(HistoryLength.W) 403} 404 405object BranchUpdateInfoWithHist { 406 def apply (brInfo: BranchUpdateInfo, hist: UInt) = { 407 val b = Wire(new BranchUpdateInfoWithHist) 408 b.ui <> brInfo 409 b.hist := hist 410 b 411 } 412} 413 414abstract class BaseBPU extends XSModule with BranchPredictorComponents with HasBPUParameter{ 415 val io = IO(new Bundle() { 416 // from backend 417 val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfoWithHist)) 418 val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfoWithHist)) 419 // from ifu, frontend redirect 420 val flush = Input(Vec(3, Bool())) 421 // from if1 422 val in = Input(new BPUReq) 423 val inFire = Input(Vec(4, Bool())) 424 // to if2/if3/if4 425 val out = Vec(3, Output(new BranchPrediction)) 426 // from if4 427 val predecode = Input(new Predecode) 428 val realMask = Input(UInt(PredictWidth.W)) 429 val prevHalf = Input(new PrevHalfInstr) 430 // to if4, some bpu info used for updating 431 val branchInfo = Output(Vec(PredictWidth, new BranchInfo)) 432 }) 433 434 def npc(pc: UInt, instCount: UInt) = pc + (instCount << 1.U) 435 436 preds.map(_.io.update <> io.outOfOrderBrInfo) 437 tage.io.update <> io.inOrderBrInfo 438 439 val s1 = Module(new BPUStage1) 440 val s2 = Module(new BPUStage2) 441 val s3 = Module(new BPUStage3) 442 443 val s1_fire = io.inFire(0) 444 val s2_fire = io.inFire(1) 445 val s3_fire = io.inFire(2) 446 val s4_fire = io.inFire(3) 447 448 s1.io.flush := io.flush(0) 449 s2.io.flush := io.flush(1) 450 s3.io.flush := io.flush(2) 451 452 s1.io.in <> DontCare 453 s2.io.in <> s1.io.out 454 s3.io.in <> s2.io.out 455 456 s1.io.inFire := s1_fire 457 s2.io.inFire := s2_fire 458 s3.io.inFire := s3_fire 459 460 s1.io.outFire := s2_fire 461 s2.io.outFire := s3_fire 462 s3.io.outFire := s4_fire 463 464 io.out(0) <> s1.io.pred 465 io.out(1) <> s2.io.pred 466 io.out(2) <> s3.io.pred 467 468 io.branchInfo := s3.io.out.brInfo 469 470 if (BPUDebug) { 471 XSDebug(io.inFire(3), "branchInfo sent!\n") 472 for (i <- 0 until PredictWidth) { 473 val b = io.branchInfo(i) 474 XSDebug(io.inFire(3), "brInfo(%d): ubtbWrWay:%d, ubtbHit:%d, btbWrWay:%d, btbHitJal:%d, bimCtr:%d, fetchIdx:%d\n", 475 i.U, b.ubtbWriteWay, b.ubtbHits, b.btbWriteWay, b.btbHitJal, b.bimCtr, b.fetchIdx) 476 val t = b.tageMeta 477 XSDebug(io.inFire(3), " tageMeta: pvder(%d):%d, altDiffers:%d, pvderU:%d, pvderCtr:%d, allocate(%d):%d\n", 478 t.provider.valid, t.provider.bits, t.altDiffers, t.providerU, t.providerCtr, t.allocate.valid, t.allocate.bits) 479 } 480 } 481 val debug_verbose = false 482} 483 484 485class FakeBPU extends BaseBPU { 486 io.out.foreach(i => { 487 // Provide not takens 488 i <> DontCare 489 i.takens := 0.U 490 }) 491 io.branchInfo <> DontCare 492} 493@chiselName 494class BPU extends BaseBPU { 495 496 //**********************Stage 1****************************// 497 498 val s1_resp_in = Wire(new PredictorResponse) 499 val s1_brInfo_in = Wire(Vec(PredictWidth, new BranchInfo)) 500 501 s1_resp_in.tage := DontCare 502 s1_resp_in.loop := DontCare 503 s1_brInfo_in := DontCare 504 (0 until PredictWidth).foreach(i => s1_brInfo_in(i).fetchIdx := i.U) 505 506 val s1_inLatch = RegEnable(io.in, s1_fire) 507 ubtb.io.flush := io.flush(0) // TODO: fix this 508 ubtb.io.pc.valid := s2_fire 509 ubtb.io.pc.bits := s1_inLatch.pc 510 ubtb.io.inMask := s1_inLatch.inMask 511 512 513 514 // Wrap ubtb response into resp_in and brInfo_in 515 s1_resp_in.ubtb <> ubtb.io.out 516 for (i <- 0 until PredictWidth) { 517 s1_brInfo_in(i).ubtbWriteWay := ubtb.io.uBTBBranchInfo.writeWay(i) 518 s1_brInfo_in(i).ubtbHits := ubtb.io.uBTBBranchInfo.hits(i) 519 } 520 521 btb.io.flush := io.flush(0) // TODO: fix this 522 btb.io.pc.valid := s1_fire 523 btb.io.pc.bits := io.in.pc 524 btb.io.inMask := io.in.inMask 525 526 527 528 // Wrap btb response into resp_in and brInfo_in 529 s1_resp_in.btb <> btb.io.resp 530 for (i <- 0 until PredictWidth) { 531 s1_brInfo_in(i).btbWriteWay := btb.io.meta.writeWay(i) 532 s1_brInfo_in(i).btbHitJal := btb.io.meta.hitJal(i) 533 } 534 535 bim.io.flush := io.flush(0) // TODO: fix this 536 bim.io.pc.valid := s1_fire 537 bim.io.pc.bits := io.in.pc 538 bim.io.inMask := io.in.inMask 539 540 541 // Wrap bim response into resp_in and brInfo_in 542 s1_resp_in.bim <> bim.io.resp 543 for (i <- 0 until PredictWidth) { 544 s1_brInfo_in(i).bimCtr := bim.io.meta.ctrs(i) 545 } 546 547 548 s1.io.inFire := s1_fire 549 s1.io.in.pc := io.in.pc 550 s1.io.in.mask := io.in.inMask 551 s1.io.in.resp <> s1_resp_in 552 s1.io.in.brInfo <> s1_brInfo_in 553 554 val s1_hist = RegEnable(io.in.hist, enable=s1_fire) 555 val s2_hist = RegEnable(s1_hist, enable=s2_fire) 556 val s3_hist = RegEnable(s2_hist, enable=s3_fire) 557 558 s1.io.debug_hist := s1_hist 559 s2.io.debug_hist := s2_hist 560 s3.io.debug_hist := s3_hist 561 562 val s1_histPtr = RegEnable(io.in.histPtr, enable=s1_fire) 563 val s2_histPtr = RegEnable(s1_histPtr, enable=s2_fire) 564 val s3_histPtr = RegEnable(s2_histPtr, enable=s3_fire) 565 566 s1.io.debug_histPtr := s1_histPtr 567 s2.io.debug_histPtr := s2_histPtr 568 s3.io.debug_histPtr := s3_histPtr 569 570 //**********************Stage 2****************************// 571 tage.io.flush := io.flush(1) // TODO: fix this 572 tage.io.pc.valid := s2_fire 573 tage.io.pc.bits := s2.io.in.pc // PC from s1 574 tage.io.hist := s1_hist // The inst is from s1 575 tage.io.inMask := s2.io.in.mask 576 tage.io.s3Fire := s3_fire // Tell tage to march 1 stage 577 tage.io.bim <> s1.io.out.resp.bim // Use bim results from s1 578 579 //**********************Stage 3****************************// 580 // Wrap tage response and meta into s3.io.in.bits 581 // This is ugly 582 583 loop.io.flush := io.flush(2) 584 loop.io.pc.valid := s3_fire 585 loop.io.pc.bits := s3.io.in.pc 586 loop.io.inMask := s3.io.in.mask 587 loop.io.outFire := s4_fire 588 loop.io.respIn.taken := s3.io.pred.taken 589 loop.io.respIn.jmpIdx := s3.io.pred.jmpIdx 590 591 592 s3.io.in.resp.tage <> tage.io.resp 593 s3.io.in.resp.loop <> loop.io.resp 594 for (i <- 0 until PredictWidth) { 595 s3.io.in.brInfo(i).tageMeta := tage.io.meta(i) 596 s3.io.in.brInfo(i).specCnt := loop.io.meta.specCnts(i) 597 } 598 599 s3.s3IO.predecode <> io.predecode 600 601 s3.s3IO.realMask := io.realMask 602 603 s3.s3IO.prevHalf := io.prevHalf 604 605 s3.s3IO.recover.valid <> io.inOrderBrInfo.valid 606 s3.s3IO.recover.bits <> io.inOrderBrInfo.bits.ui 607 608 if (BPUDebug) { 609 if (debug_verbose) { 610 val uo = ubtb.io.out 611 XSDebug("debug: ubtb hits:%b, takens:%b, notTakens:%b\n", uo.hits.asUInt, uo.takens.asUInt, ~uo.takens.asUInt & uo.brMask.asUInt) 612 val bio = bim.io.resp 613 XSDebug("debug: bim takens:%b\n", VecInit(bio.ctrs.map(_(1))).asUInt) 614 val bo = btb.io.resp 615 XSDebug("debug: btb hits:%b\n", bo.hits.asUInt) 616 } 617 } 618 619 620 621 if (EnableCFICommitLog) { 622 val buValid = io.inOrderBrInfo.valid 623 val buinfo = io.inOrderBrInfo.bits.ui 624 val pd = buinfo.pd 625 val tage_cycle = buinfo.brInfo.debug_tage_cycle 626 XSDebug(buValid, p"cfi_update: isBr(${pd.isBr}) pc(${Hexadecimal(buinfo.pc)}) taken(${buinfo.taken}) mispred(${buinfo.isMisPred}) cycle($tage_cycle) hist(${Hexadecimal(io.inOrderBrInfo.bits.hist)})\n") 627 } 628 629} 630 631object BPU{ 632 def apply(enableBPU: Boolean = true) = { 633 if(enableBPU) { 634 val BPU = Module(new BPU) 635 BPU 636 } 637 else { 638 val FakeBPU = Module(new FakeBPU) 639 FakeBPU 640 } 641 } 642} 643