1package xiangshan.frontend 2 3import chisel3._ 4import chisel3.util._ 5import utils._ 6import xiangshan._ 7import xiangshan.backend.ALUOpType 8import xiangshan.backend.JumpOpType 9 10class TableAddr(val idxBits: Int, val banks: Int) extends XSBundle { 11 def tagBits = VAddrBits - idxBits - 1 12 13 val tag = UInt(tagBits.W) 14 val idx = UInt(idxBits.W) 15 val offset = UInt(1.W) 16 17 def fromUInt(x: UInt) = x.asTypeOf(UInt(VAddrBits.W)).asTypeOf(this) 18 def getTag(x: UInt) = fromUInt(x).tag 19 def getIdx(x: UInt) = fromUInt(x).idx 20 def getBank(x: UInt) = getIdx(x)(log2Up(banks) - 1, 0) 21 def getBankIdx(x: UInt) = getIdx(x)(idxBits - 1, log2Up(banks)) 22} 23 24class Stage1To2IO extends XSBundle { 25 val pc = Output(UInt(VAddrBits.W)) 26 val btb = new Bundle { 27 val hits = Output(UInt(FetchWidth.W)) 28 val targets = Output(Vec(FetchWidth, UInt(VAddrBits.W))) 29 } 30 val jbtac = new Bundle { 31 val hitIdx = Output(UInt(FetchWidth.W)) 32 val target = Output(UInt(VAddrBits.W)) 33 } 34 val tage = new Bundle { 35 val hits = Output(UInt(FetchWidth.W)) 36 val takens = Output(Vec(FetchWidth, Bool())) 37 } 38 val hist = Output(Vec(FetchWidth, UInt(HistoryLength.W))) 39 val btbPred = ValidIO(new BranchPrediction) 40} 41 42class BPUStage1 extends XSModule { 43 val io = IO(new Bundle() { 44 val in = new Bundle { val pc = Flipped(Decoupled(UInt(VAddrBits.W))) } 45 // from backend 46 val redirectInfo = Input(new RedirectInfo) 47 // from Stage3 48 val flush = Input(Bool()) 49 val s3RollBackHist = Input(UInt(HistoryLength.W)) 50 val s3Taken = Input(Bool()) 51 // to ifu, quick prediction result 52 val s1OutPred = ValidIO(new BranchPrediction) 53 // to Stage2 54 val out = Decoupled(new Stage1To2IO) 55 }) 56 57 io.in.pc.ready := true.B 58 59 // flush Stage1 when io.flush 60 val flushS1 = BoolStopWatch(io.flush, io.in.pc.fire(), startHighPriority = true) 61 62 // global history register 63 val ghr = RegInit(0.U(HistoryLength.W)) 64 // modify updateGhr and newGhr when updating ghr 65 val updateGhr = WireInit(false.B) 66 val newGhr = WireInit(0.U(HistoryLength.W)) 67 when (updateGhr) { ghr := newGhr } 68 // use hist as global history!!! 69 val hist = Mux(updateGhr, newGhr, ghr) 70 71 // Tage predictor 72 val tage = Module(new FakeTAGE) 73 // val tage = if(EnableBPD) Module(new Tage) else Module(new FakeTAGE) 74 tage.io.req.valid := io.in.pc.fire() 75 tage.io.req.bits.pc := io.in.pc.bits 76 tage.io.req.bits.hist := hist 77 tage.io.redirectInfo <> io.redirectInfo 78 io.out.bits.tage <> tage.io.out 79 io.s1OutPred.bits.tageMeta := tage.io.meta 80 81 // latch pc for 1 cycle latency when reading SRAM 82 val pcLatch = RegEnable(io.in.pc.bits, io.in.pc.fire()) 83 84 val r = io.redirectInfo.redirect 85 val updateFetchpc = r.pc - (r.fetchIdx << 2.U) 86 // BTB 87 val btb = Module(new BTB) 88 btb.io.in.pc <> io.in.pc 89 btb.io.in.pcLatch := pcLatch 90 // TODO: pass real mask in 91 btb.io.in.mask := "b1111111111111111".asUInt 92 btb.io.redirectValid := io.redirectInfo.valid 93 btb.io.flush := io.flush 94 95 // btb.io.update.fetchPC := updateFetchpc 96 // btb.io.update.fetchIdx := r.fetchIdx 97 btb.io.update.pc := r.pc 98 btb.io.update.hit := r.btbHitWay 99 btb.io.update.misPred := io.redirectInfo.misPred 100 // btb.io.update.writeWay := r.btbVictimWay 101 btb.io.update.oldCtr := r.btbPredCtr 102 btb.io.update.taken := r.taken 103 btb.io.update.target := r.brTarget 104 btb.io.update.btbType := r.btbType 105 // TODO: add RVC logic 106 btb.io.update.isRVC := DontCare 107 108 val btbHit = btb.io.out.hit 109 val btbTaken = btb.io.out.taken 110 val btbTakenIdx = btb.io.out.takenIdx 111 val btbTakenTarget = btb.io.out.target 112 // val btbWriteWay = btb.io.out.writeWay 113 val btbNotTakens = btb.io.out.notTakens 114 val btbCtrs = VecInit(btb.io.out.dEntries.map(_.pred)) 115 val btbValids = btb.io.out.hits 116 val btbTargets = VecInit(btb.io.out.dEntries.map(_.target)) 117 val btbTypes = VecInit(btb.io.out.dEntries.map(_.btbType)) 118 119 120 val jbtac = Module(new JBTAC) 121 jbtac.io.in.pc <> io.in.pc 122 jbtac.io.in.pcLatch := pcLatch 123 jbtac.io.in.hist := hist 124 jbtac.io.redirectValid := io.redirectInfo.valid 125 jbtac.io.flush := io.flush 126 127 jbtac.io.update.fetchPC := updateFetchpc 128 jbtac.io.update.fetchIdx := r.fetchIdx << 1 129 jbtac.io.update.misPred := io.redirectInfo.misPred 130 jbtac.io.update.btbType := r.btbType 131 jbtac.io.update.target := r.target 132 jbtac.io.update.hist := r.hist 133 134 val jbtacHit = jbtac.io.out.hit 135 val jbtacTarget = jbtac.io.out.target 136 val jbtacHitIdx = jbtac.io.out.hitIdx 137 138 // calculate global history of each instr 139 val firstHist = RegNext(hist) 140 val histShift = Wire(Vec(FetchWidth, UInt(log2Up(FetchWidth).W))) 141 val shift = Wire(Vec(FetchWidth, Vec(FetchWidth, UInt(1.W)))) 142 (0 until FetchWidth).map(i => shift(i) := Mux(!btbNotTakens(i), 0.U, ~LowerMask(UIntToOH(i.U), FetchWidth)).asTypeOf(Vec(FetchWidth, UInt(1.W)))) 143 for (j <- 0 until FetchWidth) { 144 var tmp = 0.U 145 for (i <- 0 until FetchWidth) { 146 tmp = tmp + shift(i)(j) 147 } 148 histShift(j) := tmp 149 } 150 (0 until FetchWidth).map(i => io.s1OutPred.bits.hist(i) := firstHist << histShift(i)) 151 152 // update ghr 153 updateGhr := io.s1OutPred.bits.redirect || io.flush 154 val brJumpIdx = Mux(!(btbHit && btbTaken), 0.U, UIntToOH(btbTakenIdx)) 155 val indirectIdx = Mux(!jbtacHit, 0.U, UIntToOH(jbtacHitIdx)) 156 //val newTaken = Mux(io.redirectInfo.flush(), !(r.btbType === BTBtype.B && !r.taken), ) 157 newGhr := Mux(io.redirectInfo.flush(), (r.hist << 1.U) | !(r.btbType === BTBtype.B && !r.taken), 158 Mux(io.flush, Mux(io.s3Taken, (io.s3RollBackHist << 1.U) | 1.U, io.s3RollBackHist), 159 Mux(io.s1OutPred.bits.redirect, (PriorityMux(brJumpIdx | indirectIdx, io.s1OutPred.bits.hist) << 1.U | 1.U), 160 io.s1OutPred.bits.hist(0) << PopCount(btbNotTakens)))) 161 162 // redirect based on BTB and JBTAC 163 // io.out.valid := RegNext(io.in.pc.fire()) && !flushS1u 164 io.out.valid := RegNext(io.in.pc.fire()) && !io.flush 165 166 io.s1OutPred.valid := io.out.valid 167 io.s1OutPred.bits.redirect := btbHit && btbTaken || jbtacHit 168 // io.s1OutPred.bits.instrValid := LowerMask(UIntToOH(btbTakenIdx), FetchWidth) & LowerMask(UIntToOH(jbtacHitIdx), FetchWidth) 169 io.s1OutPred.bits.instrValid := Mux(io.s1OutPred.bits.redirect, LowerMask(LowestBit(brJumpIdx | indirectIdx, FetchWidth), FetchWidth), Fill(FetchWidth, 1.U(1.W))).asTypeOf(Vec(FetchWidth, Bool())) 170 io.s1OutPred.bits.target := Mux(brJumpIdx === LowestBit(brJumpIdx | indirectIdx, FetchWidth), btbTakenTarget, jbtacTarget) 171 // io.s1OutPred.bits.btbVictimWay := btbWriteWay 172 io.s1OutPred.bits.predCtr := btbCtrs 173 io.s1OutPred.bits.btbHitWay := btbHit 174 io.s1OutPred.bits.rasSp := DontCare 175 io.s1OutPred.bits.rasTopCtr := DontCare 176 177 io.out.bits.pc := pcLatch 178 io.out.bits.btb.hits := btbValids.asUInt 179 (0 until FetchWidth).map(i => io.out.bits.btb.targets(i) := btbTargets(i)) 180 io.out.bits.jbtac.hitIdx := UIntToOH(jbtacHitIdx) 181 io.out.bits.jbtac.target := jbtacTarget 182 // TODO: we don't need this repeatedly! 183 io.out.bits.hist := io.s1OutPred.bits.hist 184 io.out.bits.btbPred := io.s1OutPred 185 186 187 188 // debug info 189 XSDebug(true.B, "[BPUS1]in:(%d %d) pc=%x ghr=%b\n", io.in.pc.valid, io.in.pc.ready, io.in.pc.bits, hist) 190 XSDebug(true.B, "[BPUS1]outPred:(%d) pc=0x%x, redirect=%d instrValid=%b tgt=%x\n", 191 io.s1OutPred.valid, pcLatch, io.s1OutPred.bits.redirect, io.s1OutPred.bits.instrValid.asUInt, io.s1OutPred.bits.target) 192 XSDebug(io.flush && io.redirectInfo.flush(), 193 "[BPUS1]flush from backend: pc=%x tgt=%x brTgt=%x btbType=%b taken=%d oldHist=%b fetchIdx=%d isExcpt=%d\n", 194 r.pc, r.target, r.brTarget, r.btbType, r.taken, r.hist, r.fetchIdx, r.isException) 195 XSDebug(io.flush && !io.redirectInfo.flush(), 196 "[BPUS1]flush from Stage3: s3Taken=%d s3RollBackHist=%b\n", io.s3Taken, io.s3RollBackHist) 197 198} 199 200class Stage2To3IO extends Stage1To2IO { 201} 202 203class BPUStage2 extends XSModule { 204 val io = IO(new Bundle() { 205 // flush from Stage3 206 val flush = Input(Bool()) 207 val in = Flipped(Decoupled(new Stage1To2IO)) 208 val out = Decoupled(new Stage2To3IO) 209 }) 210 211 // flush Stage2 when Stage3 or banckend redirects 212 val flushS2 = BoolStopWatch(io.flush, io.in.fire(), startHighPriority = true) 213 val inLatch = RegInit(0.U.asTypeOf(io.in.bits)) 214 when (io.in.fire()) { inLatch := io.in.bits } 215 val validLatch = RegInit(false.B) 216 when (io.flush) { 217 validLatch := false.B 218 }.elsewhen (io.in.fire()) { 219 validLatch := true.B 220 }.elsewhen (io.out.fire()) { 221 validLatch := false.B 222 } 223 224 io.out.valid := !io.flush && !flushS2 && validLatch 225 io.in.ready := !validLatch || io.out.fire() 226 227 // do nothing 228 io.out.bits := inLatch 229 230 // debug info 231 XSDebug(true.B, "[BPUS2]in:(%d %d) pc=%x out:(%d %d) pc=%x\n", 232 io.in.valid, io.in.ready, io.in.bits.pc, io.out.valid, io.out.ready, io.out.bits.pc) 233 XSDebug(true.B, "[BPUS2]validLatch=%d pc=%x\n", validLatch, inLatch.pc) 234 XSDebug(io.flush, "[BPUS2]flush!!!\n") 235} 236 237class BPUStage3 extends XSModule { 238 val io = IO(new Bundle() { 239 val flush = Input(Bool()) 240 val in = Flipped(Decoupled(new Stage2To3IO)) 241 val out = ValidIO(new BranchPrediction) 242 // from icache 243 val predecode = Flipped(ValidIO(new Predecode)) 244 // from backend 245 val redirectInfo = Input(new RedirectInfo) 246 // to Stage1 and Stage2 247 val flushBPU = Output(Bool()) 248 // to Stage1, restore ghr in stage1 when flushBPU is valid 249 val s1RollBackHist = Output(UInt(HistoryLength.W)) 250 val s3Taken = Output(Bool()) 251 }) 252 253 val flushS3 = BoolStopWatch(io.flush, io.in.fire(), startHighPriority = true) 254 val inLatch = RegInit(0.U.asTypeOf(io.in.bits)) 255 val validLatch = RegInit(false.B) 256 when (io.in.fire()) { inLatch := io.in.bits } 257 when (io.flush) { 258 validLatch := false.B 259 }.elsewhen (io.in.fire()) { 260 validLatch := true.B 261 }.elsewhen (io.out.valid) { 262 validLatch := false.B 263 } 264 io.out.valid := validLatch && io.predecode.valid && !flushS3 && !io.flush 265 io.in.ready := !validLatch || io.out.valid 266 267 // RAS 268 // TODO: split retAddr and ctr 269 def rasEntry() = new Bundle { 270 val retAddr = UInt(VAddrBits.W) 271 val ctr = UInt(8.W) // layer of nested call functions 272 } 273 val ras = RegInit(VecInit(Seq.fill(RasSize)(0.U.asTypeOf(rasEntry())))) 274 val sp = Counter(RasSize) 275 val rasTop = ras(sp.value) 276 val rasTopAddr = rasTop.retAddr 277 278 // get the first taken branch/jal/call/jalr/ret in a fetch line 279 // brTakenIdx/jalIdx/callIdx/jalrIdx/retIdx/jmpIdx is one-hot encoded. 280 // brNotTakenIdx indicates all the not-taken branches before the first jump instruction. 281 val brIdx = inLatch.btb.hits & Reverse(Cat(io.predecode.bits.fuOpTypes.map { t => ALUOpType.isBranch(t) }).asUInt) & io.predecode.bits.mask 282 val brTakenIdx = LowestBit(brIdx & inLatch.tage.takens.asUInt, FetchWidth) 283 val jalIdx = LowestBit(inLatch.btb.hits & Reverse(Cat(io.predecode.bits.fuOpTypes.map { t => t === JumpOpType.jal }).asUInt) & io.predecode.bits.mask, FetchWidth) 284 val callIdx = LowestBit(inLatch.btb.hits & io.predecode.bits.mask & Reverse(Cat(io.predecode.bits.fuOpTypes.map { t => t === JumpOpType.call }).asUInt), FetchWidth) 285 val jalrIdx = LowestBit(inLatch.jbtac.hitIdx & io.predecode.bits.mask & Reverse(Cat(io.predecode.bits.fuOpTypes.map { t => t === JumpOpType.jalr }).asUInt), FetchWidth) 286 val retIdx = LowestBit(io.predecode.bits.mask & Reverse(Cat(io.predecode.bits.fuOpTypes.map { t => t === JumpOpType.ret }).asUInt), FetchWidth) 287 288 val jmpIdx = LowestBit(brTakenIdx | jalIdx | callIdx | jalrIdx | retIdx, FetchWidth) 289 val brNotTakenIdx = brIdx & ~inLatch.tage.takens.asUInt & LowerMask(jmpIdx, FetchWidth) & io.predecode.bits.mask 290 291 io.out.bits.redirect := jmpIdx.orR.asBool 292 io.out.bits.target := Mux(jmpIdx === retIdx, rasTopAddr, 293 Mux(jmpIdx === jalrIdx, inLatch.jbtac.target, 294 Mux(jmpIdx === 0.U, inLatch.pc + 32.U, // TODO: RVC 295 PriorityMux(jmpIdx, inLatch.btb.targets)))) 296 io.out.bits.instrValid := Mux(jmpIdx.orR, LowerMask(jmpIdx, FetchWidth), Fill(FetchWidth, 1.U(1.W))).asTypeOf(Vec(FetchWidth, Bool())) 297 // io.out.bits.btbVictimWay := inLatch.btbPred.bits.btbVictimWay 298 io.out.bits.predCtr := inLatch.btbPred.bits.predCtr 299 io.out.bits.btbHitWay := inLatch.btbPred.bits.btbHitWay 300 io.out.bits.tageMeta := inLatch.btbPred.bits.tageMeta 301 //io.out.bits.btbType := Mux(jmpIdx === retIdx, BTBtype.R, 302 // Mux(jmpIdx === jalrIdx, BTBtype.I, 303 // Mux(jmpIdx === brTakenIdx, BTBtype.B, BTBtype.J))) 304 val firstHist = inLatch.btbPred.bits.hist(0) 305 // there may be several notTaken branches before the first jump instruction, 306 // so we need to calculate how many zeroes should each instruction shift in its global history. 307 // each history is exclusive of instruction's own jump direction. 308 val histShift = Wire(Vec(FetchWidth, UInt(log2Up(FetchWidth).W))) 309 val shift = Wire(Vec(FetchWidth, Vec(FetchWidth, UInt(1.W)))) 310 (0 until FetchWidth).map(i => shift(i) := Mux(!brNotTakenIdx(i), 0.U, ~LowerMask(UIntToOH(i.U), FetchWidth)).asTypeOf(Vec(FetchWidth, UInt(1.W)))) 311 for (j <- 0 until FetchWidth) { 312 var tmp = 0.U 313 for (i <- 0 until FetchWidth) { 314 tmp = tmp + shift(i)(j) 315 } 316 histShift(j) := tmp 317 } 318 (0 until FetchWidth).map(i => io.out.bits.hist(i) := firstHist << histShift(i)) 319 // save ras checkpoint info 320 io.out.bits.rasSp := sp.value 321 io.out.bits.rasTopCtr := rasTop.ctr 322 323 // flush BPU and redirect when target differs from the target predicted in Stage1 324 io.out.bits.redirect := (if(EnableBPD) (inLatch.btbPred.bits.redirect ^ jmpIdx.orR.asBool || 325 inLatch.btbPred.bits.redirect && jmpIdx.orR.asBool && io.out.bits.target =/= inLatch.btbPred.bits.target) 326 else false.B) 327 io.flushBPU := io.out.bits.redirect && io.out.valid 328 329 // speculative update RAS 330 val rasWrite = WireInit(0.U.asTypeOf(rasEntry())) 331 rasWrite.retAddr := inLatch.pc + (OHToUInt(callIdx) << 2.U) + 4.U 332 val allocNewEntry = rasWrite.retAddr =/= rasTopAddr 333 rasWrite.ctr := Mux(allocNewEntry, 1.U, rasTop.ctr + 1.U) 334 when (io.out.valid) { 335 when (jmpIdx === callIdx) { 336 ras(Mux(allocNewEntry, sp.value + 1.U, sp.value)) := rasWrite 337 when (allocNewEntry) { sp.value := sp.value + 1.U } 338 }.elsewhen (jmpIdx === retIdx) { 339 when (rasTop.ctr === 1.U) { 340 sp.value := Mux(sp.value === 0.U, 0.U, sp.value - 1.U) 341 }.otherwise { 342 ras(sp.value) := Cat(rasTop.ctr - 1.U, rasTopAddr).asTypeOf(rasEntry()) 343 } 344 } 345 } 346 // use checkpoint to recover RAS 347 val recoverSp = io.redirectInfo.redirect.rasSp 348 val recoverCtr = io.redirectInfo.redirect.rasTopCtr 349 when (io.redirectInfo.valid && io.redirectInfo.misPred) { 350 sp.value := recoverSp 351 ras(recoverSp) := Cat(recoverCtr, ras(recoverSp).retAddr).asTypeOf(rasEntry()) 352 } 353 354 // roll back global history in S1 if S3 redirects 355 io.s1RollBackHist := Mux(io.s3Taken, PriorityMux(jmpIdx, io.out.bits.hist), io.out.bits.hist(0) << PopCount(brIdx & ~inLatch.tage.takens.asUInt)) 356 // whether Stage3 has a taken jump 357 io.s3Taken := jmpIdx.orR.asBool 358 359 // debug info 360 XSDebug(io.in.fire(), "[BPUS3]in:(%d %d) pc=%x\n", io.in.valid, io.in.ready, io.in.bits.pc) 361 XSDebug(io.out.valid, "[BPUS3]out:%d pc=%x redirect=%d predcdMask=%b instrValid=%b tgt=%x\n", 362 io.out.valid, inLatch.pc, io.out.bits.redirect, io.predecode.bits.mask, io.out.bits.instrValid.asUInt, io.out.bits.target) 363 XSDebug(true.B, "[BPUS3]flushS3=%d\n", flushS3) 364 XSDebug(true.B, "[BPUS3]validLatch=%d predecode.valid=%d\n", validLatch, io.predecode.valid) 365 XSDebug(true.B, "[BPUS3]brIdx=%b brTakenIdx=%b brNTakenIdx=%b jalIdx=%b jalrIdx=%b callIdx=%b retIdx=%b\n", 366 brIdx, brTakenIdx, brNotTakenIdx, jalIdx, jalrIdx, callIdx, retIdx) 367} 368 369class BPU extends XSModule { 370 val io = IO(new Bundle() { 371 // from backend 372 // flush pipeline if misPred and update bpu based on redirect signals from brq 373 val redirectInfo = Input(new RedirectInfo) 374 375 val in = new Bundle { val pc = Flipped(Valid(UInt(VAddrBits.W))) } 376 377 val btbOut = ValidIO(new BranchPrediction) 378 val tageOut = ValidIO(new BranchPrediction) 379 380 // predecode info from icache 381 // TODO: simplify this after implement predecode unit 382 val predecode = Flipped(ValidIO(new Predecode)) 383 }) 384 385 val s1 = Module(new BPUStage1) 386 val s2 = Module(new BPUStage2) 387 val s3 = Module(new BPUStage3) 388 389 s1.io.redirectInfo <> io.redirectInfo 390 s1.io.flush := s3.io.flushBPU || io.redirectInfo.flush() 391 s1.io.in.pc.valid := io.in.pc.valid 392 s1.io.in.pc.bits <> io.in.pc.bits 393 io.btbOut <> s1.io.s1OutPred 394 s1.io.s3RollBackHist := s3.io.s1RollBackHist 395 s1.io.s3Taken := s3.io.s3Taken 396 397 s1.io.out <> s2.io.in 398 s2.io.flush := s3.io.flushBPU || io.redirectInfo.flush() 399 400 s2.io.out <> s3.io.in 401 s3.io.flush := io.redirectInfo.flush() 402 s3.io.predecode <> io.predecode 403 io.tageOut <> s3.io.out 404 s3.io.redirectInfo <> io.redirectInfo 405}