xref: /XiangShan/src/main/scala/xiangshan/frontend/BPU.scala (revision 67402d755e80728b85a28ad33ba1f7b84036bdc1)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.frontend
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.experimental.chiselName
22import chisel3.util._
23import xiangshan._
24import utils._
25
26import scala.math.min
27
28trait HasBPUConst extends HasXSParameter {
29  val MaxMetaLength = 512 // TODO: Reduce meta length
30  val MaxBasicBlockSize = 32
31  val LHistoryLength = 32
32  // val numBr = 2
33  val useBPD = true
34  val useLHist = true
35  val numBrSlot = numBr-1
36  val totalSlot = numBrSlot + 1
37
38  def BP_STAGES = (0 until 3).map(_.U(2.W))
39  def BP_S1 = BP_STAGES(0)
40  def BP_S2 = BP_STAGES(1)
41  def BP_S3 = BP_STAGES(2)
42  val numBpStages = BP_STAGES.length
43
44  val debug = true
45  val resetVector = 0x10000000L
46  // TODO: Replace log2Up by log2Ceil
47}
48
49trait HasBPUParameter extends HasXSParameter with HasBPUConst {
50  val BPUDebug = true && !env.FPGAPlatform && env.EnablePerfDebug
51  val EnableCFICommitLog = true
52  val EnbaleCFIPredLog = true
53  val EnableBPUTimeRecord = (EnableCFICommitLog || EnbaleCFIPredLog) && !env.FPGAPlatform
54  val EnableCommit = false
55}
56
57class BPUCtrl(implicit p: Parameters) extends XSBundle {
58  val ubtb_enable = Bool()
59  val btb_enable  = Bool()
60  val bim_enable  = Bool()
61  val tage_enable = Bool()
62  val sc_enable   = Bool()
63  val ras_enable  = Bool()
64  val loop_enable = Bool()
65}
66
67trait BPUUtils extends HasXSParameter {
68  // circular shifting
69  def circularShiftLeft(source: UInt, len: Int, shamt: UInt): UInt = {
70    val res = Wire(UInt(len.W))
71    val higher = source << shamt
72    val lower = source >> (len.U - shamt)
73    res := higher | lower
74    res
75  }
76
77  def circularShiftRight(source: UInt, len: Int, shamt: UInt): UInt = {
78    val res = Wire(UInt(len.W))
79    val higher = source << (len.U - shamt)
80    val lower = source >> shamt
81    res := higher | lower
82    res
83  }
84
85  // To be verified
86  def satUpdate(old: UInt, len: Int, taken: Bool): UInt = {
87    val oldSatTaken = old === ((1 << len)-1).U
88    val oldSatNotTaken = old === 0.U
89    Mux(oldSatTaken && taken, ((1 << len)-1).U,
90      Mux(oldSatNotTaken && !taken, 0.U,
91        Mux(taken, old + 1.U, old - 1.U)))
92  }
93
94  def signedSatUpdate(old: SInt, len: Int, taken: Bool): SInt = {
95    val oldSatTaken = old === ((1 << (len-1))-1).S
96    val oldSatNotTaken = old === (-(1 << (len-1))).S
97    Mux(oldSatTaken && taken, ((1 << (len-1))-1).S,
98      Mux(oldSatNotTaken && !taken, (-(1 << (len-1))).S,
99        Mux(taken, old + 1.S, old - 1.S)))
100  }
101
102  def getFallThroughAddr(start: UInt, carry: Bool, pft: UInt) = {
103    val higher = start.head(VAddrBits-log2Ceil(PredictWidth)-instOffsetBits-1)
104    Cat(Mux(carry, higher+1.U, higher), pft, 0.U(instOffsetBits.W))
105  }
106
107  def foldTag(tag: UInt, l: Int): UInt = {
108    val nChunks = (tag.getWidth + l - 1) / l
109    val chunks = (0 until nChunks).map { i =>
110      tag(min((i+1)*l, tag.getWidth)-1, i*l)
111    }
112    ParallelXOR(chunks)
113  }
114}
115
116// class BranchPredictionUpdate(implicit p: Parameters) extends XSBundle with HasBPUConst {
117//   val pc = UInt(VAddrBits.W)
118//   val br_offset = Vec(num_br, UInt(log2Up(MaxBasicBlockSize).W))
119//   val br_mask = Vec(MaxBasicBlockSize, Bool())
120//
121//   val jmp_valid = Bool()
122//   val jmp_type = UInt(3.W)
123//
124//   val is_NextMask = Vec(FetchWidth*2, Bool())
125//
126//   val cfi_idx = Valid(UInt(log2Ceil(MaxBasicBlockSize).W))
127//   val cfi_mispredict = Bool()
128//   val cfi_is_br = Bool()
129//   val cfi_is_jal = Bool()
130//   val cfi_is_jalr = Bool()
131//
132//   val ghist = new ShiftingGlobalHistory()
133//
134//   val target = UInt(VAddrBits.W)
135//
136//   val meta = UInt(MaxMetaLength.W)
137//   val spec_meta = UInt(MaxMetaLength.W)
138//
139//   def taken = cfi_idx.valid
140// }
141
142
143class BasePredictorInput (implicit p: Parameters) extends XSBundle with HasBPUConst {
144  def nInputs = 1
145
146  val s0_pc = UInt(VAddrBits.W)
147
148  val folded_hist = new AllFoldedHistories(foldedGHistInfos)
149  val ghist = UInt(HistoryLength.W)
150
151  val resp_in = Vec(nInputs, new BranchPredictionResp)
152
153  // val final_preds = Vec(numBpStages, new)
154  // val toFtq_fire = Bool()
155
156  // val s0_all_ready = Bool()
157}
158
159class BasePredictorOutput (implicit p: Parameters) extends XSBundle with HasBPUConst {
160  val last_stage_meta = UInt(MaxMetaLength.W) // This is use by composer
161  val resp = new BranchPredictionResp
162
163  // These store in meta, extract in composer
164  // val rasSp = UInt(log2Ceil(RasSize).W)
165  // val rasTop = new RASEntry
166  // val specCnt = Vec(PredictWidth, UInt(10.W))
167}
168
169class BasePredictorIO (implicit p: Parameters) extends XSBundle with HasBPUConst {
170  val in  = Flipped(DecoupledIO(new BasePredictorInput)) // TODO: Remove DecoupledIO
171  // val out = DecoupledIO(new BasePredictorOutput)
172  val out = Output(new BasePredictorOutput)
173  // val flush_out = Valid(UInt(VAddrBits.W))
174
175  // val ctrl = Input(new BPUCtrl())
176
177  val s0_fire = Input(Bool())
178  val s1_fire = Input(Bool())
179  val s2_fire = Input(Bool())
180  val s3_fire = Input(Bool())
181
182  val s2_redirect = Input(Bool())
183  val s3_redirect = Input(Bool())
184
185  val s1_ready = Output(Bool())
186  val s2_ready = Output(Bool())
187  val s3_ready = Output(Bool())
188
189  val update = Flipped(Valid(new BranchPredictionUpdate))
190  val redirect = Flipped(Valid(new BranchPredictionRedirect))
191}
192
193abstract class BasePredictor(implicit p: Parameters) extends XSModule
194  with HasBPUConst with BPUUtils with HasPerfEvents {
195  val meta_size = 0
196  val spec_meta_size = 0
197  val io = IO(new BasePredictorIO())
198
199  io.out.resp := io.in.bits.resp_in(0)
200
201  io.out.last_stage_meta := 0.U
202
203  io.in.ready := !io.redirect.valid
204
205  io.s1_ready := true.B
206  io.s2_ready := true.B
207  io.s3_ready := true.B
208
209  val s0_pc       = WireInit(io.in.bits.s0_pc) // fetchIdx(io.f0_pc)
210  val s1_pc       = RegEnable(s0_pc, resetVector.U, io.s0_fire)
211  val s2_pc       = RegEnable(s1_pc, io.s1_fire)
212  val s3_pc       = RegEnable(s2_pc, io.s2_fire)
213
214  io.out.resp.s1.pc := s1_pc
215  io.out.resp.s2.pc := s2_pc
216  io.out.resp.s3.pc := s3_pc
217
218  val perfEvents: Seq[(String, UInt)] = Seq()
219
220
221  def getFoldedHistoryInfo: Option[Set[FoldedHistoryInfo]] = None
222}
223
224class FakePredictor(implicit p: Parameters) extends BasePredictor {
225  io.in.ready                 := true.B
226  io.out.last_stage_meta      := 0.U
227  io.out.resp := io.in.bits.resp_in(0)
228}
229
230class BpuToFtqIO(implicit p: Parameters) extends XSBundle {
231  val resp = DecoupledIO(new BpuToFtqBundle())
232}
233
234class PredictorIO(implicit p: Parameters) extends XSBundle {
235  val bpu_to_ftq = new BpuToFtqIO()
236  val ftq_to_bpu = Flipped(new FtqToBpuIO())
237}
238
239@chiselName
240class Predictor(implicit p: Parameters) extends XSModule with HasBPUConst with HasPerfEvents {
241  val io = IO(new PredictorIO)
242
243  val predictors = Module(if (useBPD) new Composer else new FakePredictor)
244
245  val folded_hist_infos = predictors.getFoldedHistoryInfo.getOrElse(Set()).toList
246  for ((len, compLen) <- folded_hist_infos) {
247    println(f"folded hist info: len $len, compLen $compLen")
248  }
249
250  val s0_fire, s1_fire, s2_fire, s3_fire = Wire(Bool())
251  val s1_valid, s2_valid, s3_valid = RegInit(false.B)
252  val s1_ready, s2_ready, s3_ready = Wire(Bool())
253  val s1_components_ready, s2_components_ready, s3_components_ready = Wire(Bool())
254
255  val s0_pc = WireInit(resetVector.U)
256  val s0_pc_reg = RegNext(s0_pc, init=resetVector.U)
257  val s1_pc = RegEnable(s0_pc, s0_fire)
258  val s2_pc = RegEnable(s1_pc, s1_fire)
259  val s3_pc = RegEnable(s2_pc, s2_fire)
260
261  val s0_folded_gh = Wire(new AllFoldedHistories(foldedGHistInfos))
262  val s0_folded_gh_reg = RegNext(s0_folded_gh, init=0.U.asTypeOf(s0_folded_gh))
263  val s1_folded_gh = RegEnable(s0_folded_gh, 0.U.asTypeOf(s0_folded_gh), s0_fire)
264  val s2_folded_gh = RegEnable(s1_folded_gh, 0.U.asTypeOf(s0_folded_gh), s1_fire)
265  val s3_folded_gh = RegEnable(s2_folded_gh, 0.U.asTypeOf(s0_folded_gh), s2_fire)
266
267  val s0_last_br_num_oh = Wire(UInt((numBr+1).W))
268  val s0_last_br_num_oh_reg = RegNext(s0_last_br_num_oh, init=0.U)
269  val s1_last_br_num_oh = RegEnable(s0_last_br_num_oh, 0.U, s0_fire)
270  val s2_last_br_num_oh = RegEnable(s1_last_br_num_oh, 0.U, s1_fire)
271  val s3_last_br_num_oh = RegEnable(s2_last_br_num_oh, 0.U, s2_fire)
272
273  val s0_ahead_fh_oldest_bits = Wire(new AllAheadFoldedHistoryOldestBits(foldedGHistInfos))
274  val s0_ahead_fh_oldest_bits_reg = RegNext(s0_ahead_fh_oldest_bits, init=0.U.asTypeOf(s0_ahead_fh_oldest_bits))
275  val s1_ahead_fh_oldest_bits = RegEnable(s0_ahead_fh_oldest_bits, 0.U.asTypeOf(s0_ahead_fh_oldest_bits), s0_fire)
276  val s2_ahead_fh_oldest_bits = RegEnable(s1_ahead_fh_oldest_bits, 0.U.asTypeOf(s0_ahead_fh_oldest_bits), s1_fire)
277  val s3_ahead_fh_oldest_bits = RegEnable(s2_ahead_fh_oldest_bits, 0.U.asTypeOf(s0_ahead_fh_oldest_bits), s2_fire)
278
279  val npcGen   = new PhyPriorityMuxGenerator[UInt]
280  val foldedGhGen = new PhyPriorityMuxGenerator[AllFoldedHistories]
281  val ghistPtrGen = new PhyPriorityMuxGenerator[CGHPtr]
282  val lastBrNumOHGen = new PhyPriorityMuxGenerator[UInt]
283  val aheadFhObGen = new PhyPriorityMuxGenerator[AllAheadFoldedHistoryOldestBits]
284
285  val ghvBitWriteGens = Seq.tabulate(HistoryLength)(n => new PhyPriorityMuxGenerator[Bool])
286  // val ghistGen = new PhyPriorityMuxGenerator[UInt]
287
288  val ghv = RegInit(0.U.asTypeOf(Vec(HistoryLength, Bool())))
289  val ghv_wire = WireInit(ghv)
290
291  val s0_ghist = WireInit(0.U.asTypeOf(UInt(HistoryLength.W)))
292
293
294  val ghv_write_datas = Wire(Vec(HistoryLength, Bool()))
295  val ghv_wens = Wire(Vec(HistoryLength, Bool()))
296
297  val s0_ghist_ptr = Wire(new CGHPtr)
298  val s0_ghist_ptr_reg = RegNext(s0_ghist_ptr, init=0.U.asTypeOf(new CGHPtr))
299  val s1_ghist_ptr = RegEnable(s0_ghist_ptr, 0.U.asTypeOf(new CGHPtr), s0_fire)
300  val s2_ghist_ptr = RegEnable(s1_ghist_ptr, 0.U.asTypeOf(new CGHPtr), s1_fire)
301  val s3_ghist_ptr = RegEnable(s2_ghist_ptr, 0.U.asTypeOf(new CGHPtr), s2_fire)
302
303  def getHist(ptr: CGHPtr): UInt = (Cat(ghv_wire.asUInt, ghv_wire.asUInt) >> (ptr.value+1.U))(HistoryLength-1, 0)
304  s0_ghist := getHist(s0_ghist_ptr)
305
306  val resp = predictors.io.out.resp
307
308
309  val toFtq_fire = io.bpu_to_ftq.resp.valid && io.bpu_to_ftq.resp.ready
310
311  val s1_flush, s2_flush, s3_flush = Wire(Bool())
312  val s2_redirect, s3_redirect = Wire(Bool())
313
314  // predictors.io := DontCare
315  predictors.io.in.valid := s0_fire
316  predictors.io.in.bits.s0_pc := s0_pc
317  predictors.io.in.bits.ghist := s0_ghist
318  predictors.io.in.bits.folded_hist := s0_folded_gh
319  predictors.io.in.bits.resp_in(0) := (0.U).asTypeOf(new BranchPredictionResp)
320  // predictors.io.in.bits.resp_in(0).s1.pc := s0_pc
321  // predictors.io.in.bits.toFtq_fire := toFtq_fire
322
323  // predictors.io.out.ready := io.bpu_to_ftq.resp.ready
324
325  val redirect_req = io.ftq_to_bpu.redirect
326  val do_redirect = RegNext(redirect_req, init=0.U.asTypeOf(io.ftq_to_bpu.redirect))
327
328  // Pipeline logic
329  s2_redirect := false.B
330  s3_redirect := false.B
331
332  s3_flush := redirect_req.valid // flush when redirect comes
333  s2_flush := s3_flush || s3_redirect
334  s1_flush := s2_flush || s2_redirect
335
336  s1_components_ready := predictors.io.s1_ready
337  s1_ready := s1_fire || !s1_valid
338  s0_fire := !reset.asBool && s1_components_ready && s1_ready
339  predictors.io.s0_fire := s0_fire
340
341  s2_components_ready := predictors.io.s2_ready
342  s2_ready := s2_fire || !s2_valid
343  s1_fire := s1_valid && s2_components_ready && s2_ready && io.bpu_to_ftq.resp.ready
344
345  s3_components_ready := predictors.io.s3_ready
346  s3_ready := s3_fire || !s3_valid
347  s2_fire := s2_valid && s3_components_ready && s3_ready
348
349  when (redirect_req.valid) { s1_valid := false.B }
350    .elsewhen(s0_fire)      { s1_valid := true.B  }
351    .elsewhen(s1_flush)     { s1_valid := false.B }
352    .elsewhen(s1_fire)      { s1_valid := false.B }
353
354  predictors.io.s1_fire := s1_fire
355
356  s2_fire := s2_valid
357
358  when(s2_flush)       { s2_valid := false.B }
359    .elsewhen(s1_fire) { s2_valid := !s1_flush }
360    .elsewhen(s2_fire) { s2_valid := false.B }
361
362  predictors.io.s2_fire := s2_fire
363  predictors.io.s2_redirect := s2_redirect
364
365  s3_fire := s3_valid
366
367  when(s3_flush)       { s3_valid := false.B }
368    .elsewhen(s2_fire) { s3_valid := !s2_flush }
369    .elsewhen(s3_fire) { s3_valid := false.B }
370
371  predictors.io.s3_fire := s3_fire
372  predictors.io.s3_redirect := s3_redirect
373
374
375  io.bpu_to_ftq.resp.valid :=
376    s1_valid && s2_components_ready && s2_ready ||
377    s2_fire && s2_redirect ||
378    s3_fire && s3_redirect
379  io.bpu_to_ftq.resp.bits  := BpuToFtqBundle(predictors.io.out.resp)
380  io.bpu_to_ftq.resp.bits.meta  := predictors.io.out.last_stage_meta // TODO: change to lastStageMeta
381  io.bpu_to_ftq.resp.bits.s3.folded_hist := s3_folded_gh
382  io.bpu_to_ftq.resp.bits.s3.histPtr := s3_ghist_ptr
383  io.bpu_to_ftq.resp.bits.s3.lastBrNumOH := s3_last_br_num_oh
384  io.bpu_to_ftq.resp.bits.s3.afhob := s3_ahead_fh_oldest_bits
385
386  npcGen.register(true.B, s0_pc_reg, Some("stallPC"), 0)
387  foldedGhGen.register(true.B, s0_folded_gh_reg, Some("stallFGH"), 0)
388  ghistPtrGen.register(true.B, s0_ghist_ptr_reg, Some("stallGHPtr"), 0)
389  lastBrNumOHGen.register(true.B, s0_last_br_num_oh_reg, Some("stallBrNumOH"), 0)
390  aheadFhObGen.register(true.B, s0_ahead_fh_oldest_bits_reg, Some("stallAFHOB"), 0)
391
392  // History manage
393  // s1
394  val s1_possible_predicted_ghist_ptrs = (0 to numBr).map(s1_ghist_ptr - _.U)
395  val s1_predicted_ghist_ptr = Mux1H(resp.s1.lastBrPosOH, s1_possible_predicted_ghist_ptrs)
396
397  val s1_possible_predicted_fhs = (0 to numBr).map(i =>
398    s1_folded_gh.update(s1_ahead_fh_oldest_bits, s1_last_br_num_oh, i, resp.s1.brTaken && resp.s1.lastBrPosOH(i)))
399  val s1_predicted_fh = Mux1H(resp.s1.lastBrPosOH, s1_possible_predicted_fhs)
400
401  val s1_ahead_fh_ob_src = Wire(new AllAheadFoldedHistoryOldestBits(foldedGHistInfos))
402  s1_ahead_fh_ob_src.read(ghv, s1_ghist_ptr)
403
404  if (EnableGHistDiff) {
405    val s1_predicted_ghist = WireInit(getHist(s1_predicted_ghist_ptr).asTypeOf(Vec(HistoryLength, Bool())))
406    for (i <- 0 until numBr) {
407      when (resp.s1.shouldShiftVec(i)) {
408        s1_predicted_ghist(i) := resp.s1.brTaken && (i==0).B
409      }
410    }
411    when (s1_valid) {
412      s0_ghist := s1_predicted_ghist.asUInt
413    }
414  }
415
416  require(isPow2(HistoryLength))
417  val s1_ghv_wens = (0 until HistoryLength).map(n =>
418    (0 until numBr).map(b => (s1_ghist_ptr).value === n.U(log2Ceil(HistoryLength).W) + b.U && resp.s1.shouldShiftVec(b) && s1_valid))
419  val s1_ghv_wdatas = (0 until HistoryLength).map(n =>
420    Mux1H(
421      (0 until numBr).map(b => (
422        (s1_ghist_ptr).value === n.U(log2Ceil(HistoryLength).W) + b.U && resp.s1.shouldShiftVec(b),
423        resp.s1.brTaken && resp.s1.lastBrPosOH(b+1)
424      ))
425    )
426  )
427
428  XSError(!resp.s1.is_minimal, "s1 should be minimal!\n")
429
430  npcGen.register(s1_valid, resp.s1.getTarget, Some("s1_target"), 4)
431  foldedGhGen.register(s1_valid, s1_predicted_fh, Some("s1_FGH"), 4)
432  ghistPtrGen.register(s1_valid, s1_predicted_ghist_ptr, Some("s1_GHPtr"), 4)
433  lastBrNumOHGen.register(s1_valid, resp.s1.lastBrPosOH.asUInt, Some("s1_BrNumOH"), 4)
434  aheadFhObGen.register(s1_valid, s1_ahead_fh_ob_src, Some("s1_AFHOB"), 4)
435  ghvBitWriteGens.zip(s1_ghv_wens).zipWithIndex.map{case ((b, w), i) =>
436    b.register(w.reduce(_||_), s1_ghv_wdatas(i), Some(s"s1_new_bit_$i"), 4)
437  }
438
439  def preds_needs_redirect_vec(x: BranchPredictionBundle, y: BranchPredictionBundle) = {
440    VecInit(
441      x.getTarget =/= y.getTarget,
442      x.lastBrPosOH.asUInt =/= y.lastBrPosOH.asUInt,
443      x.taken =/= y.taken,
444      (x.taken && y.taken) && x.cfiIndex.bits =/= y.cfiIndex.bits,
445      (!x.taken && !y.taken) && x.oversize =/= y.oversize
446      // x.shouldShiftVec.asUInt =/= y.shouldShiftVec.asUInt,
447      // x.brTaken =/= y.brTaken
448    )
449  }
450
451  // s2
452  val s2_possible_predicted_ghist_ptrs = (0 to numBr).map(s2_ghist_ptr - _.U)
453  val s2_predicted_ghist_ptr = Mux1H(resp.s2.lastBrPosOH, s2_possible_predicted_ghist_ptrs)
454
455  val s2_possible_predicted_fhs = (0 to numBr).map(i =>
456    s2_folded_gh.update(s2_ahead_fh_oldest_bits, s2_last_br_num_oh, i, if (i > 0) resp.s2.full_pred.br_taken_mask(i-1) else false.B))
457  val s2_predicted_fh = Mux1H(resp.s2.lastBrPosOH, s2_possible_predicted_fhs)
458
459  val s2_ahead_fh_ob_src = Wire(new AllAheadFoldedHistoryOldestBits(foldedGHistInfos))
460  s2_ahead_fh_ob_src.read(ghv, s2_ghist_ptr)
461
462  if (EnableGHistDiff) {
463    val s2_predicted_ghist = WireInit(getHist(s2_predicted_ghist_ptr).asTypeOf(Vec(HistoryLength, Bool())))
464    for (i <- 0 until numBr) {
465      when (resp.s2.shouldShiftVec(i)) {
466        s2_predicted_ghist(i) := resp.s2.brTaken && (i==0).B
467      }
468    }
469    when(s2_redirect) {
470      s0_ghist := s2_predicted_ghist.asUInt
471    }
472  }
473
474  val s2_ghv_wens = (0 until HistoryLength).map(n =>
475    (0 until numBr).map(b => (s2_ghist_ptr).value === n.U(log2Ceil(HistoryLength).W) + b.U && resp.s2.shouldShiftVec(b) && s2_redirect))
476  val s2_ghv_wdatas = (0 until HistoryLength).map(n =>
477    Mux1H(
478      (0 until numBr).map(b => (
479        (s2_ghist_ptr).value === n.U(log2Ceil(HistoryLength).W) + b.U && resp.s2.shouldShiftVec(b),
480        resp.s2.full_pred.real_br_taken_mask()(b)
481      ))
482    )
483  )
484
485  val previous_s1_pred = RegEnable(resp.s1, init=0.U.asTypeOf(resp.s1), s1_fire)
486
487  val s2_redirect_s1_last_pred_vec = preds_needs_redirect_vec(previous_s1_pred, resp.s2)
488
489  s2_redirect := s2_fire && (s2_redirect_s1_last_pred_vec.reduce(_||_) || resp.s2.fallThruError)
490
491  XSError(resp.s2.is_minimal, "s2 should not be minimal!\n")
492
493  npcGen.register(s2_redirect, resp.s2.getTarget, Some("s2_target"), 5)
494  foldedGhGen.register(s2_redirect, s2_predicted_fh, Some("s2_FGH"), 5)
495  ghistPtrGen.register(s2_redirect, s2_predicted_ghist_ptr, Some("s2_GHPtr"), 5)
496  lastBrNumOHGen.register(s2_redirect, resp.s2.lastBrPosOH.asUInt, Some("s2_BrNumOH"), 5)
497  aheadFhObGen.register(s2_redirect, s2_ahead_fh_ob_src, Some("s2_AFHOB"), 5)
498  ghvBitWriteGens.zip(s2_ghv_wens).zipWithIndex.map{case ((b, w), i) =>
499    b.register(w.reduce(_||_), s2_ghv_wdatas(i), Some(s"s2_new_bit_$i"), 5)
500  }
501
502  XSPerfAccumulate("s2_redirect_because_target_diff", s2_fire && s2_redirect_s1_last_pred_vec(0))
503  XSPerfAccumulate("s2_redirect_because_branch_num_diff", s2_fire && s2_redirect_s1_last_pred_vec(1))
504  XSPerfAccumulate("s2_redirect_because_direction_diff", s2_fire && s2_redirect_s1_last_pred_vec(2))
505  XSPerfAccumulate("s2_redirect_because_cfi_idx_diff", s2_fire && s2_redirect_s1_last_pred_vec(3))
506  // XSPerfAccumulate("s2_redirect_because_shouldShiftVec_diff", s2_fire && s2_redirect_s1_last_pred_vec(4))
507  // XSPerfAccumulate("s2_redirect_because_brTaken_diff", s2_fire && s2_redirect_s1_last_pred_vec(5))
508  XSPerfAccumulate("s2_redirect_because_fallThroughError", s2_fire && resp.s2.fallThruError)
509
510  XSPerfAccumulate("s2_redirect_when_taken", s2_redirect && resp.s2.taken && resp.s2.full_pred.hit)
511  XSPerfAccumulate("s2_redirect_when_not_taken", s2_redirect && !resp.s2.taken && resp.s2.full_pred.hit)
512  XSPerfAccumulate("s2_redirect_when_not_hit", s2_redirect && !resp.s2.full_pred.hit)
513
514
515  // s3
516  val s3_possible_predicted_ghist_ptrs = (0 to numBr).map(s3_ghist_ptr - _.U)
517  val s3_predicted_ghist_ptr = Mux1H(resp.s3.lastBrPosOH, s3_possible_predicted_ghist_ptrs)
518
519  val s3_possible_predicted_fhs = (0 to numBr).map(i =>
520    s3_folded_gh.update(s3_ahead_fh_oldest_bits, s3_last_br_num_oh, i, if (i > 0) resp.s3.full_pred.br_taken_mask(i-1) else false.B))
521  val s3_predicted_fh = Mux1H(resp.s3.lastBrPosOH, s3_possible_predicted_fhs)
522
523  val s3_ahead_fh_ob_src = Wire(new AllAheadFoldedHistoryOldestBits(foldedGHistInfos))
524  s3_ahead_fh_ob_src.read(ghv, s3_ghist_ptr)
525
526  if (EnableGHistDiff) {
527    val s3_predicted_ghist = WireInit(getHist(s3_predicted_ghist_ptr).asTypeOf(Vec(HistoryLength, Bool())))
528    for (i <- 0 until numBr) {
529      when (resp.s3.shouldShiftVec(i)) {
530        s3_predicted_ghist(i) := resp.s3.brTaken && (i==0).B
531      }
532    }
533    when(s3_redirect) {
534      s0_ghist := s3_predicted_ghist.asUInt
535    }
536  }
537
538  val s3_ghv_wens = (0 until HistoryLength).map(n =>
539    (0 until numBr).map(b => (s3_ghist_ptr).value === n.U(log2Ceil(HistoryLength).W) + b.U && resp.s3.shouldShiftVec(b) && s3_redirect))
540  val s3_ghv_wdatas = (0 until HistoryLength).map(n =>
541    Mux1H(
542      (0 until numBr).map(b => (
543        (s3_ghist_ptr).value === n.U(log2Ceil(HistoryLength).W) + b.U && resp.s3.shouldShiftVec(b),
544        resp.s3.full_pred.real_br_taken_mask()(b)
545      ))
546    )
547  )
548
549  val previous_s2_pred = RegEnable(resp.s2, init=0.U.asTypeOf(resp.s2), s2_fire)
550
551  val s3_redirect_s2_last_pred_vec = preds_needs_redirect_vec(previous_s1_pred, resp.s2)
552  // TODO:
553
554  s3_redirect := s3_fire && !previous_s2_pred.fallThruError && (
555    resp.s3.full_pred.real_br_taken_mask().asUInt =/= previous_s2_pred.full_pred.real_br_taken_mask().asUInt ||
556    resp.s3.getTarget =/= previous_s2_pred.getTarget
557  )
558
559  npcGen.register(s3_redirect, resp.s3.getTarget, Some("s3_target"), 3)
560  foldedGhGen.register(s3_redirect, s3_predicted_fh, Some("s3_FGH"), 3)
561  ghistPtrGen.register(s3_redirect, s3_predicted_ghist_ptr, Some("s3_GHPtr"), 3)
562  lastBrNumOHGen.register(s3_redirect, resp.s3.lastBrPosOH.asUInt, Some("s3_BrNumOH"), 3)
563  aheadFhObGen.register(s3_redirect, s3_ahead_fh_ob_src, Some("s3_AFHOB"), 3)
564  ghvBitWriteGens.zip(s3_ghv_wens).zipWithIndex.map{case ((b, w), i) =>
565    b.register(w.reduce(_||_), s3_ghv_wdatas(i), Some(s"s3_new_bit_$i"), 3)
566  }
567
568  // Send signal tell Ftq override
569  val s2_ftq_idx = RegEnable(io.ftq_to_bpu.enq_ptr, s1_fire)
570  val s3_ftq_idx = RegEnable(s2_ftq_idx, s2_fire)
571
572  io.bpu_to_ftq.resp.bits.s1.valid := s1_fire && !s1_flush
573  io.bpu_to_ftq.resp.bits.s1.hasRedirect := false.B
574  io.bpu_to_ftq.resp.bits.s1.ftq_idx := DontCare
575  io.bpu_to_ftq.resp.bits.s2.valid := s2_fire && !s2_flush
576  io.bpu_to_ftq.resp.bits.s2.hasRedirect := s2_redirect
577  io.bpu_to_ftq.resp.bits.s2.ftq_idx := s2_ftq_idx
578  io.bpu_to_ftq.resp.bits.s3.valid := s3_fire && !s3_flush
579  io.bpu_to_ftq.resp.bits.s3.hasRedirect := s3_redirect
580  io.bpu_to_ftq.resp.bits.s3.ftq_idx := s3_ftq_idx
581
582  val redirect = do_redirect.bits
583
584  predictors.io.update := io.ftq_to_bpu.update
585  predictors.io.update.bits.ghist := getHist(io.ftq_to_bpu.update.bits.histPtr)
586  predictors.io.redirect := do_redirect
587
588  // Redirect logic
589  val shift = redirect.cfiUpdate.shift
590  val addIntoHist = redirect.cfiUpdate.addIntoHist
591  // TODO: remove these below
592  val shouldShiftVec = Mux(shift === 0.U, VecInit(0.U((1 << (log2Ceil(numBr) + 1)).W).asBools), VecInit((LowerMask(1.U << (shift-1.U))).asBools()))
593  // TODO end
594  val afhob = redirect.cfiUpdate.afhob
595  val lastBrNumOH = redirect.cfiUpdate.lastBrNumOH
596
597
598  val isBr = redirect.cfiUpdate.pd.isBr
599  val taken = redirect.cfiUpdate.taken
600  val real_br_taken_mask = (0 until numBr).map(i => shift === (i+1).U && taken && addIntoHist )
601
602  val oldPtr = redirect.cfiUpdate.histPtr
603  val oldFh = redirect.cfiUpdate.folded_hist
604  val updated_ptr = oldPtr - shift
605  val updated_fh = VecInit((0 to numBr).map(i => oldFh.update(afhob, lastBrNumOH, i, taken && addIntoHist)))(shift)
606  val thisBrNumOH = UIntToOH(shift, numBr+1)
607  val thisAheadFhOb = Wire(new AllAheadFoldedHistoryOldestBits(foldedGHistInfos))
608  thisAheadFhOb.read(ghv, oldPtr)
609  val redirect_ghv_wens = (0 until HistoryLength).map(n =>
610    (0 until numBr).map(b => oldPtr.value === (n.U(log2Ceil(HistoryLength).W) + b.U) && shouldShiftVec(b) && do_redirect.valid))
611  val redirect_ghv_wdatas = (0 until HistoryLength).map(n =>
612    Mux1H(
613      (0 until numBr).map(b => oldPtr.value === (n.U(log2Ceil(HistoryLength).W) + b.U) && shouldShiftVec(b)),
614      real_br_taken_mask
615    )
616  )
617
618  if (EnableGHistDiff) {
619    val updated_ghist = WireInit(getHist(updated_ptr).asTypeOf(Vec(HistoryLength, Bool())))
620    for (i <- 0 until numBr) {
621      when (shift >= (i+1).U) {
622        updated_ghist(i) := taken && addIntoHist && (i==0).B
623      }
624    }
625    when(do_redirect.valid) {
626      s0_ghist := updated_ghist.asUInt
627    }
628  }
629
630
631  // val updatedGh = oldGh.update(shift, taken && addIntoHist)
632
633  npcGen.register(do_redirect.valid, do_redirect.bits.cfiUpdate.target, Some("redirect_target"), 2)
634  foldedGhGen.register(do_redirect.valid, updated_fh, Some("redirect_FGHT"), 2)
635  ghistPtrGen.register(do_redirect.valid, updated_ptr, Some("redirect_GHPtr"), 2)
636  lastBrNumOHGen.register(do_redirect.valid, thisBrNumOH, Some("redirect_BrNumOH"), 2)
637  aheadFhObGen.register(do_redirect.valid, thisAheadFhOb, Some("redirect_AFHOB"), 2)
638  ghvBitWriteGens.zip(redirect_ghv_wens).zipWithIndex.map{case ((b, w), i) =>
639    b.register(w.reduce(_||_), redirect_ghv_wdatas(i), Some(s"redirect_new_bit_$i"), 2)
640  }
641  // no need to assign s0_last_pred
642
643  // val need_reset = RegNext(reset.asBool) && !reset.asBool
644
645  // Reset
646  // npcGen.register(need_reset, resetVector.U, Some("reset_pc"), 1)
647  // foldedGhGen.register(need_reset, 0.U.asTypeOf(s0_folded_gh), Some("reset_FGH"), 1)
648  // ghistPtrGen.register(need_reset, 0.U.asTypeOf(new CGHPtr), Some("reset_GHPtr"), 1)
649
650  s0_pc         := npcGen()
651  s0_pc_reg     := s0_pc
652  s0_folded_gh  := foldedGhGen()
653  s0_ghist_ptr  := ghistPtrGen()
654  s0_ahead_fh_oldest_bits := aheadFhObGen()
655  s0_last_br_num_oh := lastBrNumOHGen()
656  (ghv_write_datas zip ghvBitWriteGens).map{case (wd, d) => wd := d()}
657  for (i <- 0 until HistoryLength) {
658    ghv_wens(i) := Seq(s1_ghv_wens, s2_ghv_wens, s3_ghv_wens, redirect_ghv_wens).map(_(i).reduce(_||_)).reduce(_||_)
659    when (ghv_wens(i)) {
660      ghv(i) := ghv_write_datas(i)
661    }
662  }
663
664  XSDebug(RegNext(reset.asBool) && !reset.asBool, "Reseting...\n")
665  XSDebug(io.ftq_to_bpu.update.valid, p"Update from ftq\n")
666  XSDebug(io.ftq_to_bpu.redirect.valid, p"Redirect from ftq\n")
667
668  XSDebug("[BP0]                 fire=%d                      pc=%x\n", s0_fire, s0_pc)
669  XSDebug("[BP1] v=%d r=%d cr=%d fire=%d             flush=%d pc=%x\n",
670    s1_valid, s1_ready, s1_components_ready, s1_fire, s1_flush, s1_pc)
671  XSDebug("[BP2] v=%d r=%d cr=%d fire=%d redirect=%d flush=%d pc=%x\n",
672  s2_valid, s2_ready, s2_components_ready, s2_fire, s2_redirect, s2_flush, s2_pc)
673  XSDebug("[BP3] v=%d r=%d cr=%d fire=%d redirect=%d flush=%d pc=%x\n",
674  s3_valid, s3_ready, s3_components_ready, s3_fire, s3_redirect, s3_flush, s3_pc)
675  XSDebug("[FTQ] ready=%d\n", io.bpu_to_ftq.resp.ready)
676  XSDebug("resp.s1.target=%x\n", resp.s1.getTarget)
677  XSDebug("resp.s2.target=%x\n", resp.s2.getTarget)
678  // XSDebug("s0_ghist: %b\n", s0_ghist.predHist)
679  // XSDebug("s1_ghist: %b\n", s1_ghist.predHist)
680  // XSDebug("s2_ghist: %b\n", s2_ghist.predHist)
681  // XSDebug("s2_predicted_ghist: %b\n", s2_predicted_ghist.predHist)
682  XSDebug(p"s0_ghist_ptr: $s0_ghist_ptr\n")
683  XSDebug(p"s1_ghist_ptr: $s1_ghist_ptr\n")
684  XSDebug(p"s2_ghist_ptr: $s2_ghist_ptr\n")
685  XSDebug(p"s3_ghist_ptr: $s3_ghist_ptr\n")
686
687  io.ftq_to_bpu.update.bits.display(io.ftq_to_bpu.update.valid)
688  io.ftq_to_bpu.redirect.bits.display(io.ftq_to_bpu.redirect.valid)
689
690
691  XSPerfAccumulate("s2_redirect", s2_redirect)
692  XSPerfAccumulate("s3_redirect", s3_redirect)
693  XSPerfAccumulate("s1_not_valid", !s1_valid)
694
695  val perfEvents = predictors.asInstanceOf[Composer].getPerfEvents
696  generatePerfEvent()
697}
698