1package xiangshan.frontend 2 3import chisel3._ 4import chisel3.util._ 5import utils._ 6import xiangshan._ 7import xiangshan.backend.ALUOpType 8import xiangshan.backend.JumpOpType 9import chisel3.experimental.chiselName 10 11trait HasBPUParameter extends HasXSParameter { 12 val BPUDebug = true 13 val EnableCFICommitLog = true 14 val EnbaleCFIPredLog = true 15 val EnableBPUTimeRecord = EnableCFICommitLog || EnbaleCFIPredLog 16} 17 18class TableAddr(val idxBits: Int, val banks: Int) extends XSBundle with HasIFUConst { 19 def tagBits = VAddrBits - idxBits - instOffsetBits 20 21 val tag = UInt(tagBits.W) 22 val idx = UInt(idxBits.W) 23 val offset = UInt(instOffsetBits.W) 24 25 def fromUInt(x: UInt) = x.asTypeOf(UInt(VAddrBits.W)).asTypeOf(this) 26 def getTag(x: UInt) = fromUInt(x).tag 27 def getIdx(x: UInt) = fromUInt(x).idx 28 def getBank(x: UInt) = getIdx(x)(log2Up(banks) - 1, 0) 29 def getBankIdx(x: UInt) = getIdx(x)(idxBits - 1, log2Up(banks)) 30} 31 32class PredictorResponse extends XSBundle { 33 class UbtbResp extends XSBundle { 34 // the valid bits indicates whether a target is hit 35 val targets = Vec(PredictWidth, UInt(VAddrBits.W)) 36 val hits = Vec(PredictWidth, Bool()) 37 val takens = Vec(PredictWidth, Bool()) 38 val brMask = Vec(PredictWidth, Bool()) 39 val is_RVC = Vec(PredictWidth, Bool()) 40 } 41 class BtbResp extends XSBundle { 42 // the valid bits indicates whether a target is hit 43 val targets = Vec(PredictWidth, UInt(VAddrBits.W)) 44 val hits = Vec(PredictWidth, Bool()) 45 val types = Vec(PredictWidth, UInt(2.W)) 46 val isRVC = Vec(PredictWidth, Bool()) 47 } 48 class BimResp extends XSBundle { 49 val ctrs = Vec(PredictWidth, UInt(2.W)) 50 } 51 class TageResp extends XSBundle { 52 // the valid bits indicates whether a prediction is hit 53 val takens = Vec(PredictWidth, Bool()) 54 val hits = Vec(PredictWidth, Bool()) 55 } 56 class LoopResp extends XSBundle { 57 val exit = Vec(PredictWidth, Bool()) 58 } 59 60 val ubtb = new UbtbResp 61 val btb = new BtbResp 62 val bim = new BimResp 63 val tage = new TageResp 64 val loop = new LoopResp 65} 66 67trait PredictorUtils { 68 // circular shifting 69 def circularShiftLeft(source: UInt, len: Int, shamt: UInt): UInt = { 70 val res = Wire(UInt(len.W)) 71 val higher = source << shamt 72 val lower = source >> (len.U - shamt) 73 res := higher | lower 74 res 75 } 76 77 def circularShiftRight(source: UInt, len: Int, shamt: UInt): UInt = { 78 val res = Wire(UInt(len.W)) 79 val higher = source << (len.U - shamt) 80 val lower = source >> shamt 81 res := higher | lower 82 res 83 } 84 85 // To be verified 86 def satUpdate(old: UInt, len: Int, taken: Bool): UInt = { 87 val oldSatTaken = old === ((1 << len)-1).U 88 val oldSatNotTaken = old === 0.U 89 Mux(oldSatTaken && taken, ((1 << len)-1).U, 90 Mux(oldSatNotTaken && !taken, 0.U, 91 Mux(taken, old + 1.U, old - 1.U))) 92 } 93 94 def signedSatUpdate(old: SInt, len: Int, taken: Bool): SInt = { 95 val oldSatTaken = old === ((1 << (len-1))-1).S 96 val oldSatNotTaken = old === (-(1 << (len-1))).S 97 Mux(oldSatTaken && taken, ((1 << (len-1))-1).S, 98 Mux(oldSatNotTaken && !taken, (-(1 << (len-1))).S, 99 Mux(taken, old + 1.S, old - 1.S))) 100 } 101} 102abstract class BasePredictor extends XSModule 103 with HasBPUParameter with HasIFUConst with PredictorUtils { 104 val metaLen = 0 105 106 // An implementation MUST extend the IO bundle with a response 107 // and the special input from other predictors, as well as 108 // the metas to store in BRQ 109 abstract class Resp extends XSBundle {} 110 abstract class FromOthers extends XSBundle {} 111 abstract class Meta extends XSBundle {} 112 113 class DefaultBasePredictorIO extends XSBundle { 114 val flush = Input(Bool()) 115 val pc = Flipped(ValidIO(UInt(VAddrBits.W))) 116 val hist = Input(UInt(HistoryLength.W)) 117 val inMask = Input(UInt(PredictWidth.W)) 118 val update = Flipped(ValidIO(new CfiUpdateInfo)) 119 } 120 121 val io = new DefaultBasePredictorIO 122 val fires = IO(Input(Vec(4, Bool()))) 123 124 val s1_fire = fires(0) 125 val s2_fire = fires(1) 126 val s3_fire = fires(2) 127 val out_fire = fires(3) 128 129 val debug = true 130} 131 132class BPUStageIO extends XSBundle { 133 val pc = UInt(VAddrBits.W) 134 val mask = UInt(PredictWidth.W) 135 val resp = new PredictorResponse 136 // val target = UInt(VAddrBits.W) 137 val brInfo = Vec(PredictWidth, new BpuMeta) 138 // val saveHalfRVI = Bool() 139} 140 141 142abstract class BPUStage extends XSModule with HasBPUParameter with HasIFUConst { 143 class DefaultIO extends XSBundle { 144 val flush = Input(Bool()) 145 val in = Input(new BPUStageIO) 146 val inFire = Input(Bool()) 147 val pred = Output(new BranchPrediction) // to ifu 148 val out = Output(new BPUStageIO) // to the next stage 149 val outFire = Input(Bool()) 150 151 val debug_hist = Input(UInt((if (BPUDebug) (HistoryLength) else 0).W)) 152 // val debug_histPtr = Input(UInt((if (BPUDebug) (ExtHistoryLength) else 0).W)) 153 } 154 val io = IO(new DefaultIO) 155 156 def npc(pc: UInt, instCount: UInt) = pc + (instCount << instOffsetBits.U) 157 158 val inLatch = RegEnable(io.in, io.inFire) 159 160 // Each stage has its own logic to decide 161 // takens, notTakens and target 162 163 val takens = Wire(Vec(PredictWidth, Bool())) 164 // val notTakens = Wire(Vec(PredictWidth, Bool())) 165 val brMask = Wire(Vec(PredictWidth, Bool())) 166 val jalMask = Wire(Vec(PredictWidth, Bool())) 167 168 val targets = Wire(Vec(PredictWidth, UInt(VAddrBits.W))) 169 170 val firstBankHasHalfRVI = Wire(Bool()) 171 val lastBankHasHalfRVI = Wire(Bool()) 172 val lastBankHasInst = WireInit(inLatch.mask(PredictWidth-1, bankWidth).orR) 173 174 io.pred <> DontCare 175 io.pred.takens := takens.asUInt 176 io.pred.brMask := brMask.asUInt 177 io.pred.jalMask := jalMask.asUInt 178 io.pred.targets := targets 179 io.pred.firstBankHasHalfRVI := firstBankHasHalfRVI 180 io.pred.lastBankHasHalfRVI := lastBankHasHalfRVI 181 182 io.out <> DontCare 183 io.out.pc := inLatch.pc 184 io.out.mask := inLatch.mask 185 io.out.resp <> inLatch.resp 186 io.out.brInfo := inLatch.brInfo 187 (0 until PredictWidth).map(i => io.out.brInfo(i).sawNotTakenBranch := io.pred.sawNotTakenBr(i)) 188 189 if (BPUDebug) { 190 val jmpIdx = io.pred.jmpIdx 191 val taken = io.pred.taken 192 val target = Mux(taken, io.pred.targets(jmpIdx), snpc(inLatch.pc)) 193 XSDebug("in(%d): pc=%x, mask=%b\n", io.inFire, io.in.pc, io.in.mask) 194 XSDebug("inLatch: pc=%x, mask=%b\n", inLatch.pc, inLatch.mask) 195 XSDebug("out(%d): pc=%x, mask=%b, taken=%d, jmpIdx=%d, target=%x, firstHasHalfRVI=%d, lastHasHalfRVI=%d\n", 196 io.outFire, io.out.pc, io.out.mask, taken, jmpIdx, target, firstBankHasHalfRVI, lastBankHasHalfRVI) 197 XSDebug("flush=%d\n", io.flush) 198 val p = io.pred 199 } 200} 201 202@chiselName 203class BPUStage1 extends BPUStage { 204 205 // ubtb is accessed with inLatch pc in s1, 206 // so we use io.in instead of inLatch 207 val ubtbResp = io.in.resp.ubtb 208 // the read operation is already masked, so we do not need to mask here 209 takens := VecInit((0 until PredictWidth).map(i => ubtbResp.takens(i))) 210 // notTakens := VecInit((0 until PredictWidth).map(i => ubtbResp.hits(i) && !ubtbResp.takens(i) && ubtbResp.brMask(i))) 211 brMask := ubtbResp.brMask 212 jalMask := DontCare 213 targets := ubtbResp.targets 214 215 firstBankHasHalfRVI := Mux(lastBankHasInst, false.B, ubtbResp.hits(bankWidth-1) && !ubtbResp.is_RVC(bankWidth-1)) && HasCExtension.B 216 lastBankHasHalfRVI := ubtbResp.hits(PredictWidth-1) && !ubtbResp.is_RVC(PredictWidth-1) && HasCExtension.B 217 218 // resp and brInfo are from the components, 219 // so it does not need to be latched 220 io.out.resp <> io.in.resp 221 io.out.brInfo := io.in.brInfo 222 223 if (BPUDebug) { 224 XSDebug(io.outFire, "outPred using ubtb resp: hits:%b, takens:%b, notTakens:%b, isRVC:%b\n", 225 ubtbResp.hits.asUInt, ubtbResp.takens.asUInt, ~ubtbResp.takens.asUInt & brMask.asUInt, ubtbResp.is_RVC.asUInt) 226 } 227 if (EnableBPUTimeRecord) { 228 io.out.brInfo.map(_.debug_ubtb_cycle := GTimer()) 229 } 230} 231@chiselName 232class BPUStage2 extends BPUStage { 233 // Use latched response from s1 234 val btbResp = inLatch.resp.btb 235 val bimResp = inLatch.resp.bim 236 takens := VecInit((0 until PredictWidth).map(i => btbResp.hits(i) && (btbResp.types(i) === BTBtype.B && bimResp.ctrs(i)(1) || btbResp.types(i) =/= BTBtype.B))) 237 targets := btbResp.targets 238 brMask := VecInit((0 until PredictWidth).map(i => btbResp.types(i) === BTBtype.B && btbResp.hits(i))) 239 jalMask := DontCare 240 241 firstBankHasHalfRVI := Mux(lastBankHasInst, false.B, btbResp.hits(bankWidth-1) && !btbResp.isRVC(bankWidth-1) && inLatch.mask(bankWidth-1)) && HasCExtension.B 242 lastBankHasHalfRVI := btbResp.hits(PredictWidth-1) && !btbResp.isRVC(PredictWidth-1) && inLatch.mask(PredictWidth-1) && HasCExtension.B 243 244 if (BPUDebug) { 245 XSDebug(io.outFire, "outPred using btb&bim resp: hits:%b, ctrTakens:%b\n", 246 btbResp.hits.asUInt, VecInit(bimResp.ctrs.map(_(1))).asUInt) 247 } 248 if (EnableBPUTimeRecord) { 249 io.out.brInfo.map(_.debug_btb_cycle := GTimer()) 250 } 251} 252@chiselName 253class BPUStage3 extends BPUStage { 254 class S3IO extends XSBundle { 255 256 val predecode = Input(new Predecode) 257 val realMask = Input(UInt(PredictWidth.W)) 258 val prevHalf = Flipped(ValidIO(new PrevHalfInstr)) 259 val recover = Flipped(ValidIO(new CfiUpdateInfo)) 260 } 261 val s3IO = IO(new S3IO) 262 // TAGE has its own pipelines and the 263 // response comes directly from s3, 264 // so we do not use those from inLatch 265 val tageResp = io.in.resp.tage 266 val tageTakens = tageResp.takens 267 268 val loopResp = io.in.resp.loop.exit 269 270 // realMask is in it 271 val pdMask = s3IO.predecode.mask 272 val pdLastHalf = s3IO.predecode.lastHalf 273 val pds = s3IO.predecode.pd 274 275 val btbResp = WireInit(inLatch.resp.btb) 276 val btbHits = WireInit(btbResp.hits.asUInt) 277 val bimTakens = VecInit(inLatch.resp.bim.ctrs.map(_(1))) 278 279 val brs = pdMask & Reverse(Cat(pds.map(_.isBr))) 280 val jals = pdMask & Reverse(Cat(pds.map(_.isJal))) 281 val jalrs = pdMask & Reverse(Cat(pds.map(_.isJalr))) 282 val calls = pdMask & Reverse(Cat(pds.map(_.isCall))) 283 val rets = pdMask & Reverse(Cat(pds.map(_.isRet))) 284 val RVCs = pdMask & Reverse(Cat(pds.map(_.isRVC))) 285 286 val callIdx = PriorityEncoder(calls) 287 val retIdx = PriorityEncoder(rets) 288 289 val brPred = (if(EnableBPD) tageTakens else bimTakens).asUInt 290 val loopRes = (if (EnableLoop) loopResp else VecInit(Fill(PredictWidth, 0.U(1.W)))).asUInt 291 val prevHalfTaken = s3IO.prevHalf.valid && s3IO.prevHalf.bits.taken && HasCExtension.B 292 val prevHalfTakenMask = prevHalfTaken.asUInt 293 val brTakens = ((brs & brPred | prevHalfTakenMask) & ~loopRes) 294 // VecInit((0 until PredictWidth).map(i => brs(i) && (brPred(i) || (if (i == 0) prevHalfTaken else false.B)) && !loopRes(i))) 295 // we should provide btb resp as well 296 btbHits := btbResp.hits.asUInt | prevHalfTakenMask 297 298 // predict taken only if btb has a target, jal targets will be provided by IFU 299 takens := VecInit((0 until PredictWidth).map(i => (brTakens(i) || jalrs(i)) && btbHits(i) || jals(i))) 300 301 302 targets := inLatch.resp.btb.targets 303 304 brMask := WireInit(brs.asTypeOf(Vec(PredictWidth, Bool()))) 305 jalMask := WireInit(jals.asTypeOf(Vec(PredictWidth, Bool()))) 306 307 lastBankHasInst := s3IO.realMask(PredictWidth-1, bankWidth).orR 308 firstBankHasHalfRVI := Mux(lastBankHasInst, false.B, pdLastHalf(0)) && HasCExtension.B 309 lastBankHasHalfRVI := pdLastHalf(1) && HasCExtension.B 310 311 //RAS 312 if(EnableRAS){ 313 val ras = Module(new RAS) 314 ras.io <> DontCare 315 ras.io.pc.bits := bankAligned(inLatch.pc) 316 ras.io.pc.valid := io.outFire//predValid 317 ras.io.is_ret := rets.orR && (retIdx === io.pred.jmpIdx) 318 ras.io.callIdx.valid := calls.orR && (callIdx === io.pred.jmpIdx) 319 ras.io.callIdx.bits := callIdx 320 ras.io.isRVC := (calls & RVCs).orR //TODO: this is ugly 321 ras.io.isLastHalfRVI := s3IO.predecode.hasLastHalfRVI 322 ras.io.recover := s3IO.recover 323 324 for(i <- 0 until PredictWidth){ 325 io.out.brInfo(i).rasSp := ras.io.meta.rasSp 326 io.out.brInfo(i).rasTopCtr := ras.io.meta.rasTopCtr 327 io.out.brInfo(i).rasToqAddr := ras.io.meta.rasToqAddr 328 } 329 takens := VecInit((0 until PredictWidth).map(i => { 330 ((brTakens(i) || jalrs(i)) && btbHits(i)) || 331 jals(i) || 332 (ras.io.out.valid && rets(i)) || 333 (!ras.io.out.valid && rets(i) && btbHits(i)) 334 } 335 )) 336 337 for (i <- 0 until PredictWidth) { 338 when(rets(i) && ras.io.out.valid){ 339 targets(i) := ras.io.out.bits.target 340 } 341 } 342 } 343 344 345 // we should provide the prediction for the first half RVI of the end of a fetch packet 346 // branch taken information would be lost in the prediction of the next packet, 347 // so we preserve this information here 348 when (firstBankHasHalfRVI && btbResp.types(bankWidth-1) === BTBtype.B && btbHits(bankWidth-1) && HasCExtension.B) { 349 takens(bankWidth-1) := brPred(bankWidth-1) && !loopRes(bankWidth-1) 350 } 351 when (lastBankHasHalfRVI && btbResp.types(PredictWidth-1) === BTBtype.B && btbHits(PredictWidth-1) && HasCExtension.B) { 352 takens(PredictWidth-1) := brPred(PredictWidth-1) && !loopRes(PredictWidth-1) 353 } 354 355 // targets would be lost as well, since it is from btb 356 // unless it is a ret, which target is from ras 357 when (prevHalfTaken && !rets(0) && HasCExtension.B) { 358 targets(0) := s3IO.prevHalf.bits.target 359 } 360 361 // Wrap tage resp and tage meta in 362 // This is ugly 363 io.out.resp.tage <> io.in.resp.tage 364 io.out.resp.loop <> io.in.resp.loop 365 for (i <- 0 until PredictWidth) { 366 io.out.brInfo(i).tageMeta := io.in.brInfo(i).tageMeta 367 io.out.brInfo(i).specCnt := io.in.brInfo(i).specCnt 368 } 369 370 if (BPUDebug) { 371 XSDebug(io.inFire, "predecode: pc:%x, mask:%b\n", inLatch.pc, s3IO.predecode.mask) 372 for (i <- 0 until PredictWidth) { 373 val p = s3IO.predecode.pd(i) 374 XSDebug(io.inFire && s3IO.predecode.mask(i), "predecode(%d): brType:%d, br:%d, jal:%d, jalr:%d, call:%d, ret:%d, RVC:%d, excType:%d\n", 375 i.U, p.brType, p.isBr, p.isJal, p.isJalr, p.isCall, p.isRet, p.isRVC, p.excType) 376 } 377 XSDebug(p"brs:${Binary(brs)} jals:${Binary(jals)} jalrs:${Binary(jalrs)} calls:${Binary(calls)} rets:${Binary(rets)} rvcs:${Binary(RVCs)}\n") 378 XSDebug(p"callIdx:${callIdx} retIdx:${retIdx}\n") 379 XSDebug(p"brPred:${Binary(brPred)} loopRes:${Binary(loopRes)} prevHalfTaken:${prevHalfTaken} brTakens:${Binary(brTakens)}\n") 380 } 381 382 if (EnbaleCFIPredLog) { 383 val out = io.out 384 XSDebug(io.outFire, p"cfi_pred: fetchpc(${Hexadecimal(out.pc)}) mask(${out.mask}) brmask(${brMask.asUInt}) hist(${Hexadecimal(io.debug_hist)})\n") 385 } 386 387 if (EnableBPUTimeRecord) { 388 io.out.brInfo.map(_.debug_tage_cycle := GTimer()) 389 } 390} 391 392trait BranchPredictorComponents extends HasXSParameter { 393 val ubtb = Module(new MicroBTB) 394 val btb = Module(new BTB) 395 val bim = Module(new BIM) 396 val tage = (if(EnableBPD) { Module(new Tage) } 397 else { Module(new FakeTage) }) 398 val loop = Module(new LoopPredictor) 399 val preds = Seq(ubtb, btb, bim, tage, loop) 400 preds.map(_.io := DontCare) 401} 402 403class BPUReq extends XSBundle { 404 val pc = UInt(VAddrBits.W) 405 val hist = UInt(HistoryLength.W) 406 val inMask = UInt(PredictWidth.W) 407 // val histPtr = UInt(log2Up(ExtHistoryLength).W) // only for debug 408} 409 410// class CfiUpdateInfoWithHist extends XSBundle { 411// val ui = new CfiUpdateInfo 412// val hist = UInt(HistoryLength.W) 413// } 414 415// object CfiUpdateInfoWithHist { 416// def apply (brInfo: CfiUpdateInfo, hist: UInt) = { 417// val b = Wire(new CfiUpdateInfoWithHist) 418// b.ui <> brInfo 419// b.hist := hist 420// b 421// } 422// } 423 424abstract class BaseBPU extends XSModule with BranchPredictorComponents with HasBPUParameter{ 425 val io = IO(new Bundle() { 426 // from backend 427 val cfiUpdateInfo = Flipped(ValidIO(new CfiUpdateInfo)) 428 // val cfiUpdateInfo = Flipped(ValidIO(new CfiUpdateInfoWithHist)) 429 // from ifu, frontend redirect 430 val flush = Input(Vec(3, Bool())) 431 // from if1 432 val in = Input(new BPUReq) 433 val inFire = Input(Vec(4, Bool())) 434 // to if2/if3/if4 435 val out = Vec(3, Output(new BranchPrediction)) 436 // from if4 437 val predecode = Input(new Predecode) 438 val realMask = Input(UInt(PredictWidth.W)) 439 val prevHalf = Flipped(ValidIO(new PrevHalfInstr)) 440 // to if4, some bpu info used for updating 441 val bpuMeta = Output(Vec(PredictWidth, new BpuMeta)) 442 }) 443 444 def npc(pc: UInt, instCount: UInt) = pc + (instCount << 1.U) 445 446 preds.map(p => { 447 p.io.update <> io.cfiUpdateInfo 448 p.fires <> io.inFire 449 }) 450 451 // tage.io.update <> io.cfiUpdateInfo 452 453 val s1 = Module(new BPUStage1) 454 val s2 = Module(new BPUStage2) 455 val s3 = Module(new BPUStage3) 456 457 val s1_fire = io.inFire(0) 458 val s2_fire = io.inFire(1) 459 val s3_fire = io.inFire(2) 460 val s4_fire = io.inFire(3) 461 462 s1.io.flush := io.flush(0) 463 s2.io.flush := io.flush(1) 464 s3.io.flush := io.flush(2) 465 466 s1.io.in <> DontCare 467 s2.io.in <> s1.io.out 468 s3.io.in <> s2.io.out 469 470 s1.io.inFire := s1_fire 471 s2.io.inFire := s2_fire 472 s3.io.inFire := s3_fire 473 474 s1.io.outFire := s2_fire 475 s2.io.outFire := s3_fire 476 s3.io.outFire := s4_fire 477 478 io.out(0) <> s1.io.pred 479 io.out(1) <> s2.io.pred 480 io.out(2) <> s3.io.pred 481 482 io.bpuMeta := s3.io.out.brInfo 483 484 if (BPUDebug) { 485 XSDebug(io.inFire(3), "bpuMeta sent!\n") 486 for (i <- 0 until PredictWidth) { 487 val b = io.bpuMeta(i) 488 XSDebug(io.inFire(3), "brInfo(%d): ubtbWrWay:%d, ubtbHit:%d, btbWrWay:%d, btbHitJal:%d, bimCtr:%d, fetchIdx:%d\n", 489 i.U, b.ubtbWriteWay, b.ubtbHits, b.btbWriteWay, b.btbHitJal, b.bimCtr, b.fetchIdx) 490 val t = b.tageMeta 491 XSDebug(io.inFire(3), " tageMeta: pvder(%d):%d, altDiffers:%d, pvderU:%d, pvderCtr:%d, allocate(%d):%d\n", 492 t.provider.valid, t.provider.bits, t.altDiffers, t.providerU, t.providerCtr, t.allocate.valid, t.allocate.bits) 493 } 494 } 495 val debug_verbose = false 496} 497 498 499class FakeBPU extends BaseBPU { 500 io.out.foreach(i => { 501 // Provide not takens 502 i <> DontCare 503 i.takens := 0.U 504 }) 505 io.bpuMeta <> DontCare 506} 507@chiselName 508class BPU extends BaseBPU { 509 510 //**********************Stage 1****************************// 511 512 val s1_resp_in = Wire(new PredictorResponse) 513 val s1_brInfo_in = Wire(Vec(PredictWidth, new BpuMeta)) 514 515 s1_resp_in.tage := DontCare 516 s1_resp_in.loop := DontCare 517 s1_brInfo_in := DontCare 518 (0 until PredictWidth).foreach(i => s1_brInfo_in(i).fetchIdx := i.U) 519 520 val s1_inLatch = RegEnable(io.in, s1_fire) 521 ubtb.io.flush := io.flush(0) // TODO: fix this 522 ubtb.io.pc.valid := s2_fire 523 ubtb.io.pc.bits := s1_inLatch.pc 524 ubtb.io.inMask := s1_inLatch.inMask 525 526 527 528 // Wrap ubtb response into resp_in and brInfo_in 529 s1_resp_in.ubtb <> ubtb.io.out 530 for (i <- 0 until PredictWidth) { 531 s1_brInfo_in(i).ubtbWriteWay := ubtb.io.uBTBMeta.writeWay(i) 532 s1_brInfo_in(i).ubtbHits := ubtb.io.uBTBMeta.hits(i) 533 } 534 535 btb.io.flush := io.flush(0) // TODO: fix this 536 btb.io.pc.valid := s1_fire 537 btb.io.pc.bits := io.in.pc 538 btb.io.inMask := io.in.inMask 539 540 541 542 // Wrap btb response into resp_in and brInfo_in 543 s1_resp_in.btb <> btb.io.resp 544 for (i <- 0 until PredictWidth) { 545 s1_brInfo_in(i).btbWriteWay := btb.io.meta.writeWay(i) 546 s1_brInfo_in(i).btbHitJal := btb.io.meta.hitJal(i) 547 } 548 549 bim.io.flush := io.flush(0) // TODO: fix this 550 bim.io.pc.valid := s1_fire 551 bim.io.pc.bits := io.in.pc 552 bim.io.inMask := io.in.inMask 553 554 555 // Wrap bim response into resp_in and brInfo_in 556 s1_resp_in.bim <> bim.io.resp 557 for (i <- 0 until PredictWidth) { 558 s1_brInfo_in(i).bimCtr := bim.io.meta.ctrs(i) 559 } 560 561 562 s1.io.inFire := s1_fire 563 s1.io.in.pc := io.in.pc 564 s1.io.in.mask := io.in.inMask 565 s1.io.in.resp <> s1_resp_in 566 s1.io.in.brInfo <> s1_brInfo_in 567 568 val s1_hist = RegEnable(io.in.hist, enable=s1_fire) 569 val s2_hist = RegEnable(s1_hist, enable=s2_fire) 570 val s3_hist = RegEnable(s2_hist, enable=s3_fire) 571 572 s1.io.debug_hist := s1_hist 573 s2.io.debug_hist := s2_hist 574 s3.io.debug_hist := s3_hist 575 576 //**********************Stage 2****************************// 577 tage.io.flush := io.flush(1) // TODO: fix this 578 tage.io.pc.valid := s2_fire 579 tage.io.pc.bits := s2.io.in.pc // PC from s1 580 tage.io.hist := s1_hist // The inst is from s1 581 tage.io.inMask := s2.io.in.mask 582 // tage.io.s3Fire := s3_fire // Tell tage to march 1 stage 583 tage.io.bim <> s1.io.out.resp.bim // Use bim results from s1 584 585 //**********************Stage 3****************************// 586 // Wrap tage response and meta into s3.io.in.bits 587 // This is ugly 588 589 loop.io.flush := io.flush(2) 590 loop.io.pc.valid := s2_fire 591 loop.io.if3_fire := s3_fire 592 loop.io.pc.bits := s2.io.in.pc 593 loop.io.inMask := io.predecode.mask 594 // loop.io.outFire := s4_fire 595 loop.io.respIn.taken := s3.io.pred.taken 596 loop.io.respIn.jmpIdx := s3.io.pred.jmpIdx 597 598 599 s3.io.in.resp.tage <> tage.io.resp 600 s3.io.in.resp.loop <> loop.io.resp 601 for (i <- 0 until PredictWidth) { 602 s3.io.in.brInfo(i).tageMeta := tage.io.meta(i) 603 s3.io.in.brInfo(i).specCnt := loop.io.meta.specCnts(i) 604 } 605 606 s3.s3IO.predecode <> io.predecode 607 608 s3.s3IO.realMask := io.realMask 609 610 s3.s3IO.prevHalf := io.prevHalf 611 612 s3.s3IO.recover.valid <> io.cfiUpdateInfo.valid 613 s3.s3IO.recover.bits <> io.cfiUpdateInfo.bits 614 615 if (BPUDebug) { 616 if (debug_verbose) { 617 val uo = ubtb.io.out 618 XSDebug("debug: ubtb hits:%b, takens:%b, notTakens:%b\n", uo.hits.asUInt, uo.takens.asUInt, ~uo.takens.asUInt & uo.brMask.asUInt) 619 val bio = bim.io.resp 620 XSDebug("debug: bim takens:%b\n", VecInit(bio.ctrs.map(_(1))).asUInt) 621 val bo = btb.io.resp 622 XSDebug("debug: btb hits:%b\n", bo.hits.asUInt) 623 } 624 } 625 626 627 628 if (EnableCFICommitLog) { 629 val buValid = io.cfiUpdateInfo.valid && !io.cfiUpdateInfo.bits.isReplay 630 val buinfo = io.cfiUpdateInfo.bits 631 val pd = buinfo.pd 632 val tage_cycle = buinfo.bpuMeta.debug_tage_cycle 633 XSDebug(buValid, p"cfi_update: isBr(${pd.isBr}) pc(${Hexadecimal(buinfo.pc)}) taken(${buinfo.taken}) mispred(${buinfo.isMisPred}) cycle($tage_cycle) hist(${Hexadecimal(buinfo.bpuMeta.predHist.asUInt)})\n") 634 } 635 636} 637 638object BPU{ 639 def apply(enableBPU: Boolean = true) = { 640 if(enableBPU) { 641 val BPU = Module(new BPU) 642 BPU 643 } 644 else { 645 val FakeBPU = Module(new FakeBPU) 646 FakeBPU 647 } 648 } 649} 650